sdhci.c 49.8 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/dma-mapping.h>
20
#include <linux/slab.h>
21
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
22
#include <linux/regulator/consumer.h>
23

24 25
#include <linux/leds.h>

26 27 28 29 30 31 32
#include <linux/mmc/host.h>

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
33
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
34

35 36 37 38 39
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

40
static unsigned int debug_quirks = 0;
41

42 43 44 45 46 47 48 49
static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);

static void sdhci_dumpregs(struct sdhci_host *host)
{
50 51
	printk(KERN_DEBUG DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
		mmc_hostname(host->mmc));
52 53

	printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
54 55
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
56
	printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
57 58
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
59
	printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
60 61
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
62
	printk(KERN_DEBUG DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
63 64
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
65
	printk(KERN_DEBUG DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
66 67
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
68
	printk(KERN_DEBUG DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
69 70
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
71
	printk(KERN_DEBUG DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
72 73
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
74
	printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
75 76
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
77
	printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
78 79
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
80
	printk(KERN_DEBUG DRIVER_NAME ": Caps:     0x%08x | Max curr: 0x%08x\n",
81 82
		sdhci_readl(host, SDHCI_CAPABILITIES),
		sdhci_readl(host, SDHCI_MAX_CURRENT));
83

84 85 86 87 88
	if (host->flags & SDHCI_USE_ADMA)
		printk(KERN_DEBUG DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

89 90 91 92 93 94 95 96 97
	printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
{
	u32 ier;

	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	ier &= ~clear;
	ier |= set;
	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, 0, irqs);
}

static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, irqs, 0);
}

static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
	u32 irqs = SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT;

123 124 125
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return;

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
	if (enable)
		sdhci_unmask_irqs(host, irqs);
	else
		sdhci_mask_irqs(host, irqs);
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

142 143
static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
144
	unsigned long timeout;
145
	u32 uninitialized_var(ier);
146

147
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
148
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
149 150 151 152
			SDHCI_CARD_PRESENT))
			return;
	}

153 154 155
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		ier = sdhci_readl(host, SDHCI_INT_ENABLE);

156
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
157

158
	if (mask & SDHCI_RESET_ALL)
159 160
		host->clock = 0;

161 162 163 164
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
165
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
166
		if (timeout == 0) {
P
Pierre Ossman 已提交
167
			printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
168 169 170 171 172 173
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
174
	}
175 176 177

	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
178 179
}

180 181 182
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
183
{
184 185 186 187
	if (soft)
		sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
	else
		sdhci_reset(host, SDHCI_RESET_ALL);
188

189 190
	sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
		SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
191 192
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
193
		SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
194 195 196 197 198 199

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
200
}
201

202 203
static void sdhci_reinit(struct sdhci_host *host)
{
204
	sdhci_init(host, 0);
205
	sdhci_enable_card_detection(host);
206 207 208 209 210 211
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

212
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
213
	ctrl |= SDHCI_CTRL_LED;
214
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
215 216 217 218 219 220
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

221
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
222
	ctrl &= ~SDHCI_CTRL_LED;
223
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
224 225
}

226
#ifdef SDHCI_USE_LEDS_CLASS
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);

	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

244 245 246 247 248 249
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
250
static void sdhci_read_block_pio(struct sdhci_host *host)
251
{
252 253
	unsigned long flags;
	size_t blksize, len, chunk;
254
	u32 uninitialized_var(scratch);
255
	u8 *buf;
256

P
Pierre Ossman 已提交
257
	DBG("PIO reading\n");
258

P
Pierre Ossman 已提交
259
	blksize = host->data->blksz;
260
	chunk = 0;
261

262
	local_irq_save(flags);
263

P
Pierre Ossman 已提交
264
	while (blksize) {
265 266
		if (!sg_miter_next(&host->sg_miter))
			BUG();
267

268
		len = min(host->sg_miter.length, blksize);
269

270 271
		blksize -= len;
		host->sg_miter.consumed = len;
272

273
		buf = host->sg_miter.addr;
274

275 276
		while (len) {
			if (chunk == 0) {
277
				scratch = sdhci_readl(host, SDHCI_BUFFER);
278
				chunk = 4;
P
Pierre Ossman 已提交
279
			}
280 281 282 283 284 285 286

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
287
		}
P
Pierre Ossman 已提交
288
	}
289 290 291 292

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
293
}
294

P
Pierre Ossman 已提交
295 296
static void sdhci_write_block_pio(struct sdhci_host *host)
{
297 298 299 300
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
301

P
Pierre Ossman 已提交
302 303 304
	DBG("PIO writing\n");

	blksize = host->data->blksz;
305 306
	chunk = 0;
	scratch = 0;
307

308
	local_irq_save(flags);
309

P
Pierre Ossman 已提交
310
	while (blksize) {
311 312
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
313

314 315 316 317 318 319
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
320

321 322 323 324 325 326 327 328
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
329
				sdhci_writel(host, scratch, SDHCI_BUFFER);
330 331
				chunk = 0;
				scratch = 0;
332 333 334
			}
		}
	}
335 336 337 338

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
339 340 341 342 343 344 345 346
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

347
	if (host->blocks == 0)
P
Pierre Ossman 已提交
348 349 350 351 352 353 354
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

355 356 357 358 359 360 361 362 363
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

364
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
365 366 367
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
368 369 370 371
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
372

373 374
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
375 376
			break;
	}
377

P
Pierre Ossman 已提交
378
	DBG("PIO transfer complete.\n");
379 380
}

381 382 383 384 385 386 387 388 389 390 391 392
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
	return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
	kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
	local_irq_restore(*flags);
}

B
Ben Dooks 已提交
393 394
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
395 396
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
397

398 399
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
400

401 402 403 404
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
405 406
}

407
static int sdhci_adma_table_pre(struct sdhci_host *host,
408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
440
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
441
		goto fail;
442 443 444 445
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
446 447
	if (host->sg_count == 0)
		goto unmap_align;
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
469
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
470 471 472 473
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
474 475
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
476 477 478 479 480 481 482 483 484 485 486 487 488 489

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
490 491
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
492 493 494 495 496 497 498 499 500
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

501 502 503 504 505 506 507 508 509 510 511 512
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
		if (desc != host->adma_desc) {
			desc -= 8;
			desc[0] |= 0x2; /* end */
		}
	} else {
		/*
		* Add a terminating entry.
		*/
513

514 515 516
		/* nop, end, valid */
		sdhci_set_adma_desc(desc, 0, 0, 0x3);
	}
517 518 519 520 521 522 523 524 525 526 527

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
528
	if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
529
		goto unmap_entries;
530
	BUG_ON(host->adma_addr & 0x3);
531 532 533 534 535 536 537 538 539 540 541

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
577
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
578 579 580 581 582 583 584 585 586 587 588 589
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

590
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_data *data)
591
{
592 593
	u8 count;
	unsigned target_timeout, current_timeout;
594

595 596 597 598 599 600
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
601
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
602
		return 0xE;
603

604 605 606
	/* timeout in us */
	target_timeout = data->timeout_ns / 1000 +
		data->timeout_clks / host->clock;
607

608 609 610
	if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
		host->timeout_clk = host->clock / 1000;

611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
		printk(KERN_WARNING "%s: Too large timeout requested!\n",
			mmc_hostname(host->mmc));
		count = 0xE;
	}

636 637 638
	return count;
}

639 640 641 642 643 644 645 646 647 648 649
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
		sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
	else
		sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
}

650 651 652
static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
{
	u8 count;
653
	u8 ctrl;
654
	int ret;
655 656 657 658 659 660 661 662 663 664 665 666 667 668 669

	WARN_ON(host->data);

	if (data == NULL)
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;

	count = sdhci_calc_timeout(host, data);
670
	sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
671

672
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
673 674
		host->flags |= SDHCI_REQ_USE_DMA;

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
703 704 705 706 707 708
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

739 740 741 742 743 744 745 746 747
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
748
				host->flags &= ~SDHCI_REQ_USE_DMA;
749
			} else {
750 751
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
752 753
			}
		} else {
754
			int sg_cnt;
755

756
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
757 758 759 760
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
761
			if (sg_cnt == 0) {
762 763 764 765 766
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
767
				host->flags &= ~SDHCI_REQ_USE_DMA;
768
			} else {
769
				WARN_ON(sg_cnt != 1);
770 771
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
772 773 774 775
			}
		}
	}

776 777 778 779 780 781
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
782
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
783 784 785 786 787 788
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
789
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
790 791
	}

792
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
793 794 795 796 797 798 799 800
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
801
		host->blocks = data->blocks;
802
	}
803

804 805
	sdhci_set_transfer_irqs(host);

806
	/* We do not handle DMA boundaries, so set it to max (512 KiB) */
807 808
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, data->blksz), SDHCI_BLOCK_SIZE);
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
809 810 811 812 813 814 815 816 817 818
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
	struct mmc_data *data)
{
	u16 mode;

	if (data == NULL)
		return;

819 820
	WARN_ON(!host->data);

821
	mode = SDHCI_TRNS_BLK_CNT_EN;
822 823 824 825 826 827
	if (data->blocks > 1) {
		if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
			mode |= SDHCI_TRNS_MULTI | SDHCI_TRNS_ACMD12;
		else
			mode |= SDHCI_TRNS_MULTI;
	}
828 829
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
830
	if (host->flags & SDHCI_REQ_USE_DMA)
831 832
		mode |= SDHCI_TRNS_DMA;

833
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
834 835 836 837 838 839 840 841 842 843 844
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

845
	if (host->flags & SDHCI_REQ_USE_DMA) {
846 847 848 849 850 851 852
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
853 854 855
	}

	/*
856 857 858 859 860
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
861
	 */
862 863
	if (data->error)
		data->bytes_xfered = 0;
864
	else
865
		data->bytes_xfered = data->blksz * data->blocks;
866 867 868 869 870 871

	if (data->stop) {
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
872
		if (data->error) {
873 874 875 876 877 878 879 880 881 882 883 884
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
885
	u32 mask;
886
	unsigned long timeout;
887 888 889 890

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
891
	timeout = 10;
892 893 894 895 896 897 898 899 900 901

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

902
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
903
		if (timeout == 0) {
904
			printk(KERN_ERR "%s: Controller never released "
P
Pierre Ossman 已提交
905
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
906
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
907
			cmd->error = -EIO;
908 909 910
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
911 912 913
		timeout--;
		mdelay(1);
	}
914 915 916 917 918 919 920

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

	sdhci_prepare_data(host, cmd->data);

921
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
922

923 924
	sdhci_set_transfer_mode(host, cmd->data);

925
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
P
Pierre Ossman 已提交
926
		printk(KERN_ERR "%s: Unsupported response type!\n",
927
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
928
		cmd->error = -EINVAL;
929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
	if (cmd->data)
		flags |= SDHCI_CMD_DATA;

949
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
950 951 952 953 954 955 956 957 958 959 960 961
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
962
				host->cmd->resp[i] = sdhci_readl(host,
963 964 965
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
966
						sdhci_readb(host,
967 968 969
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
970
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
971 972 973
		}
	}

P
Pierre Ossman 已提交
974
	host->cmd->error = 0;
975

976 977 978 979
	if (host->data && host->data_early)
		sdhci_finish_data(host);

	if (!host->cmd->data)
980 981 982 983 984 985 986 987 988
		tasklet_schedule(&host->finish_tasklet);

	host->cmd = NULL;
}

static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	int div;
	u16 clk;
989
	unsigned long timeout;
990 991 992 993

	if (clock == host->clock)
		return;

994 995 996 997 998 999
	if (host->ops->set_clock) {
		host->ops->set_clock(host, clock);
		if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
			return;
	}

1000
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1001 1002 1003 1004

	if (clock == 0)
		goto out;

1005 1006 1007 1008 1009
	if (host->version >= SDHCI_SPEC_300) {
		/* Version 3.00 divisors must be a multiple of 2. */
		if (host->max_clk <= clock)
			div = 1;
		else {
1010
			for (div = 2; div < SDHCI_MAX_DIV_SPEC_300; div += 2) {
1011 1012 1013 1014 1015 1016
				if ((host->max_clk / div) <= clock)
					break;
			}
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1017
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1018 1019 1020
			if ((host->max_clk / div) <= clock)
				break;
		}
1021 1022 1023
	}
	div >>= 1;

1024 1025 1026
	clk = (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1027
	clk |= SDHCI_CLOCK_INT_EN;
1028
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1029

1030 1031
	/* Wait max 20 ms */
	timeout = 20;
1032
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1033 1034
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
1035 1036
			printk(KERN_ERR "%s: Internal clock never "
				"stabilised.\n", mmc_hostname(host->mmc));
1037 1038 1039
			sdhci_dumpregs(host);
			return;
		}
1040 1041 1042
		timeout--;
		mdelay(1);
	}
1043 1044

	clk |= SDHCI_CLOCK_CARD_EN;
1045
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1046 1047 1048 1049 1050

out:
	host->clock = clock;
}

1051 1052 1053 1054
static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
{
	u8 pwr;

1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
	if (power == (unsigned short)-1)
		pwr = 0;
	else {
		switch (1 << power) {
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1076 1077
		return;

1078 1079 1080
	host->pwr = pwr;

	if (pwr == 0) {
1081
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1082
		return;
1083 1084 1085 1086 1087 1088
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
1089
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1090
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1091

1092
	/*
1093
	 * At least the Marvell CaFe chip gets confused if we set the voltage
1094 1095
	 * and set turn on power at the same time, so set the voltage first.
	 */
1096
	if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1097
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1098

1099
	pwr |= SDHCI_POWER_ON;
1100

1101
	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1102 1103 1104 1105 1106

	/*
	 * Some controllers need an extra 10ms delay of 10ms before they
	 * can apply clock after applying power
	 */
1107
	if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1108
		mdelay(10);
1109 1110
}

1111 1112 1113 1114 1115 1116 1117 1118 1119
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1120
	bool present;
1121 1122 1123 1124 1125 1126 1127 1128
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1129
#ifndef SDHCI_USE_LEDS_CLASS
1130
	sdhci_activate_led(host);
1131
#endif
1132 1133 1134 1135 1136 1137
	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12) {
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1138 1139 1140

	host->mrq = mrq;

1141 1142 1143 1144 1145 1146 1147 1148
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		present = true;
	else
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				SDHCI_CARD_PRESENT;

	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1149
		host->mrq->cmd->error = -ENOMEDIUM;
1150 1151 1152 1153
		tasklet_schedule(&host->finish_tasklet);
	} else
		sdhci_send_command(host, mrq->cmd);

1154
	mmiowb();
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host;
	unsigned long flags;
	u8 ctrl;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1168 1169 1170
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1171 1172 1173 1174 1175
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1176
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1177
		sdhci_reinit(host);
1178 1179 1180 1181 1182
	}

	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
1183
		sdhci_set_power(host, -1);
1184
	else
1185
		sdhci_set_power(host, ios->vdd);
1186

1187
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1188

1189 1190 1191 1192 1193
	if (ios->bus_width == MMC_BUS_WIDTH_8)
		ctrl |= SDHCI_CTRL_8BITBUS;
	else
		ctrl &= ~SDHCI_CTRL_8BITBUS;

1194 1195 1196 1197
	if (ios->bus_width == MMC_BUS_WIDTH_4)
		ctrl |= SDHCI_CTRL_4BITBUS;
	else
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1198

1199 1200
	if (ios->timing == MMC_TIMING_SD_HS &&
	    !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1201 1202 1203 1204
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1205
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1206

1207 1208 1209 1210 1211
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1212
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1213 1214
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1215
out:
1216
	mmiowb();
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
	spin_unlock_irqrestore(&host->lock, flags);
}

static int sdhci_get_ro(struct mmc_host *mmc)
{
	struct sdhci_host *host;
	unsigned long flags;
	int present;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1230 1231 1232
	if (host->flags & SDHCI_DEVICE_DEAD)
		present = 0;
	else
1233
		present = sdhci_readl(host, SDHCI_PRESENT_STATE);
1234 1235 1236

	spin_unlock_irqrestore(&host->lock, flags);

1237 1238
	if (host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT)
		return !!(present & SDHCI_WRITE_PROTECT);
1239 1240 1241
	return !(present & SDHCI_WRITE_PROTECT);
}

P
Pierre Ossman 已提交
1242 1243 1244 1245 1246 1247 1248 1249 1250
static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1251 1252 1253
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

P
Pierre Ossman 已提交
1254
	if (enable)
1255 1256 1257
		sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
	else
		sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
1258
out:
P
Pierre Ossman 已提交
1259 1260 1261 1262 1263
	mmiowb();

	spin_unlock_irqrestore(&host->lock, flags);
}

1264
static const struct mmc_host_ops sdhci_ops = {
1265 1266 1267
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
	.get_ro		= sdhci_get_ro,
P
Pierre Ossman 已提交
1268
	.enable_sdio_irq = sdhci_enable_sdio_irq,
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

1286
	if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
1287 1288 1289 1290 1291 1292 1293 1294 1295
		if (host->mrq) {
			printk(KERN_ERR "%s: Card removed during transfer!\n",
				mmc_hostname(host->mmc));
			printk(KERN_ERR "%s: Resetting controller.\n",
				mmc_hostname(host->mmc));

			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1296
			host->mrq->cmd->error = -ENOMEDIUM;
1297 1298 1299 1300 1301 1302
			tasklet_schedule(&host->finish_tasklet);
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);

P
Pierre Ossman 已提交
1303
	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
1324 1325 1326 1327 1328
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
		(mrq->cmd->error ||
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
1329 1330

		/* Some controllers need this kick or reset won't work here */
1331
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
			unsigned int clock;

			/* This is to force an update */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
		}

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
1342 1343 1344 1345 1346 1347 1348 1349
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

1350
#ifndef SDHCI_USE_LEDS_CLASS
1351
	sdhci_deactivate_led(host);
1352
#endif
1353

1354
	mmiowb();
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
P
Pierre Ossman 已提交
1370 1371
		printk(KERN_ERR "%s: Timeout waiting for hardware "
			"interrupt.\n", mmc_hostname(host->mmc));
1372 1373 1374
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
1375
			host->data->error = -ETIMEDOUT;
1376 1377 1378
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
1379
				host->cmd->error = -ETIMEDOUT;
1380
			else
P
Pierre Ossman 已提交
1381
				host->mrq->cmd->error = -ETIMEDOUT;
1382 1383 1384 1385 1386

			tasklet_schedule(&host->finish_tasklet);
		}
	}

1387
	mmiowb();
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
1402 1403 1404
		printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1405 1406 1407 1408
		sdhci_dumpregs(host);
		return;
	}

1409
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
1410 1411 1412 1413
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
1414

1415
	if (host->cmd->error) {
1416
		tasklet_schedule(&host->finish_tasklet);
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
1435
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
1436
			return;
1437 1438 1439

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
1440 1441 1442
	}

	if (intmask & SDHCI_INT_RESPONSE)
1443
		sdhci_finish_command(host);
1444 1445
}

1446
#ifdef CONFIG_MMC_DEBUG
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

1475 1476 1477 1478 1479 1480
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->data) {
		/*
1481 1482 1483
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
1484
		 */
1485 1486 1487 1488 1489 1490
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
1491

1492 1493 1494
		printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1495 1496 1497 1498 1499 1500
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
1501 1502 1503
		host->data->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
		host->data->error = -EILSEQ;
1504 1505 1506
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
		printk(KERN_ERR "%s: ADMA error\n", mmc_hostname(host->mmc));
		sdhci_show_adma_error(host);
1507
		host->data->error = -EIO;
1508
	}
1509

P
Pierre Ossman 已提交
1510
	if (host->data->error)
1511 1512
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
1513
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
1514 1515
			sdhci_transfer_pio(host);

1516 1517 1518 1519 1520 1521
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
		 */
		if (intmask & SDHCI_INT_DMA_END)
1522 1523
			sdhci_writel(host, sdhci_readl(host, SDHCI_DMA_ADDRESS),
				SDHCI_DMA_ADDRESS);
1524

1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
1537 1538 1539
	}
}

1540
static irqreturn_t sdhci_irq(int irq, void *dev_id)
1541 1542 1543 1544
{
	irqreturn_t result;
	struct sdhci_host* host = dev_id;
	u32 intmask;
P
Pierre Ossman 已提交
1545
	int cardint = 0;
1546 1547 1548

	spin_lock(&host->lock);

1549
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
1550

1551
	if (!intmask || intmask == 0xffffffff) {
1552 1553 1554 1555
		result = IRQ_NONE;
		goto out;
	}

1556 1557
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
1558

1559
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
1560 1561
		sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
			SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
1562
		tasklet_schedule(&host->card_tasklet);
1563
	}
1564

1565
	intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
1566

1567
	if (intmask & SDHCI_INT_CMD_MASK) {
1568 1569
		sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
			SDHCI_INT_STATUS);
1570
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
1571 1572 1573
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
1574 1575
		sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
			SDHCI_INT_STATUS);
1576
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
1577 1578 1579 1580
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

1581 1582
	intmask &= ~SDHCI_INT_ERROR;

1583
	if (intmask & SDHCI_INT_BUS_POWER) {
1584
		printk(KERN_ERR "%s: Card is consuming too much power!\n",
1585
			mmc_hostname(host->mmc));
1586
		sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
1587 1588
	}

1589
	intmask &= ~SDHCI_INT_BUS_POWER;
1590

P
Pierre Ossman 已提交
1591 1592 1593 1594 1595
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

1596
	if (intmask) {
P
Pierre Ossman 已提交
1597
		printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
1598
			mmc_hostname(host->mmc), intmask);
1599 1600
		sdhci_dumpregs(host);

1601
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
1602
	}
1603 1604 1605

	result = IRQ_HANDLED;

1606
	mmiowb();
1607 1608 1609
out:
	spin_unlock(&host->lock);

P
Pierre Ossman 已提交
1610 1611 1612 1613 1614 1615
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM

1627
int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
1628
{
1629
	int ret;
1630

1631 1632
	sdhci_disable_card_detection(host);

1633
	ret = mmc_suspend_host(host->mmc);
1634 1635
	if (ret)
		return ret;
1636

1637
	free_irq(host->irq, host);
1638

M
Marek Szyprowski 已提交
1639 1640 1641 1642
	if (host->vmmc)
		ret = regulator_disable(host->vmmc);

	return ret;
1643 1644
}

1645
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
1646

1647 1648 1649
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
1650

M
Marek Szyprowski 已提交
1651 1652 1653 1654 1655 1656 1657
	if (host->vmmc) {
		int ret = regulator_enable(host->vmmc);
		if (ret)
			return ret;
	}


1658
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1659 1660 1661
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
1662

1663 1664
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
			  mmc_hostname(host->mmc), host);
1665 1666
	if (ret)
		return ret;
1667

1668
	sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
1669 1670 1671
	mmiowb();

	ret = mmc_resume_host(host->mmc);
1672 1673
	sdhci_enable_card_detection(host);

1674
	return ret;
1675 1676
}

1677
EXPORT_SYMBOL_GPL(sdhci_resume_host);
1678 1679 1680 1681 1682

#endif /* CONFIG_PM */

/*****************************************************************************\
 *                                                                           *
1683
 * Device allocation/registration                                            *
1684 1685 1686
 *                                                                           *
\*****************************************************************************/

1687 1688
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
1689 1690 1691 1692
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

1693
	WARN_ON(dev == NULL);
1694

1695
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
1696
	if (!mmc)
1697
		return ERR_PTR(-ENOMEM);
1698 1699 1700 1701

	host = mmc_priv(mmc);
	host->mmc = mmc;

1702 1703
	return host;
}
1704

1705
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
1706

1707 1708 1709 1710 1711
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
	unsigned int caps;
	int ret;
1712

1713 1714 1715
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
1716

1717
	mmc = host->mmc;
1718

1719 1720
	if (debug_quirks)
		host->quirks = debug_quirks;
1721

1722 1723
	sdhci_reset(host, SDHCI_RESET_ALL);

1724
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
1725 1726
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
1727
	if (host->version > SDHCI_SPEC_300) {
1728
		printk(KERN_ERR "%s: Unknown controller version (%d). "
1729
			"You may experience problems.\n", mmc_hostname(mmc),
1730
			host->version);
1731 1732
	}

1733 1734
	caps = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
		sdhci_readl(host, SDHCI_CAPABILITIES);
1735

1736
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
1737 1738 1739
		host->flags |= SDHCI_USE_SDMA;
	else if (!(caps & SDHCI_CAN_DO_SDMA))
		DBG("Controller doesn't have SDMA capability\n");
1740
	else
1741
		host->flags |= SDHCI_USE_SDMA;
1742

1743
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
1744
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
1745
		DBG("Disabling DMA as it is marked broken\n");
1746
		host->flags &= ~SDHCI_USE_SDMA;
1747 1748
	}

1749 1750
	if ((host->version >= SDHCI_SPEC_200) && (caps & SDHCI_CAN_DO_ADMA2))
		host->flags |= SDHCI_USE_ADMA;
1751 1752 1753 1754 1755 1756 1757

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

1758
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1759 1760 1761 1762 1763
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
				printk(KERN_WARNING "%s: No suitable DMA "
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
1764 1765
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
1766
			}
1767 1768 1769
		}
	}

1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
			printk(KERN_WARNING "%s: Unable to allocate ADMA "
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

1788 1789 1790 1791 1792
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
1793
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
1794 1795 1796
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
1797

1798 1799 1800 1801 1802 1803 1804
	if (host->version >= SDHCI_SPEC_300)
		host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK)
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
		host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK)
			>> SDHCI_CLOCK_BASE_SHIFT;

1805
	host->max_clk *= 1000000;
1806 1807
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
1808 1809 1810 1811 1812 1813 1814
		if (!host->ops->get_max_clock) {
			printk(KERN_ERR
			       "%s: Hardware doesn't specify base clock "
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
1815
	}
1816

1817 1818 1819
	host->timeout_clk =
		(caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
1820 1821 1822 1823
		if (host->ops->get_timeout_clock) {
			host->timeout_clk = host->ops->get_timeout_clock(host);
		} else if (!(host->quirks &
				SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
1824 1825 1826 1827 1828
			printk(KERN_ERR
			       "%s: Hardware doesn't specify timeout clock "
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
1829 1830 1831
	}
	if (caps & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;
1832 1833 1834 1835 1836

	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
1837
	if (host->ops->get_min_clock)
1838
		mmc->f_min = host->ops->get_min_clock(host);
1839 1840
	else if (host->version >= SDHCI_SPEC_300)
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
1841
	else
1842
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
1843
	mmc->f_max = host->max_clk;
1844
	mmc->caps |= MMC_CAP_SDIO_IRQ;
1845 1846

	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
1847
		mmc->caps |= MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA;
1848

1849
	if (caps & SDHCI_CAN_DO_HISPD)
1850
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
1851

1852 1853 1854
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		mmc->caps |= MMC_CAP_NEEDS_POLL;

1855 1856 1857
	mmc->ocr_avail = 0;
	if (caps & SDHCI_CAN_VDD_330)
		mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
P
Pierre Ossman 已提交
1858
	if (caps & SDHCI_CAN_VDD_300)
1859
		mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
P
Pierre Ossman 已提交
1860
	if (caps & SDHCI_CAN_VDD_180)
1861
		mmc->ocr_avail |= MMC_VDD_165_195;
1862 1863 1864

	if (mmc->ocr_avail == 0) {
		printk(KERN_ERR "%s: Hardware doesn't report any "
1865
			"support voltages.\n", mmc_hostname(mmc));
1866
		return -ENODEV;
1867 1868
	}

1869 1870 1871
	spin_lock_init(&host->lock);

	/*
1872 1873
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
1874
	 */
1875
	if (host->flags & SDHCI_USE_ADMA)
1876
		mmc->max_segs = 128;
1877
	else if (host->flags & SDHCI_USE_SDMA)
1878
		mmc->max_segs = 1;
1879
	else /* PIO */
1880
		mmc->max_segs = 128;
1881 1882

	/*
1883
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
1884
	 * size (512KiB).
1885
	 */
1886
	mmc->max_req_size = 524288;
1887 1888 1889

	/*
	 * Maximum segment size. Could be one segment with the maximum number
1890 1891
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
1892
	 */
1893 1894 1895 1896
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_seg_size = 65536;
	else
		mmc->max_seg_size = mmc->max_req_size;
1897

1898 1899 1900 1901
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
		mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >>
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
			printk(KERN_WARNING "%s: Invalid maximum block size, "
				"assuming 512 bytes\n", mmc_hostname(mmc));
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
1915

1916 1917 1918
	/*
	 * Maximum block count.
	 */
1919
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
1920

1921 1922 1923 1924 1925 1926 1927 1928
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

1929
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
1930

1931
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
1932
		mmc_hostname(mmc), host);
1933
	if (ret)
1934
		goto untasklet;
1935

M
Marek Szyprowski 已提交
1936 1937 1938 1939 1940 1941 1942 1943
	host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
	if (IS_ERR(host->vmmc)) {
		printk(KERN_INFO "%s: no vmmc regulator found\n", mmc_hostname(mmc));
		host->vmmc = NULL;
	} else {
		regulator_enable(host->vmmc);
	}

1944
	sdhci_init(host, 0);
1945 1946 1947 1948 1949

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

1950
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
1951 1952 1953
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
1954 1955 1956 1957
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

1958
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
1959 1960 1961 1962
	if (ret)
		goto reset;
#endif

1963 1964
	mmiowb();

1965 1966
	mmc_add_host(mmc);

1967
	printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s\n",
1968
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
1969 1970
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
1971

1972 1973
	sdhci_enable_card_detection(host);

1974 1975
	return 0;

1976
#ifdef SDHCI_USE_LEDS_CLASS
1977 1978 1979 1980
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
	free_irq(host->irq, host);
#endif
1981
untasklet:
1982 1983 1984 1985 1986 1987
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

1988
EXPORT_SYMBOL_GPL(sdhci_add_host);
1989

P
Pierre Ossman 已提交
1990
void sdhci_remove_host(struct sdhci_host *host, int dead)
1991
{
P
Pierre Ossman 已提交
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
			printk(KERN_ERR "%s: Controller removed during "
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

2010 2011
	sdhci_disable_card_detection(host);

2012
	mmc_remove_host(host->mmc);
2013

2014
#ifdef SDHCI_USE_LEDS_CLASS
2015 2016 2017
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
2018 2019
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
2020 2021 2022 2023 2024 2025 2026

	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
2027

M
Marek Szyprowski 已提交
2028 2029 2030 2031 2032
	if (host->vmmc) {
		regulator_disable(host->vmmc);
		regulator_put(host->vmmc);
	}

2033 2034 2035 2036 2037
	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
2038 2039
}

2040
EXPORT_SYMBOL_GPL(sdhci_remove_host);
2041

2042
void sdhci_free_host(struct sdhci_host *host)
2043
{
2044
	mmc_free_host(host->mmc);
2045 2046
}

2047
EXPORT_SYMBOL_GPL(sdhci_free_host);
2048 2049 2050 2051 2052 2053 2054 2055 2056 2057

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
	printk(KERN_INFO DRIVER_NAME
2058
		": Secure Digital Host Controller Interface driver\n");
2059 2060
	printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");

2061
	return 0;
2062 2063 2064 2065 2066 2067 2068 2069 2070
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

2071
module_param(debug_quirks, uint, 0444);
2072

2073
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
2074
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
2075
MODULE_LICENSE("GPL");
2076

2077
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");