sdhci.c 109.6 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16
 */

#include <linux/delay.h>
A
Adrian Hunter 已提交
17
#include <linux/ktime.h>
18
#include <linux/highmem.h>
19
#include <linux/io.h>
20
#include <linux/module.h>
21
#include <linux/dma-mapping.h>
22
#include <linux/slab.h>
23
#include <linux/scatterlist.h>
24
#include <linux/sizes.h>
25
#include <linux/swiotlb.h>
M
Marek Szyprowski 已提交
26
#include <linux/regulator/consumer.h>
27
#include <linux/pm_runtime.h>
28
#include <linux/of.h>
29

30 31
#include <linux/leds.h>

32
#include <linux/mmc/mmc.h>
33
#include <linux/mmc/host.h>
34
#include <linux/mmc/card.h>
35
#include <linux/mmc/sdio.h>
36
#include <linux/mmc/slot-gpio.h>
37 38 39 40 41 42

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
43
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
44

45 46 47
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

48 49
#define MAX_TUNING_LOOP 40

50
static unsigned int debug_quirks = 0;
51
static unsigned int debug_quirks2;
52

53 54
static void sdhci_finish_data(struct sdhci_host *);

55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56

57
void sdhci_dumpregs(struct sdhci_host *host)
58
{
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	SDHCI_DUMP("AC12 err:  0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_ACMD12_ERR),
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
95 96
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
97
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
98 99
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
100 101
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
102

103
	if (host->flags & SDHCI_USE_ADMA) {
104 105 106 107 108 109 110 111 112 113
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
114
	}
115

116
	SDHCI_DUMP("============================================\n");
117
}
118
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
119 120 121 122 123 124 125

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

C
Chunyan Zhang 已提交
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
static void sdhci_do_enable_v4_mode(struct sdhci_host *host)
{
	u16 ctrl2;

	ctrl2 = sdhci_readb(host, SDHCI_HOST_CONTROL2);
	if (ctrl2 & SDHCI_CTRL_V4_MODE)
		return;

	ctrl2 |= SDHCI_CTRL_V4_MODE;
	sdhci_writeb(host, ctrl2, SDHCI_HOST_CONTROL);
}

/*
 * This can be called before sdhci_add_host() by Vendor's host controller
 * driver to enable v4 mode if supported.
 */
void sdhci_enable_v4_mode(struct sdhci_host *host)
{
	host->v4_mode = true;
	sdhci_do_enable_v4_mode(host);
}
EXPORT_SYMBOL_GPL(sdhci_enable_v4_mode);

149 150 151 152 153
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

154 155
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
156
	u32 present;
157

158
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
159
	    !mmc_card_is_removable(host->mmc))
160 161
		return;

162 163 164
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
165

166 167 168 169 170
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
171 172 173

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
174 175 176 177 178 179 180 181 182 183 184 185
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

202
void sdhci_reset(struct sdhci_host *host, u8 mask)
203
{
A
Adrian Hunter 已提交
204
	ktime_t timeout;
205

206
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
207

208
	if (mask & SDHCI_RESET_ALL) {
209
		host->clock = 0;
210 211 212 213
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
214

215
	/* Wait max 100 ms */
A
Adrian Hunter 已提交
216
	timeout = ktime_add_ms(ktime_get(), 100);
217 218

	/* hw clears the bit when it's done */
219
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
A
Adrian Hunter 已提交
220
		if (ktime_after(ktime_get(), timeout)) {
221
			pr_err("%s: Reset 0x%x never completed.\n",
222 223 224 225
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
226
		udelay(10);
227
	}
228 229 230 231 232 233
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
234 235 236
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
237 238
			return;
	}
239

240
	host->ops->reset(host, mask);
241

242 243 244 245 246 247 248 249
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
250
	}
251 252
}

253
static void sdhci_set_default_irqs(struct sdhci_host *host)
254
{
255 256 257 258 259 260
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

261 262 263 264
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

265 266
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
267 268 269 270 271 272 273 274 275 276 277
}

static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

C
Chunyan Zhang 已提交
278 279 280
	if (host->v4_mode)
		sdhci_do_enable_v4_mode(host);

281
	sdhci_set_default_irqs(host);
282

A
Adrian Hunter 已提交
283 284
	host->cqe_on = false;

285 286 287
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
288
		mmc->ops->set_ios(mmc, &mmc->ios);
289
	}
290
}
291

292 293
static void sdhci_reinit(struct sdhci_host *host)
{
294
	sdhci_init(host, 0);
295
	sdhci_enable_card_detection(host);
296 297
}

298
static void __sdhci_led_activate(struct sdhci_host *host)
299 300 301
{
	u8 ctrl;

302
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
303
	ctrl |= SDHCI_CTRL_LED;
304
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
305 306
}

307
static void __sdhci_led_deactivate(struct sdhci_host *host)
308 309 310
{
	u8 ctrl;

311
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
312
	ctrl &= ~SDHCI_CTRL_LED;
313
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
314 315
}

316
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
317
static void sdhci_led_control(struct led_classdev *led,
318
			      enum led_brightness brightness)
319 320 321 322 323 324
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

325 326 327
	if (host->runtime_suspended)
		goto out;

328
	if (brightness == LED_OFF)
329
		__sdhci_led_deactivate(host);
330
	else
331
		__sdhci_led_activate(host);
332
out:
333 334
	spin_unlock_irqrestore(&host->lock, flags);
}
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

385 386
#endif

387 388 389 390 391 392
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
393
static void sdhci_read_block_pio(struct sdhci_host *host)
394
{
395 396
	unsigned long flags;
	size_t blksize, len, chunk;
397
	u32 uninitialized_var(scratch);
398
	u8 *buf;
399

P
Pierre Ossman 已提交
400
	DBG("PIO reading\n");
401

P
Pierre Ossman 已提交
402
	blksize = host->data->blksz;
403
	chunk = 0;
404

405
	local_irq_save(flags);
406

P
Pierre Ossman 已提交
407
	while (blksize) {
F
Fabio Estevam 已提交
408
		BUG_ON(!sg_miter_next(&host->sg_miter));
409

410
		len = min(host->sg_miter.length, blksize);
411

412 413
		blksize -= len;
		host->sg_miter.consumed = len;
414

415
		buf = host->sg_miter.addr;
416

417 418
		while (len) {
			if (chunk == 0) {
419
				scratch = sdhci_readl(host, SDHCI_BUFFER);
420
				chunk = 4;
P
Pierre Ossman 已提交
421
			}
422 423 424 425 426 427 428

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
429
		}
P
Pierre Ossman 已提交
430
	}
431 432 433 434

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
435
}
436

P
Pierre Ossman 已提交
437 438
static void sdhci_write_block_pio(struct sdhci_host *host)
{
439 440 441 442
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
443

P
Pierre Ossman 已提交
444 445 446
	DBG("PIO writing\n");

	blksize = host->data->blksz;
447 448
	chunk = 0;
	scratch = 0;
449

450
	local_irq_save(flags);
451

P
Pierre Ossman 已提交
452
	while (blksize) {
F
Fabio Estevam 已提交
453
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
454

455 456 457 458 459 460
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
461

462 463 464 465 466 467 468 469
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
470
				sdhci_writel(host, scratch, SDHCI_BUFFER);
471 472
				chunk = 0;
				scratch = 0;
473 474 475
			}
		}
	}
476 477 478 479

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
480 481 482 483 484 485
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

486
	if (host->blocks == 0)
P
Pierre Ossman 已提交
487 488 489 490 491 492 493
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

494 495 496 497 498 499 500 501 502
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

503
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
504 505 506
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
507 508 509 510
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
511

512 513
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
514 515
			break;
	}
516

P
Pierre Ossman 已提交
517
	DBG("PIO transfer complete.\n");
518 519
}

520
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
521
				  struct mmc_data *data, int cookie)
522 523 524
{
	int sg_count;

525 526 527 528 529
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
530 531
		return data->sg_count;

532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560
	/* Bounce write requests to the bounce buffer */
	if (host->bounce_buffer) {
		unsigned int length = data->blksz * data->blocks;

		if (length > host->bounce_buffer_size) {
			pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
			       mmc_hostname(host->mmc), length,
			       host->bounce_buffer_size);
			return -EIO;
		}
		if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
			/* Copy the data to the bounce buffer */
			sg_copy_to_buffer(data->sg, data->sg_len,
					  host->bounce_buffer,
					  length);
		}
		/* Switch ownership to the DMA */
		dma_sync_single_for_device(host->mmc->parent,
					   host->bounce_addr,
					   host->bounce_buffer_size,
					   mmc_get_dma_dir(data));
		/* Just a dummy value */
		sg_count = 1;
	} else {
		/* Just access the data directly from memory */
		sg_count = dma_map_sg(mmc_dev(host->mmc),
				      data->sg, data->sg_len,
				      mmc_get_dma_dir(data));
	}
561 562 563 564 565

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
566
	data->host_cookie = cookie;
567 568 569 570

	return sg_count;
}

571 572 573
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
574
	return kmap_atomic(sg_page(sg)) + sg->offset;
575 576 577 578
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
579
	kunmap_atomic(buffer);
580 581 582
	local_irq_restore(*flags);
}

583 584
void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
			   dma_addr_t addr, int len, unsigned int cmd)
B
Ben Dooks 已提交
585
{
586
	struct sdhci_adma2_64_desc *dma_desc = *desc;
B
Ben Dooks 已提交
587

588
	/* 32-bit and 64-bit descriptors have these members in same position */
589 590
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
591 592 593 594
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
595 596 597 598 599 600 601 602 603 604 605 606 607

	*desc += host->desc_sz;
}
EXPORT_SYMBOL_GPL(sdhci_adma_write_desc);

static inline void __sdhci_adma_write_desc(struct sdhci_host *host,
					   void **desc, dma_addr_t addr,
					   int len, unsigned int cmd)
{
	if (host->ops->adma_write_desc)
		host->ops->adma_write_desc(host, desc, addr, len, cmd);

	sdhci_adma_write_desc(host, desc, addr, len, cmd);
B
Ben Dooks 已提交
608 609
}

610 611
static void sdhci_adma_mark_end(void *desc)
{
612
	struct sdhci_adma2_64_desc *dma_desc = desc;
613

614
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
615
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
616 617
}

618 619
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
620 621 622
{
	struct scatterlist *sg;
	unsigned long flags;
623 624 625 626
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
627 628 629 630 631 632

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

633
	host->sg_count = sg_count;
634

635
	desc = host->adma_table;
636 637 638 639 640 641 642 643 644
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
645 646 647
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
648 649
		 * alignment.
		 */
650 651
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
652 653 654 655 656 657 658
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
659
			/* tran, valid */
660 661
			__sdhci_adma_write_desc(host, &desc, align_addr,
						offset, ADMA2_TRAN_VALID);
662 663 664

			BUG_ON(offset > 65536);

665 666
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
667 668 669 670 671 672 673

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

674 675 676 677
		/* tran, valid */
		if (len)
			__sdhci_adma_write_desc(host, &desc, addr, len,
						ADMA2_TRAN_VALID);
678 679 680 681 682

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
683
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
684 685
	}

686
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
687
		/* Mark the last descriptor as the terminating descriptor */
688
		if (desc != host->adma_table) {
689
			desc -= host->desc_sz;
690
			sdhci_adma_mark_end(desc);
691 692
		}
	} else {
693
		/* Add a terminating entry - nop, end, valid */
694
		__sdhci_adma_write_desc(host, &desc, 0, 0, ADMA2_NOP_END_VALID);
695
	}
696 697 698 699 700 701 702
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
703
	void *align;
704 705 706
	char *buffer;
	unsigned long flags;

707 708
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
709

710 711 712 713 714 715
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
716

717 718
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
719
					    data->sg_len, DMA_FROM_DEVICE);
720

721
			align = host->align_buffer;
722

723 724 725 726 727 728 729 730
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
731

732 733
					align += SDHCI_ADMA2_ALIGN;
				}
734 735 736 737 738
			}
		}
	}
}

739 740 741 742 743 744 745 746
static u32 sdhci_sdma_address(struct sdhci_host *host)
{
	if (host->bounce_buffer)
		return host->bounce_addr;
	else
		return sg_dma_address(host->data->sg);
}

747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
static unsigned int sdhci_target_timeout(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 struct mmc_data *data)
{
	unsigned int target_timeout;

	/* timeout in us */
	if (!data) {
		target_timeout = cmd->busy_timeout * 1000;
	} else {
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000ULL * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
	}

	return target_timeout;
}

776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
static void sdhci_calc_sw_timeout(struct sdhci_host *host,
				  struct mmc_command *cmd)
{
	struct mmc_data *data = cmd->data;
	struct mmc_host *mmc = host->mmc;
	struct mmc_ios *ios = &mmc->ios;
	unsigned char bus_width = 1 << ios->bus_width;
	unsigned int blksz;
	unsigned int freq;
	u64 target_timeout;
	u64 transfer_time;

	target_timeout = sdhci_target_timeout(host, cmd, data);
	target_timeout *= NSEC_PER_USEC;

	if (data) {
		blksz = data->blksz;
		freq = host->mmc->actual_clock ? : host->clock;
		transfer_time = (u64)blksz * NSEC_PER_SEC * (8 / bus_width);
		do_div(transfer_time, freq);
		/* multiply by '2' to account for any unknowns */
		transfer_time = transfer_time * 2;
		/* calculate timeout for the entire data */
		host->data_timeout = data->blocks * target_timeout +
				     transfer_time;
	} else {
		host->data_timeout = target_timeout;
	}

	if (host->data_timeout)
		host->data_timeout += MMC_CMD_TRANSFER_TIME;
}

809 810
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
			     bool *too_big)
811
{
812
	u8 count;
813
	struct mmc_data *data = cmd->data;
814
	unsigned target_timeout, current_timeout;
815

816 817
	*too_big = true;

818 819 820 821 822 823
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
824
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
825
		return 0xE;
826

827
	/* Unspecified timeout, assume max */
828
	if (!data && !cmd->busy_timeout)
829
		return 0xE;
830

831
	/* timeout in us */
832
	target_timeout = sdhci_target_timeout(host, cmd, data);
833

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
854 855 856
		if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
			DBG("Too large timeout 0x%x requested for CMD%d!\n",
			    count, cmd->opcode);
857
		count = 0xE;
858 859
	} else {
		*too_big = false;
860 861
	}

862 863 864
	return count;
}

865 866 867 868 869 870
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
871
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
872
	else
873 874 875 876
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
877 878
}

879 880 881 882 883 884 885 886 887 888
static void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
{
	if (enable)
		host->ier |= SDHCI_INT_DATA_TIMEOUT;
	else
		host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

889
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
890 891
{
	u8 count;
892 893 894 895

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
896 897 898 899 900 901
		bool too_big = false;

		count = sdhci_calc_timeout(host, cmd, &too_big);

		if (too_big &&
		    host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
902
			sdhci_calc_sw_timeout(host, cmd);
903 904 905 906 907
			sdhci_set_data_timeout_irq(host, false);
		} else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
			sdhci_set_data_timeout_irq(host, true);
		}

908 909 910 911 912 913
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
914
	u8 ctrl;
915
	struct mmc_data *data = cmd->data;
916

917 918
	host->data_timeout = 0;

919
	if (sdhci_data_line_cmd(cmd))
920
		sdhci_set_timeout(host, cmd);
921 922

	if (!data)
923 924
		return;

925 926
	WARN_ON(host->data);

927 928 929 930 931 932 933
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
934
	host->data->bytes_xfered = 0;
935

936
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
937
		struct scatterlist *sg;
938
		unsigned int length_mask, offset_mask;
939
		int i;
940

941 942 943 944 945 946 947 948 949
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
950
		length_mask = 0;
951
		offset_mask = 0;
952
		if (host->flags & SDHCI_USE_ADMA) {
953
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
954
				length_mask = 3;
955 956 957 958 959 960 961
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
962 963
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
964
				length_mask = 3;
965 966
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
967 968
		}

969
		if (unlikely(length_mask | offset_mask)) {
970
			for_each_sg(data->sg, sg, data->sg_len, i) {
971
				if (sg->length & length_mask) {
972
					DBG("Reverting to PIO because of transfer size (%d)\n",
973
					    sg->length);
974 975 976
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
977
				if (sg->offset & offset_mask) {
978
					DBG("Reverting to PIO because of bad alignment\n");
979 980 981 982 983 984 985
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

986
	if (host->flags & SDHCI_REQ_USE_DMA) {
987
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
1004
		} else {
1005
			WARN_ON(sg_cnt != 1);
1006 1007
			sdhci_writel(host, sdhci_sdma_address(host),
				     SDHCI_DMA_ADDRESS);
1008 1009 1010
		}
	}

1011 1012 1013 1014 1015 1016
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
1017
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1018 1019
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
1020 1021 1022 1023 1024 1025
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
1026
			ctrl |= SDHCI_CTRL_SDMA;
1027
		}
1028
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1029 1030
	}

1031
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1032 1033 1034 1035 1036 1037 1038 1039
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1040
		host->blocks = data->blocks;
1041
	}
1042

1043 1044
	sdhci_set_transfer_irqs(host);

1045
	/* Set the DMA boundary value and block size */
1046 1047
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
		     SDHCI_BLOCK_SIZE);
1048
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
1049 1050
}

1051 1052 1053
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
1054 1055
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
1056 1057
}

1058
static void sdhci_set_transfer_mode(struct sdhci_host *host,
1059
	struct mmc_command *cmd)
1060
{
1061
	u16 mode = 0;
1062
	struct mmc_data *data = cmd->data;
1063

1064
	if (data == NULL) {
1065 1066
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
1067 1068 1069
			/* must not clear SDHCI_TRANSFER_MODE when tuning */
			if (cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
				sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1070
		} else {
1071
		/* clear Auto CMD settings for no data CMDs */
1072 1073
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1074
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1075
		}
1076
		return;
1077
	}
1078

1079 1080
	WARN_ON(!host->data);

1081 1082 1083
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

1084
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1085
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1086 1087 1088 1089
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
1090
		if (sdhci_auto_cmd12(host, cmd->mrq) &&
1091
		    (cmd->opcode != SD_IO_RW_EXTENDED))
1092
			mode |= SDHCI_TRNS_AUTO_CMD12;
1093
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
1094
			mode |= SDHCI_TRNS_AUTO_CMD23;
1095
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1096
		}
1097
	}
1098

1099 1100
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
1101
	if (host->flags & SDHCI_REQ_USE_DMA)
1102 1103
		mode |= SDHCI_TRNS_DMA;

1104
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1105 1106
}

1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
		 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
				(mrq->data->stop && mrq->data->stop->error))) ||
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

	tasklet_schedule(&host->finish_tasklet);
}

1140 1141
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
1142 1143 1144 1145 1146 1147 1148 1149 1150
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

1151 1152 1153
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

1154
	__sdhci_finish_mrq(host, mrq);
1155 1156
}

1157 1158
static void sdhci_finish_data(struct sdhci_host *host)
{
1159 1160
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1161 1162

	host->data = NULL;
1163
	host->data_cmd = NULL;
1164

1165 1166 1167
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1168 1169

	/*
1170 1171 1172 1173 1174
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1175
	 */
1176 1177
	if (data->error)
		data->bytes_xfered = 0;
1178
	else
1179
		data->bytes_xfered = data->blksz * data->blocks;
1180

1181 1182 1183 1184 1185 1186 1187
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
1188
	     !data->mrq->sbc)) {
1189

1190 1191 1192 1193
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
1194
		if (data->error) {
1195 1196
			if (!host->cmd || host->cmd == data_cmd)
				sdhci_do_reset(host, SDHCI_RESET_CMD);
1197
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1198 1199
		}

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
			sdhci_finish_mrq(host, data->mrq);
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1212 1213 1214
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
1215 1216
}

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

1234
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1235 1236
{
	int flags;
1237
	u32 mask;
1238
	unsigned long timeout;
1239 1240 1241

	WARN_ON(host->cmd);

1242 1243 1244
	/* Initially, a command has no error */
	cmd->error = 0;

1245 1246 1247 1248
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1249
	/* Wait max 10 ms */
1250
	timeout = 10;
1251 1252

	mask = SDHCI_CMD_INHIBIT;
1253
	if (sdhci_data_line_cmd(cmd))
1254 1255 1256 1257
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1258
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1259 1260
		mask &= ~SDHCI_DATA_INHIBIT;

1261
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1262
		if (timeout == 0) {
1263 1264
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1265
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1266
			cmd->error = -EIO;
1267
			sdhci_finish_mrq(host, cmd->mrq);
1268 1269
			return;
		}
1270 1271 1272
		timeout--;
		mdelay(1);
	}
1273 1274

	host->cmd = cmd;
1275
	if (sdhci_data_line_cmd(cmd)) {
1276 1277 1278
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1279

1280
	sdhci_prepare_data(host, cmd);
1281

1282
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1283

1284
	sdhci_set_transfer_mode(host, cmd);
1285

1286
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1287
		pr_err("%s: Unsupported response type!\n",
1288
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1289
		cmd->error = -EINVAL;
1290
		sdhci_finish_mrq(host, cmd->mrq);
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1307 1308

	/* CMD19 is special in that the Data Present Select should be set */
1309 1310
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1311 1312
		flags |= SDHCI_CMD_DATA;

1313 1314 1315 1316 1317 1318 1319 1320 1321
	timeout = jiffies;
	if (host->data_timeout)
		timeout += nsecs_to_jiffies(host->data_timeout);
	else if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
	else
		timeout += 10 * HZ;
	sdhci_mod_timer(host, cmd->mrq, timeout);

1322
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1323
}
1324
EXPORT_SYMBOL_GPL(sdhci_send_command);
1325

1326 1327 1328 1329 1330 1331 1332 1333 1334
static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
{
	int i, reg;

	for (i = 0; i < 4; i++) {
		reg = SDHCI_RESPONSE + (3 - i) * 4;
		cmd->resp[i] = sdhci_readl(host, reg);
	}

1335 1336 1337
	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
		return;

1338 1339 1340 1341 1342 1343 1344 1345
	/* CRC is stripped so we need to do some shifting */
	for (i = 0; i < 4; i++) {
		cmd->resp[i] <<= 8;
		if (i != 3)
			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
	}
}

1346 1347
static void sdhci_finish_command(struct sdhci_host *host)
{
1348
	struct mmc_command *cmd = host->cmd;
1349

1350 1351 1352 1353
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1354
			sdhci_read_rsp_136(host, cmd);
1355
		} else {
1356
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1357 1358 1359
		}
	}

1360 1361 1362
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1373 1374
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1375 1376
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1377 1378
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1379 1380 1381 1382
			return;
		}
	}

1383
	/* Finished CMD23, now send actual command. */
1384 1385
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1386
	} else {
1387

1388 1389 1390
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1391

1392
		if (!cmd->data)
1393
			sdhci_finish_mrq(host, cmd->mrq);
1394
	}
1395 1396
}

1397 1398
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1399
	u16 preset = 0;
1400

1401 1402
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1403 1404
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1405
	case MMC_TIMING_UHS_SDR25:
1406 1407
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1408
	case MMC_TIMING_UHS_SDR50:
1409 1410
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1411 1412
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1413 1414
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1415
	case MMC_TIMING_UHS_DDR50:
1416
	case MMC_TIMING_MMC_DDR52:
1417 1418
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1419 1420 1421
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1422 1423 1424 1425 1426 1427 1428 1429 1430
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1431 1432
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1433
{
1434
	int div = 0; /* Initialized for compiler warning */
1435
	int real_div = div, clk_mul = 1;
1436
	u16 clk = 0;
1437
	bool switch_base_clk = false;
1438

1439
	if (host->version >= SDHCI_SPEC_300) {
1440
		if (host->preset_enabled) {
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1458 1459 1460 1461 1462
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1463 1464 1465 1466 1467
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1487 1488 1489 1490 1491 1492 1493 1494 1495
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1496
			}
1497
			real_div = div;
1498
			div >>= 1;
1499 1500 1501
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1502 1503 1504
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1505
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1506 1507 1508
			if ((host->max_clk / div) <= clock)
				break;
		}
1509
		real_div = div;
1510
		div >>= 1;
1511 1512
	}

1513
clock_set:
1514
	if (real_div)
1515
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1516
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1517 1518
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1519 1520 1521 1522 1523

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1524
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1525
{
A
Adrian Hunter 已提交
1526
	ktime_t timeout;
1527

1528
	clk |= SDHCI_CLOCK_INT_EN;
1529
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1530

1531
	/* Wait max 20 ms */
A
Adrian Hunter 已提交
1532
	timeout = ktime_add_ms(ktime_get(), 20);
1533
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1534
		& SDHCI_CLOCK_INT_STABLE)) {
A
Adrian Hunter 已提交
1535
		if (ktime_after(ktime_get(), timeout)) {
1536 1537
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1538 1539 1540
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
1541
		udelay(10);
1542
	}
1543 1544

	clk |= SDHCI_CLOCK_CARD_EN;
1545
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1546
}
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1563
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1564

1565 1566
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1567
{
1568
	struct mmc_host *mmc = host->mmc;
1569 1570 1571 1572 1573 1574 1575 1576 1577

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1578 1579
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1580
{
1581
	u8 pwr = 0;
1582

1583 1584
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1585
		case MMC_VDD_165_195:
1586 1587 1588 1589 1590 1591 1592
		/*
		 * Without a regulator, SDHCI does not support 2.0v
		 * so we only get here if the driver deliberately
		 * added the 2.0v range to ocr_avail. Map it to 1.8v
		 * for the purpose of turning on the power.
		 */
		case MMC_VDD_20_21:
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1604 1605 1606
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1607 1608 1609 1610
		}
	}

	if (host->pwr == pwr)
1611
		return;
1612

1613 1614 1615
	host->pwr = pwr;

	if (pwr == 0) {
1616
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1617 1618
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1619 1620 1621 1622 1623 1624 1625
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1626

1627 1628 1629 1630 1631 1632 1633
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1634

1635
		pwr |= SDHCI_POWER_ON;
1636

1637
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1638

1639 1640
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1641

1642 1643 1644 1645 1646 1647 1648
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1649
}
1650
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1651

1652 1653
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1654
{
1655 1656
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1657
	else
1658
		sdhci_set_power_reg(host, mode, vdd);
1659
}
1660
EXPORT_SYMBOL_GPL(sdhci_set_power);
1661

1662 1663 1664 1665 1666 1667
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

A
Aapo Vienamo 已提交
1668
void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1669 1670
{
	struct sdhci_host *host;
1671
	int present;
1672 1673 1674 1675
	unsigned long flags;

	host = mmc_priv(mmc);

1676
	/* Firstly check card presence */
1677
	present = mmc->ops->get_cd(mmc);
1678

1679 1680
	spin_lock_irqsave(&host->lock, flags);

1681
	sdhci_led_activate(host);
1682 1683 1684 1685 1686

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
1687
	if (sdhci_auto_cmd12(host, mrq)) {
1688 1689 1690 1691 1692
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1693

1694
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1695
		mrq->cmd->error = -ENOMEDIUM;
1696
		sdhci_finish_mrq(host, mrq);
1697
	} else {
1698
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1699 1700 1701
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1702
	}
1703

1704
	mmiowb();
1705 1706
	spin_unlock_irqrestore(&host->lock, flags);
}
A
Aapo Vienamo 已提交
1707
EXPORT_SYMBOL_GPL(sdhci_request);
1708

1709 1710 1711 1712 1713 1714 1715
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1716
		ctrl |= SDHCI_CTRL_8BITBUS;
1717
	} else {
1718
		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1748 1749
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1750 1751 1752 1753
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1754
void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1755
{
1756
	struct sdhci_host *host = mmc_priv(mmc);
1757 1758
	u8 ctrl;

1759 1760 1761
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

A
Adrian Hunter 已提交
1762
	if (host->flags & SDHCI_DEVICE_DEAD) {
1763 1764
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1765
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1766 1767
		return;
	}
P
Pierre Ossman 已提交
1768

1769 1770 1771 1772 1773
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1774
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1775
		sdhci_reinit(host);
1776 1777
	}

1778
	if (host->version >= SDHCI_SPEC_300 &&
1779 1780
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1781 1782
		sdhci_enable_preset_value(host, false);

1783
	if (!ios->clock || ios->clock != host->clock) {
1784
		host->ops->set_clock(host, ios->clock);
1785
		host->clock = ios->clock;
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1798
	}
1799

1800 1801 1802 1803
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1804

1805 1806 1807
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1808
	host->ops->set_bus_width(host, ios->bus_width);
1809

1810
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1811

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
		if (ios->timing == MMC_TIMING_SD_HS ||
		     ios->timing == MMC_TIMING_MMC_HS ||
		     ios->timing == MMC_TIMING_MMC_HS400 ||
		     ios->timing == MMC_TIMING_MMC_HS200 ||
		     ios->timing == MMC_TIMING_MMC_DDR52 ||
		     ios->timing == MMC_TIMING_UHS_SDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR104 ||
		     ios->timing == MMC_TIMING_UHS_DDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR25)
			ctrl |= SDHCI_CTRL_HISPD;
		else
			ctrl &= ~SDHCI_CTRL_HISPD;
	}
1826

1827
	if (host->version >= SDHCI_SPEC_300) {
1828 1829
		u16 clk, ctrl_2;

1830
		if (!host->preset_enabled) {
1831
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1832 1833 1834 1835
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1836
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1837 1838 1839
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1840 1841
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1842 1843
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1844 1845 1846
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1847 1848
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1849 1850
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1851 1852

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1869
			host->ops->set_clock(host, host->clock);
1870
		}
1871 1872 1873 1874 1875 1876

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1877
		host->ops->set_uhs_signaling(host, ios->timing);
1878
		host->timing = ios->timing;
1879

1880 1881 1882 1883 1884
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1885 1886
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1887 1888 1889 1890 1891 1892 1893 1894
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1895
		/* Re-enable SD Clock */
1896
		host->ops->set_clock(host, host->clock);
1897 1898
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1899

1900 1901 1902 1903 1904
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1905
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1906
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1907

1908
	mmiowb();
1909
}
1910
EXPORT_SYMBOL_GPL(sdhci_set_ios);
1911

1912
static int sdhci_get_cd(struct mmc_host *mmc)
1913 1914
{
	struct sdhci_host *host = mmc_priv(mmc);
1915
	int gpio_cd = mmc_gpio_get_cd(mmc);
1916 1917 1918 1919

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1920
	/* If nonremovable, assume that the card is always present. */
1921
	if (!mmc_card_is_removable(host->mmc))
1922 1923
		return 1;

1924 1925 1926 1927
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1928
	if (gpio_cd >= 0)
1929 1930
		return !!gpio_cd;

1931 1932 1933 1934
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1935 1936 1937 1938
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1939
static int sdhci_check_ro(struct sdhci_host *host)
1940 1941
{
	unsigned long flags;
1942
	int is_readonly;
1943 1944 1945

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1946
	if (host->flags & SDHCI_DEVICE_DEAD)
1947 1948 1949
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1950
	else
1951 1952
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1953 1954 1955

	spin_unlock_irqrestore(&host->lock, flags);

1956 1957 1958
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1959 1960
}

1961 1962
#define SAMPLE_COUNT	5

1963
static int sdhci_get_ro(struct mmc_host *mmc)
1964
{
1965
	struct sdhci_host *host = mmc_priv(mmc);
1966 1967 1968
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1969
		return sdhci_check_ro(host);
1970 1971 1972

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1973
		if (sdhci_check_ro(host)) {
1974 1975 1976 1977 1978 1979 1980 1981
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1982 1983 1984 1985 1986 1987 1988 1989
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1990 1991
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1992
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1993
		if (enable)
1994
			host->ier |= SDHCI_INT_CARD_INT;
1995
		else
1996 1997 1998 1999
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2000 2001
		mmiowb();
	}
2002 2003
}

2004
void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
2005 2006 2007
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
2008

2009 2010 2011
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

2012
	spin_lock_irqsave(&host->lock, flags);
2013 2014 2015 2016 2017
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

2018
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
2019
	spin_unlock_irqrestore(&host->lock, flags);
2020 2021 2022

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
P
Pierre Ossman 已提交
2023
}
2024
EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
P
Pierre Ossman 已提交
2025

2026 2027
int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
				      struct mmc_ios *ios)
2028
{
2029
	struct sdhci_host *host = mmc_priv(mmc);
2030
	u16 ctrl;
2031
	int ret;
2032

2033 2034 2035 2036 2037 2038
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
2039

2040 2041
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

2042
	switch (ios->signal_voltage) {
2043
	case MMC_SIGNAL_VOLTAGE_330:
2044 2045
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
2046 2047 2048
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2049

2050
		if (!IS_ERR(mmc->supply.vqmmc)) {
2051
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2052
			if (ret) {
J
Joe Perches 已提交
2053 2054
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
2055 2056 2057 2058 2059
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
2060

2061 2062 2063 2064
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
2065

J
Joe Perches 已提交
2066 2067
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
2068 2069 2070

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
2071 2072
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
2073
		if (!IS_ERR(mmc->supply.vqmmc)) {
2074
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2075
			if (ret) {
J
Joe Perches 已提交
2076 2077
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
2078 2079 2080
				return -EIO;
			}
		}
2081 2082 2083 2084 2085

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
2086 2087
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2088

2089 2090 2091 2092
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

2093 2094 2095 2096
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
2097

J
Joe Perches 已提交
2098 2099
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
2100

2101 2102
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
2103 2104
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
2105
		if (!IS_ERR(mmc->supply.vqmmc)) {
2106
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2107
			if (ret) {
J
Joe Perches 已提交
2108 2109
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
2110
				return -EIO;
2111 2112
			}
		}
2113
		return 0;
2114
	default:
2115 2116
		/* No signal voltage switch required */
		return 0;
2117
	}
2118
}
2119
EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
2120

2121 2122 2123 2124 2125
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

2126
	/* Check whether DAT[0] is 0 */
2127 2128
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

2129
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
2130 2131
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

2144
void sdhci_start_tuning(struct sdhci_host *host)
2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}
2167
EXPORT_SYMBOL_GPL(sdhci_start_tuning);
2168

2169
void sdhci_end_tuning(struct sdhci_host *host)
2170 2171 2172 2173
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}
2174
EXPORT_SYMBOL_GPL(sdhci_end_tuning);
2175

2176
void sdhci_reset_tuning(struct sdhci_host *host)
2177 2178 2179 2180 2181 2182 2183 2184
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}
2185
EXPORT_SYMBOL_GPL(sdhci_reset_tuning);
2186

2187
static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2206
void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2207 2208
{
	struct mmc_host *mmc = host->mmc;
2209 2210
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2211
	unsigned long flags;
2212
	u32 b = host->sdma_boundary;
2213 2214

	spin_lock_irqsave(&host->lock, flags);
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2226 2227
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2228
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2229
	else
2230
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

2248
	mmiowb();
2249 2250 2251 2252 2253 2254 2255
	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}
2256
EXPORT_SYMBOL_GPL(sdhci_send_tuning);
2257

Y
Yinbo Zhu 已提交
2258
static int __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
A
Adrian Hunter 已提交
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times.
	 */
	for (i = 0; i < MAX_TUNING_LOOP; i++) {
		u16 ctrl;

2269
		sdhci_send_tuning(host, opcode);
A
Adrian Hunter 已提交
2270 2271 2272 2273

		if (!host->tuning_done) {
			pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
				mmc_hostname(host->mmc));
2274
			sdhci_abort_tuning(host, opcode);
Y
Yinbo Zhu 已提交
2275
			return -ETIMEDOUT;
A
Adrian Hunter 已提交
2276 2277 2278 2279 2280
		}

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
Y
Yinbo Zhu 已提交
2281
				return 0; /* Success! */
A
Adrian Hunter 已提交
2282 2283 2284
			break;
		}

2285 2286 2287
		/* Spec does not require a delay between tuning cycles */
		if (host->tuning_delay > 0)
			mdelay(host->tuning_delay);
A
Adrian Hunter 已提交
2288 2289 2290 2291 2292
	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
Y
Yinbo Zhu 已提交
2293
	return -EAGAIN;
A
Adrian Hunter 已提交
2294 2295
}

2296
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2297
{
2298
	struct sdhci_host *host = mmc_priv(mmc);
2299
	int err = 0;
2300
	unsigned int tuning_count = 0;
2301
	bool hs400_tuning;
2302

2303 2304
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2305 2306 2307
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2308
	/*
W
Weijun Yang 已提交
2309 2310 2311
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2312 2313
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2314
	 */
2315
	switch (host->timing) {
2316
	/* HS400 tuning is done in HS200 mode */
2317
	case MMC_TIMING_MMC_HS400:
2318
		err = -EINVAL;
2319
		goto out;
2320

2321
	case MMC_TIMING_MMC_HS200:
2322 2323 2324 2325 2326 2327 2328 2329
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2330
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
2331
	case MMC_TIMING_UHS_DDR50:
2332 2333 2334
		break;

	case MMC_TIMING_UHS_SDR50:
2335
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2336 2337 2338 2339
			break;
		/* FALLTHROUGH */

	default:
2340
		goto out;
2341 2342
	}

2343
	if (host->ops->platform_execute_tuning) {
2344
		err = host->ops->platform_execute_tuning(host, opcode);
2345
		goto out;
2346 2347
	}

A
Adrian Hunter 已提交
2348
	host->mmc->retune_period = tuning_count;
2349

2350 2351 2352
	if (host->tuning_delay < 0)
		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;

A
Adrian Hunter 已提交
2353
	sdhci_start_tuning(host);
2354

Y
Yinbo Zhu 已提交
2355
	host->tuning_err = __sdhci_execute_tuning(host, opcode);
2356

2357
	sdhci_end_tuning(host);
2358
out:
2359
	host->flags &= ~SDHCI_HS400_TUNING;
A
Adrian Hunter 已提交
2360

2361 2362
	return err;
}
2363
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2364

2365
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2366 2367 2368 2369 2370 2371 2372 2373 2374
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2375 2376 2377 2378 2379 2380 2381 2382
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2383
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2384 2385 2386 2387 2388 2389 2390

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2391
	}
2392 2393
}

2394 2395 2396 2397 2398 2399
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2400
	if (data->host_cookie != COOKIE_UNMAPPED)
2401
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2402
			     mmc_get_dma_dir(data));
2403 2404

	data->host_cookie = COOKIE_UNMAPPED;
2405 2406
}

2407
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2408 2409 2410
{
	struct sdhci_host *host = mmc_priv(mmc);

2411
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2412

2413 2414 2415 2416 2417 2418
	/*
	 * No pre-mapping in the pre hook if we're using the bounce buffer,
	 * for that we would need two bounce buffers since one buffer is
	 * in flight when this is getting called.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
2419
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2420 2421
}

2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2440
static void sdhci_card_event(struct mmc_host *mmc)
2441
{
2442
	struct sdhci_host *host = mmc_priv(mmc);
2443
	unsigned long flags;
2444
	int present;
2445

2446 2447 2448 2449
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2450
	present = mmc->ops->get_cd(mmc);
2451

2452 2453
	spin_lock_irqsave(&host->lock, flags);

2454 2455
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2456
		pr_err("%s: Card removed during transfer!\n",
2457
			mmc_hostname(host->mmc));
2458
		pr_err("%s: Resetting controller.\n",
2459
			mmc_hostname(host->mmc));
2460

2461 2462
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2463

2464
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2465 2466 2467
	}

	spin_unlock_irqrestore(&host->lock, flags);
2468 2469 2470 2471
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2472 2473
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2474
	.set_ios	= sdhci_set_ios,
2475
	.get_cd		= sdhci_get_cd,
2476 2477 2478 2479
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2480
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2481 2482
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2483
	.card_busy	= sdhci_card_busy,
2484 2485 2486 2487 2488 2489 2490 2491
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2492
static bool sdhci_request_done(struct sdhci_host *host)
2493 2494 2495
{
	unsigned long flags;
	struct mmc_request *mrq;
2496
	int i;
2497

2498 2499
	spin_lock_irqsave(&host->lock, flags);

2500 2501
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2502
		if (mrq)
2503
			break;
2504
	}
2505

2506 2507 2508 2509
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2510

2511 2512
	sdhci_del_timer(host, mrq);

2513 2514 2515 2516 2517 2518 2519 2520 2521
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
			if (host->bounce_buffer) {
				/*
				 * On reads, copy the bounced data into the
				 * sglist
				 */
				if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
					unsigned int length = data->bytes_xfered;

					if (length > host->bounce_buffer_size) {
						pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
						       mmc_hostname(host->mmc),
						       host->bounce_buffer_size,
						       data->bytes_xfered);
						/* Cap it down and continue */
						length = host->bounce_buffer_size;
					}
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						DMA_FROM_DEVICE);
					sg_copy_from_buffer(data->sg,
						data->sg_len,
						host->bounce_buffer,
						length);
				} else {
					/* No copying, just switch ownership */
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						mmc_get_dma_dir(data));
				}
			} else {
				/* Unmap the raw data */
				dma_unmap_sg(mmc_dev(host->mmc), data->sg,
					     data->sg_len,
					     mmc_get_dma_dir(data));
			}
2561 2562 2563 2564
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2565 2566 2567 2568
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2569
	if (sdhci_needs_reset(host, mrq)) {
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2581
		/* Some controllers need this kick or reset won't work here */
2582
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2583
			/* This is to force an update */
2584
			host->ops->set_clock(host, host->clock);
2585 2586 2587

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2588 2589
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2590 2591

		host->pending_reset = false;
2592 2593
	}

2594 2595
	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
2596

2597 2598
	host->mrqs_done[i] = NULL;

2599
	mmiowb();
2600 2601 2602
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612

	return false;
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host *)param;

	while (!sdhci_request_done(host))
		;
2613 2614
}

2615
static void sdhci_timeout_timer(struct timer_list *t)
2616 2617 2618 2619
{
	struct sdhci_host *host;
	unsigned long flags;

2620
	host = from_timer(host, t, timer);
2621 2622 2623

	spin_lock_irqsave(&host->lock, flags);

2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}

2637
static void sdhci_timeout_data_timer(struct timer_list *t)
2638 2639 2640 2641
{
	struct sdhci_host *host;
	unsigned long flags;

2642
	host = from_timer(host, t, data_timer);
2643 2644 2645 2646 2647

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2648 2649
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2650 2651 2652
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2653
			host->data->error = -ETIMEDOUT;
2654
			sdhci_finish_data(host);
2655 2656 2657
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2658
		} else {
2659 2660
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2661 2662 2663
		}
	}

2664
	mmiowb();
2665 2666 2667 2668 2669 2670 2671 2672 2673
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2674
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2675 2676
{
	if (!host->cmd) {
2677 2678 2679 2680 2681 2682 2683
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2684 2685
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2686 2687 2688 2689
		sdhci_dumpregs(host);
		return;
	}

2690 2691 2692 2693 2694 2695
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2696

2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2714
		sdhci_finish_mrq(host, host->cmd->mrq);
2715 2716 2717 2718
		return;
	}

	if (intmask & SDHCI_INT_RESPONSE)
2719
		sdhci_finish_command(host);
2720 2721
}

2722
static void sdhci_adma_show_error(struct sdhci_host *host)
2723
{
2724
	void *desc = host->adma_table;
2725 2726 2727 2728

	sdhci_dumpregs(host);

	while (true) {
2729 2730 2731
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
2732 2733
			DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_hi),
2734 2735 2736 2737
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
2738 2739
			DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_lo),
2740 2741
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2742

2743
		desc += host->desc_sz;
2744

2745
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2746 2747 2748 2749
			break;
	}
}

2750 2751
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2752
	u32 command;
2753

2754 2755
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2756 2757 2758
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2759 2760 2761 2762 2763 2764
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2765
	if (!host->data) {
2766 2767
		struct mmc_command *data_cmd = host->data_cmd;

2768
		/*
2769 2770 2771
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2772
		 */
2773
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2774
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2775
				host->data_cmd = NULL;
2776
				data_cmd->error = -ETIMEDOUT;
2777
				sdhci_finish_mrq(host, data_cmd->mrq);
2778 2779
				return;
			}
2780
			if (intmask & SDHCI_INT_DATA_END) {
2781
				host->data_cmd = NULL;
2782 2783 2784 2785 2786
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2787 2788 2789
				if (host->cmd == data_cmd)
					return;

2790
				sdhci_finish_mrq(host, data_cmd->mrq);
2791 2792 2793
				return;
			}
		}
2794

2795 2796 2797 2798 2799 2800 2801 2802
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2803 2804
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2805 2806 2807 2808 2809 2810
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2811
		host->data->error = -ETIMEDOUT;
2812 2813 2814 2815 2816
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2817
		host->data->error = -EILSEQ;
2818
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2819
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2820
		sdhci_adma_show_error(host);
2821
		host->data->error = -EIO;
2822 2823
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2824
	}
2825

P
Pierre Ossman 已提交
2826
	if (host->data->error)
2827 2828
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2829
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2830 2831
			sdhci_transfer_pio(host);

2832 2833 2834 2835
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2836 2837 2838 2839
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2840
		 */
2841 2842
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
2843 2844

			dmastart = sdhci_sdma_address(host);
2845 2846 2847 2848 2849 2850 2851 2852
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
2853 2854
			DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
			    dmastart, host->data->bytes_xfered, dmanow);
2855 2856
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2857

2858
		if (intmask & SDHCI_INT_DATA_END) {
2859
			if (host->cmd == host->data_cmd) {
2860 2861 2862 2863 2864 2865 2866 2867 2868 2869
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2870 2871 2872
	}
}

2873
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2874
{
2875
	irqreturn_t result = IRQ_NONE;
2876
	struct sdhci_host *host = dev_id;
2877
	u32 intmask, mask, unexpected = 0;
2878
	int max_loops = 16;
2879 2880 2881

	spin_lock(&host->lock);

2882
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2883
		spin_unlock(&host->lock);
2884
		return IRQ_NONE;
2885 2886
	}

2887
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2888
	if (!intmask || intmask == 0xffffffff) {
2889 2890 2891 2892
		result = IRQ_NONE;
		goto out;
	}

2893
	do {
A
Adrian Hunter 已提交
2894 2895 2896 2897 2898 2899 2900 2901
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

2902 2903 2904 2905
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2906

2907 2908 2909
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2910

2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2922 2923 2924 2925 2926 2927
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2928 2929 2930

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2931 2932 2933 2934

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2935
		}
2936

2937
		if (intmask & SDHCI_INT_CMD_MASK)
2938
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2939

2940 2941
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2942

2943 2944 2945
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2946

2947 2948 2949
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

2950 2951
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
2952 2953 2954 2955
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2956

2957 2958 2959
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2960
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2961

2962 2963 2964 2965
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
A
Adrian Hunter 已提交
2966
cont:
2967 2968
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2969

2970 2971
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2972 2973 2974
out:
	spin_unlock(&host->lock);

2975 2976 2977 2978 2979
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2980

2981 2982 2983
	return result;
}

2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2995
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2996 2997 2998 2999
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
3000 3001
	}

3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

3014 3015 3016 3017 3018 3019 3020
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
3021 3022 3023 3024 3025 3026 3027 3028

static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
{
	return mmc_card_is_removable(host->mmc) &&
	       !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	       !mmc_can_gpio_cd(host->mmc);
}

3029 3030 3031 3032 3033 3034 3035 3036
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
3037
static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3038
{
3039 3040 3041 3042
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
		  SDHCI_WAKE_ON_INT;
	u32 irq_val = 0;
	u8 wake_val = 0;
K
Kevin Liu 已提交
3043 3044
	u8 val;

3045
	if (sdhci_cd_irq_can_wakeup(host)) {
3046 3047
		wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
		irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
3048
	}
3049

3050 3051 3052 3053 3054 3055 3056
	if (mmc_card_wake_sdio_irq(host->mmc)) {
		wake_val |= SDHCI_WAKE_ON_INT;
		irq_val |= SDHCI_INT_CARD_INT;
	}

	if (!irq_val)
		return false;
3057 3058 3059 3060

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	val |= wake_val;
K
Kevin Liu 已提交
3061
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3062

3063
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3064 3065 3066 3067

	host->irq_wake_enabled = !enable_irq_wake(host->irq);

	return host->irq_wake_enabled;
K
Kevin Liu 已提交
3068 3069
}

3070
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3071 3072 3073 3074 3075 3076 3077 3078
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3079 3080 3081 3082

	disable_irq_wake(host->irq);

	host->irq_wake_enabled = false;
K
Kevin Liu 已提交
3083
}
3084

3085
int sdhci_suspend_host(struct sdhci_host *host)
3086
{
3087 3088
	sdhci_disable_card_detection(host);

3089
	mmc_retune_timer_stop(host->mmc);
3090

3091 3092
	if (!device_may_wakeup(mmc_dev(host->mmc)) ||
	    !sdhci_enable_irq_wakeups(host)) {
3093 3094 3095
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
3096 3097
		free_irq(host->irq, host);
	}
3098

3099
	return 0;
3100 3101
}

3102
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3103

3104 3105
int sdhci_resume_host(struct sdhci_host *host)
{
3106
	struct mmc_host *mmc = host->mmc;
3107
	int ret = 0;
3108

3109
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3110 3111 3112
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
3113

3114 3115 3116 3117 3118 3119
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
3120
		mmc->ops->set_ios(mmc, &mmc->ios);
3121 3122 3123 3124
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
3125

3126 3127 3128
	if (host->irq_wake_enabled) {
		sdhci_disable_irq_wakeups(host);
	} else {
3129 3130 3131 3132 3133 3134 3135
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	}

3136 3137
	sdhci_enable_card_detection(host);

3138
	return ret;
3139 3140
}

3141
EXPORT_SYMBOL_GPL(sdhci_resume_host);
3142 3143 3144 3145 3146

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

3147
	mmc_retune_timer_stop(host->mmc);
3148 3149

	spin_lock_irqsave(&host->lock, flags);
3150 3151 3152
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3153 3154
	spin_unlock_irqrestore(&host->lock, flags);

3155
	synchronize_hardirq(host->irq);
3156 3157 3158 3159 3160

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

3161
	return 0;
3162 3163 3164 3165 3166
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
3167
	struct mmc_host *mmc = host->mmc;
3168
	unsigned long flags;
3169
	int host_flags = host->flags;
3170 3171 3172 3173 3174 3175 3176 3177

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

3178 3179
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
	    mmc->ios.power_mode != MMC_POWER_OFF) {
3180 3181 3182 3183 3184
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
3185

3186 3187 3188 3189 3190 3191
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
3192

3193 3194 3195 3196
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
3197

3198 3199 3200 3201 3202
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
3203
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
3204 3205 3206 3207 3208 3209 3210
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

3211
	return 0;
3212 3213 3214
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

3215
#endif /* CONFIG_PM */
3216

A
Adrian Hunter 已提交
3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

3239
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
A
Adrian Hunter 已提交
3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
	sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3330 3331
/*****************************************************************************\
 *                                                                           *
3332
 * Device allocation/registration                                            *
3333 3334 3335
 *                                                                           *
\*****************************************************************************/

3336 3337
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3338 3339 3340 3341
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3342
	WARN_ON(dev == NULL);
3343

3344
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3345
	if (!mmc)
3346
		return ERR_PTR(-ENOMEM);
3347 3348 3349

	host = mmc_priv(mmc);
	host->mmc = mmc;
3350 3351
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3352

3353 3354
	host->flags = SDHCI_SIGNALING_330;

A
Adrian Hunter 已提交
3355 3356 3357
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3358 3359
	host->tuning_delay = -1;

3360 3361
	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;

3362 3363 3364 3365 3366 3367 3368
	/*
	 * The DMA table descriptor count is calculated as the maximum
	 * number of segments times 2, to allow for an alignment
	 * descriptor for each segment, plus 1 for a nop end descriptor.
	 */
	host->adma_table_cnt = SDHCI_MAX_SEGS * 2 + 1;

3369 3370
	return host;
}
3371

3372
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3373

3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3404 3405 3406
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;
3407 3408
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

C
Chunyan Zhang 已提交
3423 3424 3425
	if (host->v4_mode)
		sdhci_do_enable_v4_mode(host);

3426 3427 3428 3429 3430
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3431 3432 3433 3434 3435 3436
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3437 3438 3439 3440 3441 3442 3443
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3444 3445 3446 3447

	if (host->version < SDHCI_SPEC_300)
		return;

3448 3449 3450 3451 3452 3453 3454
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3455 3456 3457
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519
static int sdhci_allocate_bounce_buffer(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	unsigned int max_blocks;
	unsigned int bounce_size;
	int ret;

	/*
	 * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
	 * has diminishing returns, this is probably because SD/MMC
	 * cards are usually optimized to handle this size of requests.
	 */
	bounce_size = SZ_64K;
	/*
	 * Adjust downwards to maximum request size if this is less
	 * than our segment size, else hammer down the maximum
	 * request size to the maximum buffer size.
	 */
	if (mmc->max_req_size < bounce_size)
		bounce_size = mmc->max_req_size;
	max_blocks = bounce_size / 512;

	/*
	 * When we just support one segment, we can get significant
	 * speedups by the help of a bounce buffer to group scattered
	 * reads/writes together.
	 */
	host->bounce_buffer = devm_kmalloc(mmc->parent,
					   bounce_size,
					   GFP_KERNEL);
	if (!host->bounce_buffer) {
		pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
		       mmc_hostname(mmc),
		       bounce_size);
		/*
		 * Exiting with zero here makes sure we proceed with
		 * mmc->max_segs == 1.
		 */
		return 0;
	}

	host->bounce_addr = dma_map_single(mmc->parent,
					   host->bounce_buffer,
					   bounce_size,
					   DMA_BIDIRECTIONAL);
	ret = dma_mapping_error(mmc->parent, host->bounce_addr);
	if (ret)
		/* Again fall back to max_segs == 1 */
		return 0;
	host->bounce_buffer_size = bounce_size;

	/* Lie about this since we're bouncing */
	mmc->max_segs = max_blocks;
	mmc->max_seg_size = bounce_size;
	mmc->max_req_size = bounce_size;

	pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
		mmc_hostname(mmc), max_blocks, bounce_size);

	return 0;
}

3520
int sdhci_setup_host(struct sdhci_host *host)
3521 3522
{
	struct mmc_host *mmc;
3523 3524
	u32 max_current_caps;
	unsigned int ocr_avail;
3525
	unsigned int override_timeout_clk;
3526
	u32 max_clk;
3527
	int ret;
3528

3529 3530 3531
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3532

3533
	mmc = host->mmc;
3534

3535 3536 3537 3538 3539 3540 3541
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
3542
	if (ret)
3543 3544
		return ret;

3545 3546 3547 3548 3549 3550 3551
	DBG("Version:   0x%08x | Present:  0x%08x\n",
	    sdhci_readw(host, SDHCI_HOST_VERSION),
	    sdhci_readl(host, SDHCI_PRESENT_STATE));
	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
	    sdhci_readl(host, SDHCI_CAPABILITIES),
	    sdhci_readl(host, SDHCI_CAPABILITIES_1));

3552
	sdhci_read_caps(host);
3553

3554 3555
	override_timeout_clk = host->timeout_clk;

3556
	if (host->version > SDHCI_SPEC_420) {
3557 3558
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3559 3560
	}

3561
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3562
		host->flags |= SDHCI_USE_SDMA;
3563
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3564
		DBG("Controller doesn't have SDMA capability\n");
3565
	else
3566
		host->flags |= SDHCI_USE_SDMA;
3567

3568
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3569
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3570
		DBG("Disabling DMA as it is marked broken\n");
3571
		host->flags &= ~SDHCI_USE_SDMA;
3572 3573
	}

3574
	if ((host->version >= SDHCI_SPEC_200) &&
3575
		(host->caps & SDHCI_CAN_DO_ADMA2))
3576
		host->flags |= SDHCI_USE_ADMA;
3577 3578 3579 3580 3581 3582 3583

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3584 3585 3586 3587 3588 3589 3590
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
3591
	if (host->caps & SDHCI_CAN_64BIT)
3592 3593
		host->flags |= SDHCI_USE_64_BIT_DMA;

3594
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3606 3607 3608
		}
	}

3609 3610 3611 3612
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3613
	if (host->flags & SDHCI_USE_ADMA) {
3614 3615 3616
		dma_addr_t dma;
		void *buf;

3617
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
3618
			host->adma_table_sz = host->adma_table_cnt *
3619 3620 3621
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
3622
			host->adma_table_sz = host->adma_table_cnt *
3623 3624 3625
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3626

3627
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3628 3629 3630
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3631
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3632 3633
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3634 3635
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3636 3637
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3638
			host->flags &= ~SDHCI_USE_ADMA;
3639 3640 3641 3642 3643
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3644

3645 3646 3647
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3648 3649
	}

3650 3651 3652 3653 3654
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3655
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3656
		host->dma_mask = DMA_BIT_MASK(64);
3657
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3658
	}
3659

3660
	if (host->version >= SDHCI_SPEC_300)
3661
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3662 3663
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3664
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3665 3666
			>> SDHCI_CLOCK_BASE_SHIFT;

3667
	host->max_clk *= 1000000;
3668 3669
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3670
		if (!host->ops->get_max_clock) {
3671 3672
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3673 3674
			ret = -ENODEV;
			goto undma;
3675 3676
		}
		host->max_clk = host->ops->get_max_clock(host);
3677
	}
3678

3679 3680 3681 3682
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3683
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3695 3696 3697
	/*
	 * Set host parameters.
	 */
3698 3699
	max_clk = host->max_clk;

3700
	if (host->ops->get_min_clock)
3701
		mmc->f_min = host->ops->get_min_clock(host);
3702 3703 3704
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3705
			max_clk = host->max_clk * host->clk_mul;
3706 3707 3708
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3709
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3710

3711
	if (!mmc->f_max || mmc->f_max > max_clk)
3712 3713
		mmc->f_max = max_clk;

3714
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3715
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3716
					SDHCI_TIMEOUT_CLK_SHIFT;
3717 3718 3719 3720

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

3721
		if (host->timeout_clk == 0) {
3722
			if (!host->ops->get_timeout_clock) {
3723 3724
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3725 3726
				ret = -ENODEV;
				goto undma;
3727
			}
3728

3729 3730 3731 3732
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
3733

3734 3735 3736
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3737
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3738
			host->ops->get_max_timeout_count(host) : 1 << 27;
3739 3740
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3741

3742 3743 3744 3745
	if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
	    !host->ops->get_max_timeout_count)
		mmc->max_busy_timeout = 0;

3746
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3747
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3748 3749 3750

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3751

3752
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3753
	if ((host->version >= SDHCI_SPEC_300) &&
3754
	    ((host->flags & SDHCI_USE_ADMA) ||
3755 3756
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3757
		host->flags |= SDHCI_AUTO_CMD23;
3758
		DBG("Auto-CMD23 available\n");
3759
	} else {
3760
		DBG("Auto-CMD23 unavailable\n");
3761 3762
	}

3763 3764 3765 3766 3767 3768 3769
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3770
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3771
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3772

3773 3774 3775
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3776
	if (host->caps & SDHCI_CAN_DO_HISPD)
3777
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3778

3779
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3780
	    mmc_card_is_removable(mmc) &&
3781
	    mmc_gpio_get_cd(host->mmc) < 0)
3782 3783
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3784 3785
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
3786 3787

		/* If vqmmc provides no 1.8V signalling, then there's no UHS */
3788 3789
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3790 3791 3792
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3793 3794 3795 3796 3797 3798

		/* In eMMC case vqmmc might be a fixed 1.8V regulator */
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 2700000,
						    3600000))
			host->flags &= ~SDHCI_SIGNALING_330;

3799 3800 3801
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3802
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3803
		}
3804
	}
3805

3806 3807 3808
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
		/*
		 * The SDHCI controller in a SoC might support HS200/HS400
		 * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
		 * but if the board is modeled such that the IO lines are not
		 * connected to 1.8v then HS200/HS400 cannot be supported.
		 * Disable HS200/HS400 if the board does not have 1.8v connected
		 * to the IO lines. (Applicable for other modes in 1.8v)
		 */
		mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
		mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
3819
	}
3820

3821
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3822 3823
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3824 3825 3826
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3827
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3828
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3829 3830 3831
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3832
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3833
			mmc->caps2 |= MMC_CAP2_HS200;
3834
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3835
		mmc->caps |= MMC_CAP_UHS_SDR50;
3836
	}
3837

3838
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3839
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3840 3841
		mmc->caps2 |= MMC_CAP2_HS400;

3842 3843 3844 3845 3846 3847
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3848 3849
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3850 3851
		mmc->caps |= MMC_CAP_UHS_DDR50;

3852
	/* Does the host need tuning for SDR50? */
3853
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3854 3855
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3856
	/* Driver Type(s) (A, C, D) supported by the host */
3857
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3858
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3859
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3860
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3861
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3862 3863
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3864
	/* Initial value for re-tuning timer count */
3865 3866
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3867 3868 3869 3870 3871 3872 3873 3874 3875

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3876
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3877 3878
			     SDHCI_RETUNING_MODE_SHIFT;

3879
	ocr_avail = 0;
3880

3881 3882 3883 3884 3885 3886 3887 3888
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3889
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3890
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3904

3905
	if (host->caps & SDHCI_CAN_VDD_330) {
3906
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3907

A
Aaron Lu 已提交
3908
		mmc->max_current_330 = ((max_current_caps &
3909 3910 3911 3912
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3913
	if (host->caps & SDHCI_CAN_VDD_300) {
3914
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3915

A
Aaron Lu 已提交
3916
		mmc->max_current_300 = ((max_current_caps &
3917 3918 3919 3920
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3921
	if (host->caps & SDHCI_CAN_VDD_180) {
3922 3923
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3924
		mmc->max_current_180 = ((max_current_caps &
3925 3926 3927 3928 3929
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3930 3931 3932 3933 3934
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3935
	if (mmc->ocr_avail)
3936
		ocr_avail = mmc->ocr_avail;
3937

3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3950 3951

	if (mmc->ocr_avail == 0) {
3952 3953
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3954 3955
		ret = -ENODEV;
		goto unreg;
3956 3957
	}

3958 3959 3960 3961 3962 3963 3964 3965 3966
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3967 3968
	spin_lock_init(&host->lock);

3969 3970 3971 3972 3973 3974 3975
	/*
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
	 */
	mmc->max_req_size = 524288;

3976
	/*
3977 3978
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3979
	 */
3980
	if (host->flags & SDHCI_USE_ADMA) {
3981
		mmc->max_segs = SDHCI_MAX_SEGS;
3982
	} else if (host->flags & SDHCI_USE_SDMA) {
3983
		mmc->max_segs = 1;
3984 3985 3986 3987 3988 3989 3990
		if (swiotlb_max_segment()) {
			unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
						IO_TLB_SEGSIZE;
			mmc->max_req_size = min(mmc->max_req_size,
						max_req_size);
		}
	} else { /* PIO */
3991
		mmc->max_segs = SDHCI_MAX_SEGS;
3992
	}
3993 3994 3995

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3996 3997
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3998
	 */
3999 4000 4001 4002 4003 4004
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
4005
		mmc->max_seg_size = mmc->max_req_size;
4006
	}
4007

4008 4009 4010 4011
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
4012 4013 4014
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
4015
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
4016 4017
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
4018 4019
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
4020 4021 4022 4023 4024
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
4025

4026 4027 4028
	/*
	 * Maximum block count.
	 */
4029
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
4030

4031 4032 4033 4034 4035 4036 4037
	if (mmc->max_segs == 1) {
		/* This may alter mmc->*_blk_* parameters */
		ret = sdhci_allocate_bounce_buffer(host);
		if (ret)
			return ret;
	}

4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

4071 4072 4073 4074 4075
int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

4076 4077 4078 4079 4080 4081
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

4082 4083
	timer_setup(&host->timer, sdhci_timeout_timer, 0);
	timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4084

4085
	init_waitqueue_head(&host->buf_ready_int);
4086

4087 4088
	sdhci_init(host, 0);

4089 4090
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
4091 4092 4093
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
4094
		goto untasklet;
4095
	}
4096

4097
	ret = sdhci_led_register(host);
4098 4099 4100
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
4101
		goto unirq;
4102
	}
4103

4104 4105
	mmiowb();

4106 4107 4108
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
4109

4110
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4111
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4112 4113
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4114
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4115

4116 4117
	sdhci_enable_card_detection(host);

4118 4119
	return 0;

4120
unled:
4121
	sdhci_led_unregister(host);
4122
unirq:
4123
	sdhci_do_reset(host, SDHCI_RESET_ALL);
4124 4125
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4126
	free_irq(host->irq, host);
4127
untasklet:
4128
	tasklet_kill(&host->finish_tasklet);
4129

4130 4131
	return ret;
}
4132 4133 4134 4135 4136 4137 4138 4139 4140
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
4141

4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
4152
}
4153
EXPORT_SYMBOL_GPL(sdhci_add_host);
4154

P
Pierre Ossman 已提交
4155
void sdhci_remove_host(struct sdhci_host *host, int dead)
4156
{
4157
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
4158 4159 4160 4161 4162 4163 4164
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

4165
		if (sdhci_has_requests(host)) {
4166
			pr_err("%s: Controller removed during "
4167
				" transfer!\n", mmc_hostname(mmc));
4168
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
4169 4170 4171 4172 4173
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

4174 4175
	sdhci_disable_card_detection(host);

4176
	mmc_remove_host(mmc);
4177

4178
	sdhci_led_unregister(host);
4179

P
Pierre Ossman 已提交
4180
	if (!dead)
4181
		sdhci_do_reset(host, SDHCI_RESET_ALL);
4182

4183 4184
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4185 4186 4187
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
4188
	del_timer_sync(&host->data_timer);
4189 4190

	tasklet_kill(&host->finish_tasklet);
4191

4192 4193
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
4194

4195
	if (host->align_buffer)
4196 4197 4198
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
4199

4200
	host->adma_table = NULL;
4201
	host->align_buffer = NULL;
4202 4203
}

4204
EXPORT_SYMBOL_GPL(sdhci_remove_host);
4205

4206
void sdhci_free_host(struct sdhci_host *host)
4207
{
4208
	mmc_free_host(host->mmc);
4209 4210
}

4211
EXPORT_SYMBOL_GPL(sdhci_free_host);
4212 4213 4214 4215 4216 4217 4218 4219 4220

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
4221
	pr_info(DRIVER_NAME
4222
		": Secure Digital Host Controller Interface driver\n");
4223
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4224

4225
	return 0;
4226 4227 4228 4229 4230 4231 4232 4233 4234
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

4235
module_param(debug_quirks, uint, 0444);
4236
module_param(debug_quirks2, uint, 0444);
4237

4238
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4239
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4240
MODULE_LICENSE("GPL");
4241

4242
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4243
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");