sdhci.c 91.3 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42 43 44 45
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

46 47
#define MAX_TUNING_LOOP 40

48
static unsigned int debug_quirks = 0;
49
static unsigned int debug_quirks2;
50

51 52 53
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
54
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
57
					struct mmc_data *data);
58
static int sdhci_do_get_cd(struct sdhci_host *host);
59

60
#ifdef CONFIG_PM
61 62
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
63 64
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
65 66 67 68 69 70 71 72 73
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
74 75 76 77 78 79
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
80 81
#endif

82 83
static void sdhci_dumpregs(struct sdhci_host *host)
{
84
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
85
		mmc_hostname(host->mmc));
86

87
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
88 89
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
90
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
91 92
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
93
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
94 95
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
96
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
97 98
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
99
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
100 101
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
102
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
103 104
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
105
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
106 107
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
108
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
109 110
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
111
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
112 113
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
114
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
115
		sdhci_readl(host, SDHCI_CAPABILITIES),
116
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
117
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
118
		sdhci_readw(host, SDHCI_COMMAND),
119
		sdhci_readl(host, SDHCI_MAX_CURRENT));
120
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
121
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
122

123 124 125 126 127 128 129 130 131 132 133
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
		else
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
	}
134

135
	pr_debug(DRIVER_NAME ": ===========================================\n");
136 137 138 139 140 141 142 143
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

144 145
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
146
	u32 present;
147

148
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
149
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
150 151
		return;

152 153 154
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
155

156 157 158 159 160
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
161 162 163

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
164 165 166 167 168 169 170 171 172 173 174 175
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

176
void sdhci_reset(struct sdhci_host *host, u8 mask)
177
{
178
	unsigned long timeout;
179

180
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
181

182
	if (mask & SDHCI_RESET_ALL) {
183
		host->clock = 0;
184 185 186 187
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
188

189 190 191 192
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
193
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
194
		if (timeout == 0) {
195
			pr_err("%s: Reset 0x%x never completed.\n",
196 197 198 199 200 201
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
202
	}
203 204 205 206 207 208
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
209
		if (!sdhci_do_get_cd(host))
210 211
			return;
	}
212

213
	host->ops->reset(host, mask);
214

215 216 217 218 219 220 221 222
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
223
	}
224 225
}

226 227 228
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
229
{
230
	if (soft)
231
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
232
	else
233
		sdhci_do_reset(host, SDHCI_RESET_ALL);
234

235 236 237 238 239 240 241 242
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
243 244 245 246 247 248

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
249
}
250

251 252
static void sdhci_reinit(struct sdhci_host *host)
{
253
	sdhci_init(host, 0);
254
	sdhci_enable_card_detection(host);
255 256 257 258 259 260
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

261
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
262
	ctrl |= SDHCI_CTRL_LED;
263
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
264 265 266 267 268 269
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

270
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
271
	ctrl &= ~SDHCI_CTRL_LED;
272
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
273 274
}

275
#ifdef SDHCI_USE_LEDS_CLASS
276 277 278 279 280 281 282 283
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

284 285 286
	if (host->runtime_suspended)
		goto out;

287 288 289 290
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
291
out:
292 293 294 295
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

296 297 298 299 300 301
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
302
static void sdhci_read_block_pio(struct sdhci_host *host)
303
{
304 305
	unsigned long flags;
	size_t blksize, len, chunk;
306
	u32 uninitialized_var(scratch);
307
	u8 *buf;
308

P
Pierre Ossman 已提交
309
	DBG("PIO reading\n");
310

P
Pierre Ossman 已提交
311
	blksize = host->data->blksz;
312
	chunk = 0;
313

314
	local_irq_save(flags);
315

P
Pierre Ossman 已提交
316
	while (blksize) {
F
Fabio Estevam 已提交
317
		BUG_ON(!sg_miter_next(&host->sg_miter));
318

319
		len = min(host->sg_miter.length, blksize);
320

321 322
		blksize -= len;
		host->sg_miter.consumed = len;
323

324
		buf = host->sg_miter.addr;
325

326 327
		while (len) {
			if (chunk == 0) {
328
				scratch = sdhci_readl(host, SDHCI_BUFFER);
329
				chunk = 4;
P
Pierre Ossman 已提交
330
			}
331 332 333 334 335 336 337

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
338
		}
P
Pierre Ossman 已提交
339
	}
340 341 342 343

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
344
}
345

P
Pierre Ossman 已提交
346 347
static void sdhci_write_block_pio(struct sdhci_host *host)
{
348 349 350 351
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
352

P
Pierre Ossman 已提交
353 354 355
	DBG("PIO writing\n");

	blksize = host->data->blksz;
356 357
	chunk = 0;
	scratch = 0;
358

359
	local_irq_save(flags);
360

P
Pierre Ossman 已提交
361
	while (blksize) {
F
Fabio Estevam 已提交
362
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
363

364 365 366 367 368 369
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
370

371 372 373 374 375 376 377 378
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
379
				sdhci_writel(host, scratch, SDHCI_BUFFER);
380 381
				chunk = 0;
				scratch = 0;
382 383 384
			}
		}
	}
385 386 387 388

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
389 390 391 392 393 394 395 396
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

397
	if (host->blocks == 0)
P
Pierre Ossman 已提交
398 399 400 401 402 403 404
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

405 406 407 408 409 410 411 412 413
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

414
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
415 416 417
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
418 419 420 421
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
422

423 424
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
425 426
			break;
	}
427

P
Pierre Ossman 已提交
428
	DBG("PIO transfer complete.\n");
429 430
}

431 432 433
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
434
	return kmap_atomic(sg_page(sg)) + sg->offset;
435 436 437 438
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
439
	kunmap_atomic(buffer);
440 441 442
	local_irq_restore(*flags);
}

443 444
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
445
{
446
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
447

448
	/* 32-bit and 64-bit descriptors have these members in same position */
449 450
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
451 452 453 454
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
455 456
}

457 458
static void sdhci_adma_mark_end(void *desc)
{
459
	struct sdhci_adma2_64_desc *dma_desc = desc;
460

461
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
462
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
463 464
}

465
static int sdhci_adma_table_pre(struct sdhci_host *host,
466 467 468 469
	struct mmc_data *data)
{
	struct scatterlist *sg;
	unsigned long flags;
470 471 472 473
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
474 475 476 477 478 479

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

480
	host->sg_count = sdhci_pre_dma_transfer(host, data);
481
	if (host->sg_count < 0)
482
		return -EINVAL;
483

484
	desc = host->adma_table;
485 486 487 488 489 490 491 492 493
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
494 495 496
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
497 498
		 * alignment.
		 */
499 500
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
501 502 503 504 505 506 507
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
508
			/* tran, valid */
509
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
510
					      ADMA2_TRAN_VALID);
511 512 513

			BUG_ON(offset > 65536);

514 515
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
516

517
			desc += host->desc_sz;
518 519 520 521 522 523 524

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

525 526 527 528 529 530
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
531 532 533 534 535

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
536
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
537 538
	}

539
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
540
		/* Mark the last descriptor as the terminating descriptor */
541
		if (desc != host->adma_table) {
542
			desc -= host->desc_sz;
543
			sdhci_adma_mark_end(desc);
544 545
		}
	} else {
546
		/* Add a terminating entry - nop, end, valid */
547
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
548
	}
549
	return 0;
550 551 552 553 554 555 556 557 558
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
559
	void *align;
560 561 562 563 564 565 566 567
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

568 569
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
570

571 572 573 574 575 576
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
577

578 579 580
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
				data->sg_len, direction);
581

582
			align = host->align_buffer;
583

584 585 586 587 588 589 590 591
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
592

593 594
					align += SDHCI_ADMA2_ALIGN;
				}
595 596 597 598
			}
		}
	}

599
	if (data->host_cookie == COOKIE_MAPPED) {
600 601
		dma_unmap_sg(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);
602 603
		data->host_cookie = COOKIE_UNMAPPED;
	}
604 605
}

606
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
607
{
608
	u8 count;
609
	struct mmc_data *data = cmd->data;
610
	unsigned target_timeout, current_timeout;
611

612 613 614 615 616 617
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
618
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
619
		return 0xE;
620

621
	/* Unspecified timeout, assume max */
622
	if (!data && !cmd->busy_timeout)
623
		return 0xE;
624

625 626
	/* timeout in us */
	if (!data)
627
		target_timeout = cmd->busy_timeout * 1000;
628
	else {
629
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
630 631 632 633 634 635 636 637 638 639 640 641 642
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000 * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
643
	}
644

645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
665 666
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
667 668 669
		count = 0xE;
	}

670 671 672
	return count;
}

673 674 675 676 677 678
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
679
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
680
	else
681 682 683 684
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
685 686
}

687
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
688 689
{
	u8 count;
690 691 692 693 694 695 696 697 698 699 700

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
701
	u8 ctrl;
702
	struct mmc_data *data = cmd->data;
703
	int ret;
704 705 706

	WARN_ON(host->data);

707 708
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
709 710

	if (!data)
711 712 713 714 715 716 717 718 719
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
720
	host->data->bytes_xfered = 0;
721

722
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
723 724
		host->flags |= SDHCI_REQ_USE_DMA;

725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
745
					DBG("Reverting to PIO because of transfer size (%d)\n",
746 747 748 749 750 751
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
752 753 754 755 756 757
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
779
					DBG("Reverting to PIO because of bad alignment\n");
780 781 782 783 784 785 786
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

787 788 789 790 791 792 793 794 795
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
796
				host->flags &= ~SDHCI_REQ_USE_DMA;
797
			} else {
798 799
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
800 801 802 803
				if (host->flags & SDHCI_USE_64_BIT_DMA)
					sdhci_writel(host,
						     (u64)host->adma_addr >> 32,
						     SDHCI_ADMA_ADDRESS_HI);
804 805
			}
		} else {
806
			int sg_cnt;
807

808
			sg_cnt = sdhci_pre_dma_transfer(host, data);
809
			if (sg_cnt <= 0) {
810 811 812 813 814
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
815
				host->flags &= ~SDHCI_REQ_USE_DMA;
816
			} else {
817
				WARN_ON(sg_cnt != 1);
818 819
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
820 821 822 823
			}
		}
	}

824 825 826 827 828 829
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
830
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
831 832
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
833 834 835 836 837 838
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
839
			ctrl |= SDHCI_CTRL_SDMA;
840
		}
841
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
842 843
	}

844
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
845 846 847 848 849 850 851 852
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
853
		host->blocks = data->blocks;
854
	}
855

856 857
	sdhci_set_transfer_irqs(host);

858 859 860
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
861
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
862 863 864
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
865
	struct mmc_command *cmd)
866
{
867
	u16 mode = 0;
868
	struct mmc_data *data = cmd->data;
869

870
	if (data == NULL) {
871 872 873 874
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
875
		/* clear Auto CMD settings for no data CMDs */
876 877
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
878
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
879
		}
880
		return;
881
	}
882

883 884
	WARN_ON(!host->data);

885 886 887
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

888
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
889
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
890 891 892 893
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
894 895
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
		    (cmd->opcode != SD_IO_RW_EXTENDED))
896
			mode |= SDHCI_TRNS_AUTO_CMD12;
897 898 899 900
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
901
	}
902

903 904
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
905
	if (host->flags & SDHCI_REQ_USE_DMA)
906 907
		mode |= SDHCI_TRNS_DMA;

908
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
909 910 911 912 913 914 915 916 917 918 919
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

920
	if (host->flags & SDHCI_REQ_USE_DMA) {
921 922 923
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
924
			if (data->host_cookie == COOKIE_MAPPED) {
925 926 927
				dma_unmap_sg(mmc_dev(host->mmc),
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
928
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
929 930
				data->host_cookie = COOKIE_UNMAPPED;
			}
931
		}
932 933 934
	}

	/*
935 936 937 938 939
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
940
	 */
941 942
	if (data->error)
		data->bytes_xfered = 0;
943
	else
944
		data->bytes_xfered = data->blksz * data->blocks;
945

946 947 948 949 950 951 952 953 954
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

955 956 957 958
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
959
		if (data->error) {
960 961
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
962 963 964 965 966 967 968
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

969
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
970 971
{
	int flags;
972
	u32 mask;
973
	unsigned long timeout;
974 975 976

	WARN_ON(host->cmd);

977 978 979
	/* Initially, a command has no error */
	cmd->error = 0;

980
	/* Wait max 10 ms */
981
	timeout = 10;
982 983 984 985 986 987 988 989 990 991

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

992
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
993
		if (timeout == 0) {
994 995
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
996
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
997
			cmd->error = -EIO;
998 999 1000
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1001 1002 1003
		timeout--;
		mdelay(1);
	}
1004

1005
	timeout = jiffies;
1006 1007
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1008 1009 1010
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1011 1012

	host->cmd = cmd;
1013
	host->busy_handle = 0;
1014

1015
	sdhci_prepare_data(host, cmd);
1016

1017
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1018

1019
	sdhci_set_transfer_mode(host, cmd);
1020

1021
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1022
		pr_err("%s: Unsupported response type!\n",
1023
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1024
		cmd->error = -EINVAL;
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1042 1043

	/* CMD19 is special in that the Data Present Select should be set */
1044 1045
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1046 1047
		flags |= SDHCI_CMD_DATA;

1048
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1049
}
1050
EXPORT_SYMBOL_GPL(sdhci_send_command);
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1062
				host->cmd->resp[i] = sdhci_readl(host,
1063 1064 1065
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1066
						sdhci_readb(host,
1067 1068 1069
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1070
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1071 1072 1073
		}
	}

1074 1075 1076 1077 1078
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1079

1080 1081 1082
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1083

1084 1085 1086 1087 1088
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1089 1090
}

1091 1092
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1093
	u16 preset = 0;
1094

1095 1096
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1097 1098
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1099
	case MMC_TIMING_UHS_SDR25:
1100 1101
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1102
	case MMC_TIMING_UHS_SDR50:
1103 1104
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1105 1106
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1107 1108
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1109
	case MMC_TIMING_UHS_DDR50:
1110
	case MMC_TIMING_MMC_DDR52:
1111 1112
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1113 1114 1115
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1116 1117 1118 1119 1120 1121 1122 1123 1124
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1125
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1126
{
1127
	int div = 0; /* Initialized for compiler warning */
1128
	int real_div = div, clk_mul = 1;
1129
	u16 clk = 0;
1130
	unsigned long timeout;
1131
	bool switch_base_clk = false;
1132

1133 1134
	host->mmc->actual_clock = 0;

1135
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1136 1137
	if (host->quirks2 & SDHCI_QUIRK2_NEED_DELAY_AFTER_INT_CLK_RST)
		mdelay(1);
1138 1139

	if (clock == 0)
1140
		return;
1141

1142
	if (host->version >= SDHCI_SPEC_300) {
1143
		if (host->preset_enabled) {
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1161 1162 1163 1164 1165
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1166 1167 1168 1169 1170
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1190 1191 1192 1193 1194 1195 1196 1197 1198
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1199
			}
1200
			real_div = div;
1201
			div >>= 1;
1202 1203 1204
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1205 1206 1207
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1208
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1209 1210 1211
			if ((host->max_clk / div) <= clock)
				break;
		}
1212
		real_div = div;
1213
		div >>= 1;
1214 1215
	}

1216
clock_set:
1217
	if (real_div)
1218
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1219
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1220 1221
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1222
	clk |= SDHCI_CLOCK_INT_EN;
1223
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1224

1225 1226
	/* Wait max 20 ms */
	timeout = 20;
1227
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1228 1229
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1230 1231
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1232 1233 1234
			sdhci_dumpregs(host);
			return;
		}
1235 1236 1237
		timeout--;
		mdelay(1);
	}
1238 1239

	clk |= SDHCI_CLOCK_CARD_EN;
1240
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1241
}
1242
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1243

1244 1245
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1246
{
1247
	struct mmc_host *mmc = host->mmc;
1248
	u8 pwr = 0;
1249

1250 1251
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1264 1265 1266
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1267 1268 1269 1270
		}
	}

	if (host->pwr == pwr)
1271
		return;
1272

1273 1274 1275
	host->pwr = pwr;

	if (pwr == 0) {
1276
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1277 1278
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1279
		vdd = 0;
1280 1281 1282 1283 1284 1285 1286
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1287

1288 1289 1290 1291 1292 1293 1294
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1295

1296
		pwr |= SDHCI_POWER_ON;
1297

1298
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1299

1300 1301
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1302

1303 1304 1305 1306 1307 1308 1309
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1310 1311 1312 1313 1314 1315

	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
		spin_lock_irq(&host->lock);
	}
1316 1317
}

1318 1319 1320 1321 1322 1323 1324 1325 1326
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1327
	int present;
1328 1329 1330 1331
	unsigned long flags;

	host = mmc_priv(mmc);

1332 1333
	sdhci_runtime_pm_get(host);

1334
	/* Firstly check card presence */
1335
	present = mmc->ops->get_cd(mmc);
1336

1337 1338 1339 1340
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1341
#ifndef SDHCI_USE_LEDS_CLASS
1342
	sdhci_activate_led(host);
1343
#endif
1344 1345 1346 1347 1348 1349

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1350 1351 1352 1353 1354
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1355 1356 1357

	host->mrq = mrq;

1358
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1359
		host->mrq->cmd->error = -ENOMEDIUM;
1360
		tasklet_schedule(&host->finish_tasklet);
1361
	} else {
1362
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1363 1364 1365
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1366
	}
1367

1368
	mmiowb();
1369 1370 1371
	spin_unlock_irqrestore(&host->lock, flags);
}

1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1412 1413
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1414 1415 1416 1417
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1418
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1419 1420 1421
{
	unsigned long flags;
	u8 ctrl;
1422
	struct mmc_host *mmc = host->mmc;
1423 1424 1425

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1426 1427
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1428 1429
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1430
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1431 1432
		return;
	}
P
Pierre Ossman 已提交
1433

1434 1435 1436 1437 1438
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1439
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1440
		sdhci_reinit(host);
1441 1442
	}

1443
	if (host->version >= SDHCI_SPEC_300 &&
1444 1445
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1446 1447
		sdhci_enable_preset_value(host, false);

1448
	if (!ios->clock || ios->clock != host->clock) {
1449
		host->ops->set_clock(host, ios->clock);
1450
		host->clock = ios->clock;
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1463
	}
1464

1465
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1466

1467 1468 1469
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1470
	host->ops->set_bus_width(host, ios->bus_width);
1471

1472
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1473

1474 1475 1476
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1477 1478 1479 1480
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1481
	if (host->version >= SDHCI_SPEC_300) {
1482 1483 1484
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1485 1486
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1487
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1488
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1489 1490
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1491
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1492
			ctrl |= SDHCI_CTRL_HISPD;
1493

1494
		if (!host->preset_enabled) {
1495
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1496 1497 1498 1499
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1500
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1501 1502 1503
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1504 1505
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1506 1507
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1508 1509 1510
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1511 1512
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1513 1514
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1515 1516

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1533
			host->ops->set_clock(host, host->clock);
1534
		}
1535 1536 1537 1538 1539 1540

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1541
		host->ops->set_uhs_signaling(host, ios->timing);
1542
		host->timing = ios->timing;
1543

1544 1545 1546 1547 1548
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1549 1550
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1551 1552 1553 1554 1555 1556 1557 1558
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1559
		/* Re-enable SD Clock */
1560
		host->ops->set_clock(host, host->clock);
1561 1562
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1563

1564 1565 1566 1567 1568
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1569
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1570
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1571

1572
	mmiowb();
1573 1574 1575
	spin_unlock_irqrestore(&host->lock, flags);
}

1576 1577 1578 1579 1580 1581 1582 1583 1584
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1585 1586 1587 1588 1589 1590 1591
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1592 1593
	/* If nonremovable, assume that the card is always present. */
	if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
1594 1595
		return 1;

1596 1597 1598 1599
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1600 1601 1602
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

1603 1604 1605 1606
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1622
static int sdhci_check_ro(struct sdhci_host *host)
1623 1624
{
	unsigned long flags;
1625
	int is_readonly;
1626 1627 1628

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1629
	if (host->flags & SDHCI_DEVICE_DEAD)
1630 1631 1632
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1633
	else
1634 1635
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1636 1637 1638

	spin_unlock_irqrestore(&host->lock, flags);

1639 1640 1641
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1642 1643
}

1644 1645
#define SAMPLE_COUNT	5

1646
static int sdhci_do_get_ro(struct sdhci_host *host)
1647 1648 1649 1650
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1651
		return sdhci_check_ro(host);
1652 1653 1654

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1655
		if (sdhci_check_ro(host)) {
1656 1657 1658 1659 1660 1661 1662 1663
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1664 1665 1666 1667 1668 1669 1670 1671
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1672
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1673
{
1674 1675
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1676

1677 1678 1679 1680 1681
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1682

1683 1684
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1685
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1686
		if (enable)
1687
			host->ier |= SDHCI_INT_CARD_INT;
1688
		else
1689 1690 1691 1692
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1693 1694
		mmiowb();
	}
1695 1696 1697 1698 1699 1700
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1701

1702 1703
	sdhci_runtime_pm_get(host);

1704
	spin_lock_irqsave(&host->lock, flags);
1705 1706 1707 1708 1709
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1710
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1711
	spin_unlock_irqrestore(&host->lock, flags);
1712 1713

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1714 1715
}

1716
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1717
						struct mmc_ios *ios)
1718
{
1719
	struct mmc_host *mmc = host->mmc;
1720
	u16 ctrl;
1721
	int ret;
1722

1723 1724 1725 1726 1727 1728
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1729

1730 1731
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1732
	switch (ios->signal_voltage) {
1733 1734 1735 1736
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1737

1738 1739 1740
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1741
			if (ret) {
J
Joe Perches 已提交
1742 1743
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1744 1745 1746 1747 1748
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1749

1750 1751 1752 1753
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1754

J
Joe Perches 已提交
1755 1756
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1757 1758 1759

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1760 1761
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1762 1763
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1764 1765
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1766 1767 1768
				return -EIO;
			}
		}
1769 1770 1771 1772 1773

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1774 1775
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1776

1777 1778 1779 1780
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1781 1782 1783 1784
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1785

J
Joe Perches 已提交
1786 1787
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1788

1789 1790
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1791 1792 1793
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1794
			if (ret) {
J
Joe Perches 已提交
1795 1796
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1797
				return -EIO;
1798 1799
			}
		}
1800
		return 0;
1801
	default:
1802 1803
		/* No signal voltage switch required */
		return 0;
1804
	}
1805 1806
}

1807
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1808
	struct mmc_ios *ios)
1809 1810 1811 1812 1813 1814 1815
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1816
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1817 1818 1819 1820
	sdhci_runtime_pm_put(host);
	return err;
}

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1846
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1847
{
1848
	struct sdhci_host *host = mmc_priv(mmc);
1849 1850 1851
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1852
	unsigned long flags;
1853
	unsigned int tuning_count = 0;
1854
	bool hs400_tuning;
1855

1856
	sdhci_runtime_pm_get(host);
1857
	spin_lock_irqsave(&host->lock, flags);
1858

1859 1860 1861
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1862 1863 1864
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1865
	/*
W
Weijun Yang 已提交
1866 1867 1868
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
1869 1870
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1871
	 */
1872
	switch (host->timing) {
1873
	/* HS400 tuning is done in HS200 mode */
1874
	case MMC_TIMING_MMC_HS400:
1875 1876 1877
		err = -EINVAL;
		goto out_unlock;

1878
	case MMC_TIMING_MMC_HS200:
1879 1880 1881 1882 1883 1884 1885 1886
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1887
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
1888
	case MMC_TIMING_UHS_DDR50:
1889 1890 1891 1892 1893 1894 1895 1896 1897
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1898
		goto out_unlock;
1899 1900
	}

1901
	if (host->ops->platform_execute_tuning) {
1902
		spin_unlock_irqrestore(&host->lock, flags);
1903 1904 1905 1906 1907
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1908 1909
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1910 1911
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1924 1925
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1926 1927 1928 1929 1930 1931 1932

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1933
		struct mmc_request mrq = {NULL};
1934

1935
		cmd.opcode = opcode;
1936 1937 1938 1939 1940 1941
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1942 1943 1944
		if (tuning_loop_counter-- == 0)
			break;

1945 1946 1947 1948 1949 1950 1951 1952
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1978
		spin_unlock_irqrestore(&host->lock, flags);
1979 1980 1981 1982
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1983
		spin_lock_irqsave(&host->lock, flags);
1984 1985

		if (!host->tuning_done) {
1986
			pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1999 2000 2001 2002

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2003 2004 2005 2006 2007 2008
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2009
	if (tuning_loop_counter < 0) {
2010 2011
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2012 2013
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
2014
		pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
2015
		err = -EIO;
2016 2017 2018
	}

out:
2019
	if (tuning_count) {
2020 2021 2022 2023 2024 2025 2026 2027
		/*
		 * In case tuning fails, host controllers which support
		 * re-tuning can try tuning again at a later time, when the
		 * re-tuning timer expires.  So for these controllers, we
		 * return 0. Since there might be other controllers who do not
		 * have this capability, we return error for them.
		 */
		err = 0;
2028 2029
	}

2030
	host->mmc->retune_period = err ? 0 : tuning_count;
2031

2032 2033
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2034
out_unlock:
2035
	spin_unlock_irqrestore(&host->lock, flags);
2036
	sdhci_runtime_pm_put(host);
2037 2038 2039 2040

	return err;
}

2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
static int sdhci_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
{
	struct sdhci_host *host = mmc_priv(card->host);

	if (!host->ops->select_drive_strength)
		return 0;

	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
						card_drv, drv_type);
}
2053 2054

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2055 2056 2057 2058 2059 2060 2061 2062 2063
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2064 2065 2066 2067 2068 2069 2070 2071
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2072
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2073 2074 2075 2076 2077 2078 2079

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2080
	}
2081 2082
}

2083 2084 2085 2086 2087 2088
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2089 2090 2091 2092 2093 2094 2095
	if (data->host_cookie == COOKIE_GIVEN ||
	    data->host_cookie == COOKIE_MAPPED)
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     data->flags & MMC_DATA_WRITE ?
			       DMA_TO_DEVICE : DMA_FROM_DEVICE);

	data->host_cookie = COOKIE_UNMAPPED;
2096 2097 2098
}

static int sdhci_pre_dma_transfer(struct sdhci_host *host,
2099
				       struct mmc_data *data)
2100 2101 2102
{
	int sg_count;

2103 2104 2105
	if (data->host_cookie == COOKIE_MAPPED) {
		data->host_cookie = COOKIE_GIVEN;
		return data->sg_count;
2106 2107
	}

2108
	WARN_ON(data->host_cookie == COOKIE_GIVEN);
2109

2110 2111 2112
	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				data->flags & MMC_DATA_WRITE ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE);
2113 2114

	if (sg_count == 0)
2115
		return -ENOSPC;
2116

2117 2118
	data->sg_count = sg_count;
	data->host_cookie = COOKIE_MAPPED;
2119 2120 2121 2122 2123 2124 2125 2126 2127

	return sg_count;
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

2128
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2129 2130

	if (host->flags & SDHCI_REQ_USE_DMA)
2131
		sdhci_pre_dma_transfer(host, mrq->data);
2132 2133
}

2134
static void sdhci_card_event(struct mmc_host *mmc)
2135
{
2136
	struct sdhci_host *host = mmc_priv(mmc);
2137
	unsigned long flags;
2138
	int present;
2139

2140 2141 2142 2143
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2144 2145
	present = sdhci_do_get_cd(host);

2146 2147
	spin_lock_irqsave(&host->lock, flags);

2148
	/* Check host->mrq first in case we are runtime suspended */
2149
	if (host->mrq && !present) {
2150
		pr_err("%s: Card removed during transfer!\n",
2151
			mmc_hostname(host->mmc));
2152
		pr_err("%s: Resetting controller.\n",
2153
			mmc_hostname(host->mmc));
2154

2155 2156
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2157

2158 2159
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2160 2161 2162
	}

	spin_unlock_irqrestore(&host->lock, flags);
2163 2164 2165 2166
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2167 2168
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2169
	.set_ios	= sdhci_set_ios,
2170
	.get_cd		= sdhci_get_cd,
2171 2172 2173 2174
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2175
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2176
	.execute_tuning			= sdhci_execute_tuning,
2177
	.select_drive_strength		= sdhci_select_drive_strength,
2178
	.card_event			= sdhci_card_event,
2179
	.card_busy	= sdhci_card_busy,
2180 2181 2182 2183 2184 2185 2186 2187
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2188 2189 2190 2191 2192 2193 2194 2195
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2196 2197
	spin_lock_irqsave(&host->lock, flags);

2198 2199 2200 2201
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2202 2203
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2204
		return;
2205
	}
2206 2207 2208 2209 2210

	del_timer(&host->timer);

	mrq = host->mrq;

2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				     (data->flags & MMC_DATA_READ) ?
				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2227 2228 2229 2230
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2231
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2232
	    ((mrq->cmd && mrq->cmd->error) ||
2233 2234 2235 2236
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2237 2238

		/* Some controllers need this kick or reset won't work here */
2239
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2240
			/* This is to force an update */
2241
			host->ops->set_clock(host, host->clock);
2242 2243 2244

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2245 2246
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2247 2248 2249 2250 2251 2252
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2253
#ifndef SDHCI_USE_LEDS_CLASS
2254
	sdhci_deactivate_led(host);
2255
#endif
2256

2257
	mmiowb();
2258 2259 2260
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2261
	sdhci_runtime_pm_put(host);
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2274 2275
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2276 2277 2278
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2279
			host->data->error = -ETIMEDOUT;
2280 2281 2282
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2283
				host->cmd->error = -ETIMEDOUT;
2284
			else
P
Pierre Ossman 已提交
2285
				host->mrq->cmd->error = -ETIMEDOUT;
2286 2287 2288 2289 2290

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2291
	mmiowb();
2292 2293 2294 2295 2296 2297 2298 2299 2300
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2301
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2302 2303 2304 2305
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2306 2307
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2308 2309 2310 2311
		sdhci_dumpregs(host);
		return;
	}

2312 2313 2314 2315 2316 2317
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2318

2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2336
		tasklet_schedule(&host->finish_tasklet);
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
2353
			DBG("Cannot wait for busy signal when also doing a data transfer");
2354 2355 2356 2357
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2358
			return;
2359
		}
2360 2361 2362

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2363 2364 2365
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2366 2367 2368
	}

	if (intmask & SDHCI_INT_RESPONSE)
2369
		sdhci_finish_command(host);
2370 2371
}

2372
#ifdef CONFIG_MMC_DEBUG
2373
static void sdhci_adma_show_error(struct sdhci_host *host)
2374 2375
{
	const char *name = mmc_hostname(host->mmc);
2376
	void *desc = host->adma_table;
2377 2378 2379 2380

	sdhci_dumpregs(host);

	while (true) {
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2394

2395
		desc += host->desc_sz;
2396

2397
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2398 2399 2400 2401
			break;
	}
}
#else
2402
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2403 2404
#endif

2405 2406
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2407
	u32 command;
2408 2409
	BUG_ON(intmask == 0);

2410 2411
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2412 2413 2414
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2415 2416 2417 2418 2419 2420
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2421 2422
	if (!host->data) {
		/*
2423 2424 2425
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2426
		 */
2427
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2428 2429 2430 2431 2432
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2433
			if (intmask & SDHCI_INT_DATA_END) {
2434 2435 2436 2437 2438 2439 2440 2441 2442
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2443 2444 2445
				return;
			}
		}
2446

2447 2448
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2449 2450 2451 2452 2453 2454
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2455
		host->data->error = -ETIMEDOUT;
2456 2457 2458 2459 2460
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2461
		host->data->error = -EILSEQ;
2462
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2463
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2464
		sdhci_adma_show_error(host);
2465
		host->data->error = -EIO;
2466 2467
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2468
	}
2469

P
Pierre Ossman 已提交
2470
	if (host->data->error)
2471 2472
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2473
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2474 2475
			sdhci_transfer_pio(host);

2476 2477 2478 2479
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2480 2481 2482 2483
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2484
		 */
2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2502

2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2515 2516 2517
	}
}

2518
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2519
{
2520
	irqreturn_t result = IRQ_NONE;
2521
	struct sdhci_host *host = dev_id;
2522
	u32 intmask, mask, unexpected = 0;
2523
	int max_loops = 16;
2524 2525 2526

	spin_lock(&host->lock);

2527
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2528
		spin_unlock(&host->lock);
2529
		return IRQ_NONE;
2530 2531
	}

2532
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2533
	if (!intmask || intmask == 0xffffffff) {
2534 2535 2536 2537
		result = IRQ_NONE;
		goto out;
	}

2538 2539 2540 2541 2542
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2543

2544 2545
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2546

2547 2548 2549
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2550

2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2562 2563 2564 2565 2566 2567
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2568 2569 2570

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2571 2572 2573 2574

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2575
		}
2576

2577
		if (intmask & SDHCI_INT_CMD_MASK)
2578 2579
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2580

2581 2582
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2583

2584 2585 2586
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2587

2588 2589 2590 2591 2592
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2593

2594 2595 2596 2597
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2598

2599 2600 2601 2602
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2603

2604 2605
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2606

2607 2608
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2609 2610 2611
out:
	spin_unlock(&host->lock);

2612 2613 2614 2615 2616
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2617

2618 2619 2620
	return result;
}

2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2632 2633 2634 2635 2636
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2649 2650 2651 2652 2653 2654 2655
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2671
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2672 2673 2674 2675 2676 2677 2678 2679 2680
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2681

2682
int sdhci_suspend_host(struct sdhci_host *host)
2683
{
2684 2685
	sdhci_disable_card_detection(host);

2686 2687
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2688

K
Kevin Liu 已提交
2689
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2690 2691 2692
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2693 2694 2695 2696 2697
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2698
	return 0;
2699 2700
}

2701
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2702

2703 2704
int sdhci_resume_host(struct sdhci_host *host)
{
2705
	int ret = 0;
2706

2707
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2708 2709 2710
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2711

2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2723

2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2735 2736
	sdhci_enable_card_detection(host);

2737
	return ret;
2738 2739
}

2740
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2753 2754
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
2755
	if (host->bus_on)
2756 2757 2758 2759 2760 2761 2762
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
2763
	if (!host->bus_on)
2764 2765 2766 2767 2768
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2769 2770 2771 2772
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2773 2774
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2775 2776

	spin_lock_irqsave(&host->lock, flags);
2777 2778 2779
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2780 2781
	spin_unlock_irqrestore(&host->lock, flags);

2782
	synchronize_hardirq(host->irq);
2783 2784 2785 2786 2787

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2788
	return 0;
2789 2790 2791 2792 2793 2794
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2795
	int host_flags = host->flags;
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2807
	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2808 2809
	sdhci_do_set_ios(host, &host->mmc->ios);

2810 2811 2812 2813 2814 2815
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2816 2817 2818 2819 2820 2821

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2822
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2823 2824 2825 2826 2827 2828 2829
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2830
	return 0;
2831 2832 2833
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2834
#endif /* CONFIG_PM */
2835

2836 2837
/*****************************************************************************\
 *                                                                           *
2838
 * Device allocation/registration                                            *
2839 2840 2841
 *                                                                           *
\*****************************************************************************/

2842 2843
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2844 2845 2846 2847
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2848
	WARN_ON(dev == NULL);
2849

2850
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2851
	if (!mmc)
2852
		return ERR_PTR(-ENOMEM);
2853 2854 2855

	host = mmc_priv(mmc);
	host->mmc = mmc;
2856 2857
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
2858

2859 2860
	return host;
}
2861

2862
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2863

2864 2865 2866
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2867
	u32 caps[2] = {0, 0};
2868 2869
	u32 max_current_caps;
	unsigned int ocr_avail;
2870
	unsigned int override_timeout_clk;
2871
	u32 max_clk;
2872
	int ret;
2873

2874 2875 2876
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2877

2878
	mmc = host->mmc;
2879

2880 2881
	if (debug_quirks)
		host->quirks = debug_quirks;
2882 2883
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2884

2885 2886
	override_timeout_clk = host->timeout_clk;

2887
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2888

2889
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2890 2891
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2892
	if (host->version > SDHCI_SPEC_300) {
2893 2894
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
2895 2896
	}

2897
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2898
		sdhci_readl(host, SDHCI_CAPABILITIES);
2899

2900 2901 2902 2903
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2904

2905
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2906
		host->flags |= SDHCI_USE_SDMA;
2907
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2908
		DBG("Controller doesn't have SDMA capability\n");
2909
	else
2910
		host->flags |= SDHCI_USE_SDMA;
2911

2912
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2913
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2914
		DBG("Disabling DMA as it is marked broken\n");
2915
		host->flags &= ~SDHCI_USE_SDMA;
2916 2917
	}

2918 2919
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2920
		host->flags |= SDHCI_USE_ADMA;
2921 2922 2923 2924 2925 2926 2927

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2928 2929 2930 2931 2932 2933 2934
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
2935
	if (caps[0] & SDHCI_CAN_64BIT)
2936 2937
		host->flags |= SDHCI_USE_64_BIT_DMA;

2938
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2939 2940
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
J
Joe Perches 已提交
2941
				pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2942
					mmc_hostname(mmc));
2943 2944
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2945
			}
2946 2947 2948
		}
	}

2949 2950 2951 2952
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

2953
	if (host->flags & SDHCI_USE_ADMA) {
2954 2955 2956
		dma_addr_t dma;
		void *buf;

2957
		/*
2958 2959 2960 2961
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2962
		 */
2963 2964 2965 2966 2967 2968 2969 2970 2971
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
2972

2973
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
2974 2975 2976
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
2977
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2978 2979
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2980 2981
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
2982 2983
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2984
			host->flags &= ~SDHCI_USE_ADMA;
2985 2986 2987 2988 2989
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
2990

2991 2992 2993
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
2994 2995
	}

2996 2997 2998 2999 3000
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3001
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3002
		host->dma_mask = DMA_BIT_MASK(64);
3003
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3004
	}
3005

3006
	if (host->version >= SDHCI_SPEC_300)
3007
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
3008 3009
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3010
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
3011 3012
			>> SDHCI_CLOCK_BASE_SHIFT;

3013
	host->max_clk *= 1000000;
3014 3015
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3016
		if (!host->ops->get_max_clock) {
3017 3018
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3019 3020 3021
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
3022
	}
3023

3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3040 3041 3042
	/*
	 * Set host parameters.
	 */
3043 3044
	max_clk = host->max_clk;

3045
	if (host->ops->get_min_clock)
3046
		mmc->f_min = host->ops->get_min_clock(host);
3047 3048 3049
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3050
			max_clk = host->max_clk * host->clk_mul;
3051 3052 3053
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3054
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3055

3056 3057 3058
	if (!mmc->f_max || (mmc->f_max && (mmc->f_max > max_clk)))
		mmc->f_max = max_clk;

3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
3071 3072
		}

3073 3074
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
3075

3076
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3077
			host->ops->get_max_timeout_count(host) : 1 << 27;
3078 3079
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3080

3081 3082 3083
	if (override_timeout_clk)
		host->timeout_clk = override_timeout_clk;

3084
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3085
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3086 3087 3088

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3089

3090
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3091
	if ((host->version >= SDHCI_SPEC_300) &&
3092
	    ((host->flags & SDHCI_USE_ADMA) ||
3093 3094
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3095 3096 3097 3098 3099 3100
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3101 3102 3103 3104 3105 3106 3107
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3108
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3109
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3110

3111 3112 3113
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3114
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3115
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3116

3117
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3118 3119
	    !(mmc->caps & MMC_CAP_NONREMOVABLE) &&
	    IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
3120 3121
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3122 3123 3124 3125
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3126
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3127 3128 3129 3130
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3131 3132 3133
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3134 3135 3136
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3137
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3138
		}
3139
	}
3140

3141 3142 3143 3144
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3145 3146 3147
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3148 3149 3150
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3151
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3152
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3153 3154 3155
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3156
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3157
			mmc->caps2 |= MMC_CAP2_HS200;
3158
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3159 3160
		mmc->caps |= MMC_CAP_UHS_SDR50;

3161 3162 3163 3164
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
	    (caps[1] & SDHCI_SUPPORT_HS400))
		mmc->caps2 |= MMC_CAP2_HS400;

3165 3166 3167 3168 3169 3170
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3171 3172
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3173 3174
		mmc->caps |= MMC_CAP_UHS_DDR50;

3175
	/* Does the host need tuning for SDR50? */
3176 3177 3178
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3179
	/* Does the host need tuning for SDR104 / HS200? */
3180
	if (mmc->caps2 & MMC_CAP2_HS200)
3181
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3182

3183 3184 3185 3186 3187 3188 3189 3190
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3206
	ocr_avail = 0;
3207

3208 3209 3210 3211 3212 3213 3214 3215
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3216
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3217
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3231 3232

	if (caps[0] & SDHCI_CAN_VDD_330) {
3233
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3234

A
Aaron Lu 已提交
3235
		mmc->max_current_330 = ((max_current_caps &
3236 3237 3238 3239 3240
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3241
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3242

A
Aaron Lu 已提交
3243
		mmc->max_current_300 = ((max_current_caps &
3244 3245 3246 3247 3248
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3249 3250
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3251
		mmc->max_current_180 = ((max_current_caps &
3252 3253 3254 3255 3256
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3257 3258 3259 3260 3261
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3262
	if (mmc->ocr_avail)
3263
		ocr_avail = mmc->ocr_avail;
3264

3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3277 3278

	if (mmc->ocr_avail == 0) {
3279 3280
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3281
		return -ENODEV;
3282 3283
	}

3284 3285 3286
	spin_lock_init(&host->lock);

	/*
3287 3288
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3289
	 */
3290
	if (host->flags & SDHCI_USE_ADMA)
3291
		mmc->max_segs = SDHCI_MAX_SEGS;
3292
	else if (host->flags & SDHCI_USE_SDMA)
3293
		mmc->max_segs = 1;
3294
	else /* PIO */
3295
		mmc->max_segs = SDHCI_MAX_SEGS;
3296 3297

	/*
3298 3299 3300
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3301
	 */
3302
	mmc->max_req_size = 524288;
3303 3304 3305

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3306 3307
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3308
	 */
3309 3310 3311 3312 3313 3314
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3315
		mmc->max_seg_size = mmc->max_req_size;
3316
	}
3317

3318 3319 3320 3321
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3322 3323 3324
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3325
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3326 3327
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3328 3329
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3330 3331 3332 3333 3334
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3335

3336 3337 3338
	/*
	 * Maximum block count.
	 */
3339
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3340

3341 3342 3343 3344 3345 3346
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3347
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3348

3349
	init_waitqueue_head(&host->buf_ready_int);
3350

3351 3352
	sdhci_init(host, 0);

3353 3354
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3355 3356 3357
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3358
		goto untasklet;
3359
	}
3360 3361 3362 3363 3364

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3365
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3366 3367 3368
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3369 3370 3371 3372
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3373
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3374 3375 3376
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3377
		goto reset;
3378
	}
3379 3380
#endif

3381 3382
	mmiowb();

3383 3384
	mmc_add_host(mmc);

3385
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3386
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3387 3388
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3389
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3390

3391 3392
	sdhci_enable_card_detection(host);

3393 3394
	return 0;

3395
#ifdef SDHCI_USE_LEDS_CLASS
3396
reset:
3397
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3398 3399
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3400 3401
	free_irq(host->irq, host);
#endif
3402
untasklet:
3403 3404 3405 3406 3407
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3408
EXPORT_SYMBOL_GPL(sdhci_add_host);
3409

P
Pierre Ossman 已提交
3410
void sdhci_remove_host(struct sdhci_host *host, int dead)
3411
{
3412
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3413 3414 3415 3416 3417 3418 3419 3420
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3421
			pr_err("%s: Controller removed during "
3422
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3423 3424 3425 3426 3427 3428 3429 3430

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3431 3432
	sdhci_disable_card_detection(host);

3433
	mmc_remove_host(mmc);
3434

3435
#ifdef SDHCI_USE_LEDS_CLASS
3436 3437 3438
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3439
	if (!dead)
3440
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3441

3442 3443
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3444 3445 3446 3447 3448
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3449

3450 3451
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3452

3453
	if (host->align_buffer)
3454 3455 3456
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3457

3458
	host->adma_table = NULL;
3459
	host->align_buffer = NULL;
3460 3461
}

3462
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3463

3464
void sdhci_free_host(struct sdhci_host *host)
3465
{
3466
	mmc_free_host(host->mmc);
3467 3468
}

3469
EXPORT_SYMBOL_GPL(sdhci_free_host);
3470 3471 3472 3473 3474 3475 3476 3477 3478

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3479
	pr_info(DRIVER_NAME
3480
		": Secure Digital Host Controller Interface driver\n");
3481
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3482

3483
	return 0;
3484 3485 3486 3487 3488 3489 3490 3491 3492
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3493
module_param(debug_quirks, uint, 0444);
3494
module_param(debug_quirks2, uint, 0444);
3495

3496
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3497
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3498
MODULE_LICENSE("GPL");
3499

3500
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3501
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");