sdhci.c 108.9 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16
 */

#include <linux/delay.h>
A
Adrian Hunter 已提交
17
#include <linux/ktime.h>
18
#include <linux/highmem.h>
19
#include <linux/io.h>
20
#include <linux/module.h>
21
#include <linux/dma-mapping.h>
22
#include <linux/slab.h>
23
#include <linux/scatterlist.h>
24
#include <linux/sizes.h>
25
#include <linux/swiotlb.h>
M
Marek Szyprowski 已提交
26
#include <linux/regulator/consumer.h>
27
#include <linux/pm_runtime.h>
28
#include <linux/of.h>
29

30 31
#include <linux/leds.h>

32
#include <linux/mmc/mmc.h>
33
#include <linux/mmc/host.h>
34
#include <linux/mmc/card.h>
35
#include <linux/mmc/sdio.h>
36
#include <linux/mmc/slot-gpio.h>
37 38 39 40 41 42

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
43
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
44

45 46 47
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

48 49
#define MAX_TUNING_LOOP 40

50
static unsigned int debug_quirks = 0;
51
static unsigned int debug_quirks2;
52

53 54
static void sdhci_finish_data(struct sdhci_host *);

55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56

57
void sdhci_dumpregs(struct sdhci_host *host)
58
{
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	SDHCI_DUMP("AC12 err:  0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_ACMD12_ERR),
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
95 96
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
97
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
98 99
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
100 101
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
102

103
	if (host->flags & SDHCI_USE_ADMA) {
104 105 106 107 108 109 110 111 112 113
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
114
	}
115

116
	SDHCI_DUMP("============================================\n");
117
}
118
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
119 120 121 122 123 124 125

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

126 127 128 129 130
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

131 132
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
133
	u32 present;
134

135
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
136
	    !mmc_card_is_removable(host->mmc))
137 138
		return;

139 140 141
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
142

143 144 145 146 147
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
148 149 150

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
151 152 153 154 155 156 157 158 159 160 161 162
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

179
void sdhci_reset(struct sdhci_host *host, u8 mask)
180
{
A
Adrian Hunter 已提交
181
	ktime_t timeout;
182

183
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
184

185
	if (mask & SDHCI_RESET_ALL) {
186
		host->clock = 0;
187 188 189 190
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
191

192
	/* Wait max 100 ms */
A
Adrian Hunter 已提交
193
	timeout = ktime_add_ms(ktime_get(), 100);
194 195

	/* hw clears the bit when it's done */
196
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
A
Adrian Hunter 已提交
197
		if (ktime_after(ktime_get(), timeout)) {
198
			pr_err("%s: Reset 0x%x never completed.\n",
199 200 201 202
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
203
		udelay(10);
204
	}
205 206 207 208 209 210
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
211 212 213
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
214 215
			return;
	}
216

217
	host->ops->reset(host, mask);
218

219 220 221 222 223 224 225 226
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
227
	}
228 229
}

230
static void sdhci_set_default_irqs(struct sdhci_host *host)
231
{
232 233 234 235 236 237
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

238 239 240 241
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

242 243
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
244 245 246 247 248 249 250 251 252 253 254 255
}

static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

	sdhci_set_default_irqs(host);
256

A
Adrian Hunter 已提交
257 258
	host->cqe_on = false;

259 260 261
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
262
		mmc->ops->set_ios(mmc, &mmc->ios);
263
	}
264
}
265

266 267
static void sdhci_reinit(struct sdhci_host *host)
{
268
	sdhci_init(host, 0);
269
	sdhci_enable_card_detection(host);
270 271
}

272
static void __sdhci_led_activate(struct sdhci_host *host)
273 274 275
{
	u8 ctrl;

276
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
277
	ctrl |= SDHCI_CTRL_LED;
278
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
279 280
}

281
static void __sdhci_led_deactivate(struct sdhci_host *host)
282 283 284
{
	u8 ctrl;

285
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
286
	ctrl &= ~SDHCI_CTRL_LED;
287
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
288 289
}

290
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
291
static void sdhci_led_control(struct led_classdev *led,
292
			      enum led_brightness brightness)
293 294 295 296 297 298
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

299 300 301
	if (host->runtime_suspended)
		goto out;

302
	if (brightness == LED_OFF)
303
		__sdhci_led_deactivate(host);
304
	else
305
		__sdhci_led_activate(host);
306
out:
307 308
	spin_unlock_irqrestore(&host->lock, flags);
}
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

359 360
#endif

361 362 363 364 365 366
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
367
static void sdhci_read_block_pio(struct sdhci_host *host)
368
{
369 370
	unsigned long flags;
	size_t blksize, len, chunk;
371
	u32 uninitialized_var(scratch);
372
	u8 *buf;
373

P
Pierre Ossman 已提交
374
	DBG("PIO reading\n");
375

P
Pierre Ossman 已提交
376
	blksize = host->data->blksz;
377
	chunk = 0;
378

379
	local_irq_save(flags);
380

P
Pierre Ossman 已提交
381
	while (blksize) {
F
Fabio Estevam 已提交
382
		BUG_ON(!sg_miter_next(&host->sg_miter));
383

384
		len = min(host->sg_miter.length, blksize);
385

386 387
		blksize -= len;
		host->sg_miter.consumed = len;
388

389
		buf = host->sg_miter.addr;
390

391 392
		while (len) {
			if (chunk == 0) {
393
				scratch = sdhci_readl(host, SDHCI_BUFFER);
394
				chunk = 4;
P
Pierre Ossman 已提交
395
			}
396 397 398 399 400 401 402

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
403
		}
P
Pierre Ossman 已提交
404
	}
405 406 407 408

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
409
}
410

P
Pierre Ossman 已提交
411 412
static void sdhci_write_block_pio(struct sdhci_host *host)
{
413 414 415 416
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
417

P
Pierre Ossman 已提交
418 419 420
	DBG("PIO writing\n");

	blksize = host->data->blksz;
421 422
	chunk = 0;
	scratch = 0;
423

424
	local_irq_save(flags);
425

P
Pierre Ossman 已提交
426
	while (blksize) {
F
Fabio Estevam 已提交
427
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
428

429 430 431 432 433 434
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
435

436 437 438 439 440 441 442 443
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
444
				sdhci_writel(host, scratch, SDHCI_BUFFER);
445 446
				chunk = 0;
				scratch = 0;
447 448 449
			}
		}
	}
450 451 452 453

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
454 455 456 457 458 459
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

460
	if (host->blocks == 0)
P
Pierre Ossman 已提交
461 462 463 464 465 466 467
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

468 469 470 471 472 473 474 475 476
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

477
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
478 479 480
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
481 482 483 484
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
485

486 487
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
488 489
			break;
	}
490

P
Pierre Ossman 已提交
491
	DBG("PIO transfer complete.\n");
492 493
}

494
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
495
				  struct mmc_data *data, int cookie)
496 497 498
{
	int sg_count;

499 500 501 502 503
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
504 505
		return data->sg_count;

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
	/* Bounce write requests to the bounce buffer */
	if (host->bounce_buffer) {
		unsigned int length = data->blksz * data->blocks;

		if (length > host->bounce_buffer_size) {
			pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
			       mmc_hostname(host->mmc), length,
			       host->bounce_buffer_size);
			return -EIO;
		}
		if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
			/* Copy the data to the bounce buffer */
			sg_copy_to_buffer(data->sg, data->sg_len,
					  host->bounce_buffer,
					  length);
		}
		/* Switch ownership to the DMA */
		dma_sync_single_for_device(host->mmc->parent,
					   host->bounce_addr,
					   host->bounce_buffer_size,
					   mmc_get_dma_dir(data));
		/* Just a dummy value */
		sg_count = 1;
	} else {
		/* Just access the data directly from memory */
		sg_count = dma_map_sg(mmc_dev(host->mmc),
				      data->sg, data->sg_len,
				      mmc_get_dma_dir(data));
	}
535 536 537 538 539

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
540
	data->host_cookie = cookie;
541 542 543 544

	return sg_count;
}

545 546 547
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
548
	return kmap_atomic(sg_page(sg)) + sg->offset;
549 550 551 552
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
553
	kunmap_atomic(buffer);
554 555 556
	local_irq_restore(*flags);
}

557 558
void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
			   dma_addr_t addr, int len, unsigned int cmd)
B
Ben Dooks 已提交
559
{
560
	struct sdhci_adma2_64_desc *dma_desc = *desc;
B
Ben Dooks 已提交
561

562
	/* 32-bit and 64-bit descriptors have these members in same position */
563 564
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
565 566 567 568
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
569 570 571 572 573 574 575 576 577 578 579 580 581

	*desc += host->desc_sz;
}
EXPORT_SYMBOL_GPL(sdhci_adma_write_desc);

static inline void __sdhci_adma_write_desc(struct sdhci_host *host,
					   void **desc, dma_addr_t addr,
					   int len, unsigned int cmd)
{
	if (host->ops->adma_write_desc)
		host->ops->adma_write_desc(host, desc, addr, len, cmd);

	sdhci_adma_write_desc(host, desc, addr, len, cmd);
B
Ben Dooks 已提交
582 583
}

584 585
static void sdhci_adma_mark_end(void *desc)
{
586
	struct sdhci_adma2_64_desc *dma_desc = desc;
587

588
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
589
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
590 591
}

592 593
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
594 595 596
{
	struct scatterlist *sg;
	unsigned long flags;
597 598 599 600
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
601 602 603 604 605 606

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

607
	host->sg_count = sg_count;
608

609
	desc = host->adma_table;
610 611 612 613 614 615 616 617 618
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
619 620 621
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
622 623
		 * alignment.
		 */
624 625
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
626 627 628 629 630 631 632
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
633
			/* tran, valid */
634 635
			__sdhci_adma_write_desc(host, &desc, align_addr,
						offset, ADMA2_TRAN_VALID);
636 637 638

			BUG_ON(offset > 65536);

639 640
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
641 642 643 644 645 646 647

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

648 649 650 651
		/* tran, valid */
		if (len)
			__sdhci_adma_write_desc(host, &desc, addr, len,
						ADMA2_TRAN_VALID);
652 653 654 655 656

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
657
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
658 659
	}

660
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
661
		/* Mark the last descriptor as the terminating descriptor */
662
		if (desc != host->adma_table) {
663
			desc -= host->desc_sz;
664
			sdhci_adma_mark_end(desc);
665 666
		}
	} else {
667
		/* Add a terminating entry - nop, end, valid */
668
		__sdhci_adma_write_desc(host, &desc, 0, 0, ADMA2_NOP_END_VALID);
669
	}
670 671 672 673 674 675 676
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
677
	void *align;
678 679 680
	char *buffer;
	unsigned long flags;

681 682
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
683

684 685 686 687 688 689
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
690

691 692
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
693
					    data->sg_len, DMA_FROM_DEVICE);
694

695
			align = host->align_buffer;
696

697 698 699 700 701 702 703 704
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
705

706 707
					align += SDHCI_ADMA2_ALIGN;
				}
708 709 710 711 712
			}
		}
	}
}

713 714 715 716 717 718 719 720
static u32 sdhci_sdma_address(struct sdhci_host *host)
{
	if (host->bounce_buffer)
		return host->bounce_addr;
	else
		return sg_dma_address(host->data->sg);
}

721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
static unsigned int sdhci_target_timeout(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 struct mmc_data *data)
{
	unsigned int target_timeout;

	/* timeout in us */
	if (!data) {
		target_timeout = cmd->busy_timeout * 1000;
	} else {
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000ULL * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
	}

	return target_timeout;
}

750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
static void sdhci_calc_sw_timeout(struct sdhci_host *host,
				  struct mmc_command *cmd)
{
	struct mmc_data *data = cmd->data;
	struct mmc_host *mmc = host->mmc;
	struct mmc_ios *ios = &mmc->ios;
	unsigned char bus_width = 1 << ios->bus_width;
	unsigned int blksz;
	unsigned int freq;
	u64 target_timeout;
	u64 transfer_time;

	target_timeout = sdhci_target_timeout(host, cmd, data);
	target_timeout *= NSEC_PER_USEC;

	if (data) {
		blksz = data->blksz;
		freq = host->mmc->actual_clock ? : host->clock;
		transfer_time = (u64)blksz * NSEC_PER_SEC * (8 / bus_width);
		do_div(transfer_time, freq);
		/* multiply by '2' to account for any unknowns */
		transfer_time = transfer_time * 2;
		/* calculate timeout for the entire data */
		host->data_timeout = data->blocks * target_timeout +
				     transfer_time;
	} else {
		host->data_timeout = target_timeout;
	}

	if (host->data_timeout)
		host->data_timeout += MMC_CMD_TRANSFER_TIME;
}

783 784
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
			     bool *too_big)
785
{
786
	u8 count;
787
	struct mmc_data *data = cmd->data;
788
	unsigned target_timeout, current_timeout;
789

790 791
	*too_big = true;

792 793 794 795 796 797
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
798
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
799
		return 0xE;
800

801
	/* Unspecified timeout, assume max */
802
	if (!data && !cmd->busy_timeout)
803
		return 0xE;
804

805
	/* timeout in us */
806
	target_timeout = sdhci_target_timeout(host, cmd, data);
807

808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
828 829 830
		if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
			DBG("Too large timeout 0x%x requested for CMD%d!\n",
			    count, cmd->opcode);
831
		count = 0xE;
832 833
	} else {
		*too_big = false;
834 835
	}

836 837 838
	return count;
}

839 840 841 842 843 844
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
845
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
846
	else
847 848 849 850
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
851 852
}

853 854 855 856 857 858 859 860 861 862
static void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
{
	if (enable)
		host->ier |= SDHCI_INT_DATA_TIMEOUT;
	else
		host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

863
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
864 865
{
	u8 count;
866 867 868 869

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
870 871 872 873 874 875
		bool too_big = false;

		count = sdhci_calc_timeout(host, cmd, &too_big);

		if (too_big &&
		    host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
876
			sdhci_calc_sw_timeout(host, cmd);
877 878 879 880 881
			sdhci_set_data_timeout_irq(host, false);
		} else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
			sdhci_set_data_timeout_irq(host, true);
		}

882 883 884 885 886 887
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
888
	u8 ctrl;
889
	struct mmc_data *data = cmd->data;
890

891 892
	host->data_timeout = 0;

893
	if (sdhci_data_line_cmd(cmd))
894
		sdhci_set_timeout(host, cmd);
895 896

	if (!data)
897 898
		return;

899 900
	WARN_ON(host->data);

901 902 903 904 905 906 907
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
908
	host->data->bytes_xfered = 0;
909

910
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
911
		struct scatterlist *sg;
912
		unsigned int length_mask, offset_mask;
913
		int i;
914

915 916 917 918 919 920 921 922 923
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
924
		length_mask = 0;
925
		offset_mask = 0;
926
		if (host->flags & SDHCI_USE_ADMA) {
927
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
928
				length_mask = 3;
929 930 931 932 933 934 935
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
936 937
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
938
				length_mask = 3;
939 940
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
941 942
		}

943
		if (unlikely(length_mask | offset_mask)) {
944
			for_each_sg(data->sg, sg, data->sg_len, i) {
945
				if (sg->length & length_mask) {
946
					DBG("Reverting to PIO because of transfer size (%d)\n",
947
					    sg->length);
948 949 950
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
951
				if (sg->offset & offset_mask) {
952
					DBG("Reverting to PIO because of bad alignment\n");
953 954 955 956 957 958 959
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

960
	if (host->flags & SDHCI_REQ_USE_DMA) {
961
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
978
		} else {
979
			WARN_ON(sg_cnt != 1);
980 981
			sdhci_writel(host, sdhci_sdma_address(host),
				     SDHCI_DMA_ADDRESS);
982 983 984
		}
	}

985 986 987 988 989 990
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
991
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
992 993
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
994 995 996 997 998 999
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
1000
			ctrl |= SDHCI_CTRL_SDMA;
1001
		}
1002
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1003 1004
	}

1005
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1006 1007 1008 1009 1010 1011 1012 1013
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1014
		host->blocks = data->blocks;
1015
	}
1016

1017 1018
	sdhci_set_transfer_irqs(host);

1019
	/* Set the DMA boundary value and block size */
1020 1021
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
		     SDHCI_BLOCK_SIZE);
1022
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
1023 1024
}

1025 1026 1027
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
1028 1029
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
1030 1031
}

1032
static void sdhci_set_transfer_mode(struct sdhci_host *host,
1033
	struct mmc_command *cmd)
1034
{
1035
	u16 mode = 0;
1036
	struct mmc_data *data = cmd->data;
1037

1038
	if (data == NULL) {
1039 1040
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
1041 1042 1043
			/* must not clear SDHCI_TRANSFER_MODE when tuning */
			if (cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
				sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1044
		} else {
1045
		/* clear Auto CMD settings for no data CMDs */
1046 1047
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1048
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1049
		}
1050
		return;
1051
	}
1052

1053 1054
	WARN_ON(!host->data);

1055 1056 1057
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

1058
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1059
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1060 1061 1062 1063
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
1064
		if (sdhci_auto_cmd12(host, cmd->mrq) &&
1065
		    (cmd->opcode != SD_IO_RW_EXTENDED))
1066
			mode |= SDHCI_TRNS_AUTO_CMD12;
1067
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
1068
			mode |= SDHCI_TRNS_AUTO_CMD23;
1069
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1070
		}
1071
	}
1072

1073 1074
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
1075
	if (host->flags & SDHCI_REQ_USE_DMA)
1076 1077
		mode |= SDHCI_TRNS_DMA;

1078
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1079 1080
}

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
		 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
				(mrq->data->stop && mrq->data->stop->error))) ||
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

	tasklet_schedule(&host->finish_tasklet);
}

1114 1115
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
1116 1117 1118 1119 1120 1121 1122 1123 1124
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

1125 1126 1127
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

1128
	__sdhci_finish_mrq(host, mrq);
1129 1130
}

1131 1132
static void sdhci_finish_data(struct sdhci_host *host)
{
1133 1134
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1135 1136

	host->data = NULL;
1137
	host->data_cmd = NULL;
1138

1139 1140 1141
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1142 1143

	/*
1144 1145 1146 1147 1148
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1149
	 */
1150 1151
	if (data->error)
		data->bytes_xfered = 0;
1152
	else
1153
		data->bytes_xfered = data->blksz * data->blocks;
1154

1155 1156 1157 1158 1159 1160 1161
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
1162
	     !data->mrq->sbc)) {
1163

1164 1165 1166 1167
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
1168
		if (data->error) {
1169 1170
			if (!host->cmd || host->cmd == data_cmd)
				sdhci_do_reset(host, SDHCI_RESET_CMD);
1171
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1172 1173
		}

1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
			sdhci_finish_mrq(host, data->mrq);
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1186 1187 1188
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
1189 1190
}

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

1208
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1209 1210
{
	int flags;
1211
	u32 mask;
1212
	unsigned long timeout;
1213 1214 1215

	WARN_ON(host->cmd);

1216 1217 1218
	/* Initially, a command has no error */
	cmd->error = 0;

1219 1220 1221 1222
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1223
	/* Wait max 10 ms */
1224
	timeout = 10;
1225 1226

	mask = SDHCI_CMD_INHIBIT;
1227
	if (sdhci_data_line_cmd(cmd))
1228 1229 1230 1231
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1232
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1233 1234
		mask &= ~SDHCI_DATA_INHIBIT;

1235
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1236
		if (timeout == 0) {
1237 1238
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1239
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1240
			cmd->error = -EIO;
1241
			sdhci_finish_mrq(host, cmd->mrq);
1242 1243
			return;
		}
1244 1245 1246
		timeout--;
		mdelay(1);
	}
1247 1248

	host->cmd = cmd;
1249
	if (sdhci_data_line_cmd(cmd)) {
1250 1251 1252
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1253

1254
	sdhci_prepare_data(host, cmd);
1255

1256
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1257

1258
	sdhci_set_transfer_mode(host, cmd);
1259

1260
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1261
		pr_err("%s: Unsupported response type!\n",
1262
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1263
		cmd->error = -EINVAL;
1264
		sdhci_finish_mrq(host, cmd->mrq);
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1281 1282

	/* CMD19 is special in that the Data Present Select should be set */
1283 1284
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1285 1286
		flags |= SDHCI_CMD_DATA;

1287 1288 1289 1290 1291 1292 1293 1294 1295
	timeout = jiffies;
	if (host->data_timeout)
		timeout += nsecs_to_jiffies(host->data_timeout);
	else if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
	else
		timeout += 10 * HZ;
	sdhci_mod_timer(host, cmd->mrq, timeout);

1296
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1297
}
1298
EXPORT_SYMBOL_GPL(sdhci_send_command);
1299

1300 1301 1302 1303 1304 1305 1306 1307 1308
static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
{
	int i, reg;

	for (i = 0; i < 4; i++) {
		reg = SDHCI_RESPONSE + (3 - i) * 4;
		cmd->resp[i] = sdhci_readl(host, reg);
	}

1309 1310 1311
	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
		return;

1312 1313 1314 1315 1316 1317 1318 1319
	/* CRC is stripped so we need to do some shifting */
	for (i = 0; i < 4; i++) {
		cmd->resp[i] <<= 8;
		if (i != 3)
			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
	}
}

1320 1321
static void sdhci_finish_command(struct sdhci_host *host)
{
1322
	struct mmc_command *cmd = host->cmd;
1323

1324 1325 1326 1327
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1328
			sdhci_read_rsp_136(host, cmd);
1329
		} else {
1330
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1331 1332 1333
		}
	}

1334 1335 1336
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1347 1348
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1349 1350
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1351 1352
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1353 1354 1355 1356
			return;
		}
	}

1357
	/* Finished CMD23, now send actual command. */
1358 1359
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1360
	} else {
1361

1362 1363 1364
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1365

1366
		if (!cmd->data)
1367
			sdhci_finish_mrq(host, cmd->mrq);
1368
	}
1369 1370
}

1371 1372
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1373
	u16 preset = 0;
1374

1375 1376
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1377 1378
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1379
	case MMC_TIMING_UHS_SDR25:
1380 1381
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1382
	case MMC_TIMING_UHS_SDR50:
1383 1384
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1385 1386
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1387 1388
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1389
	case MMC_TIMING_UHS_DDR50:
1390
	case MMC_TIMING_MMC_DDR52:
1391 1392
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1393 1394 1395
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1396 1397 1398 1399 1400 1401 1402 1403 1404
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1405 1406
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1407
{
1408
	int div = 0; /* Initialized for compiler warning */
1409
	int real_div = div, clk_mul = 1;
1410
	u16 clk = 0;
1411
	bool switch_base_clk = false;
1412

1413
	if (host->version >= SDHCI_SPEC_300) {
1414
		if (host->preset_enabled) {
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1432 1433 1434 1435 1436
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1437 1438 1439 1440 1441
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1461 1462 1463 1464 1465 1466 1467 1468 1469
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1470
			}
1471
			real_div = div;
1472
			div >>= 1;
1473 1474 1475
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1476 1477 1478
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1479
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1480 1481 1482
			if ((host->max_clk / div) <= clock)
				break;
		}
1483
		real_div = div;
1484
		div >>= 1;
1485 1486
	}

1487
clock_set:
1488
	if (real_div)
1489
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1490
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1491 1492
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1493 1494 1495 1496 1497

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1498
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1499
{
A
Adrian Hunter 已提交
1500
	ktime_t timeout;
1501

1502
	clk |= SDHCI_CLOCK_INT_EN;
1503
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1504

1505
	/* Wait max 20 ms */
A
Adrian Hunter 已提交
1506
	timeout = ktime_add_ms(ktime_get(), 20);
1507
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1508
		& SDHCI_CLOCK_INT_STABLE)) {
A
Adrian Hunter 已提交
1509
		if (ktime_after(ktime_get(), timeout)) {
1510 1511
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1512 1513 1514
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
1515
		udelay(10);
1516
	}
1517 1518

	clk |= SDHCI_CLOCK_CARD_EN;
1519
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1520
}
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1537
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1538

1539 1540
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1541
{
1542
	struct mmc_host *mmc = host->mmc;
1543 1544 1545 1546 1547 1548 1549 1550 1551

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1552 1553
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1554
{
1555
	u8 pwr = 0;
1556

1557 1558
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1559
		case MMC_VDD_165_195:
1560 1561 1562 1563 1564 1565 1566
		/*
		 * Without a regulator, SDHCI does not support 2.0v
		 * so we only get here if the driver deliberately
		 * added the 2.0v range to ocr_avail. Map it to 1.8v
		 * for the purpose of turning on the power.
		 */
		case MMC_VDD_20_21:
1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1578 1579 1580
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1581 1582 1583 1584
		}
	}

	if (host->pwr == pwr)
1585
		return;
1586

1587 1588 1589
	host->pwr = pwr;

	if (pwr == 0) {
1590
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1591 1592
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1593 1594 1595 1596 1597 1598 1599
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1600

1601 1602 1603 1604 1605 1606 1607
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1608

1609
		pwr |= SDHCI_POWER_ON;
1610

1611
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1612

1613 1614
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1615

1616 1617 1618 1619 1620 1621 1622
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1623
}
1624
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1625

1626 1627
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1628
{
1629 1630
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1631
	else
1632
		sdhci_set_power_reg(host, mode, vdd);
1633
}
1634
EXPORT_SYMBOL_GPL(sdhci_set_power);
1635

1636 1637 1638 1639 1640 1641
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

A
Aapo Vienamo 已提交
1642
void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1643 1644
{
	struct sdhci_host *host;
1645
	int present;
1646 1647 1648 1649
	unsigned long flags;

	host = mmc_priv(mmc);

1650
	/* Firstly check card presence */
1651
	present = mmc->ops->get_cd(mmc);
1652

1653 1654
	spin_lock_irqsave(&host->lock, flags);

1655
	sdhci_led_activate(host);
1656 1657 1658 1659 1660

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
1661
	if (sdhci_auto_cmd12(host, mrq)) {
1662 1663 1664 1665 1666
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1667

1668
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1669
		mrq->cmd->error = -ENOMEDIUM;
1670
		sdhci_finish_mrq(host, mrq);
1671
	} else {
1672
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1673 1674 1675
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1676
	}
1677

1678
	mmiowb();
1679 1680
	spin_unlock_irqrestore(&host->lock, flags);
}
A
Aapo Vienamo 已提交
1681
EXPORT_SYMBOL_GPL(sdhci_request);
1682

1683 1684 1685 1686 1687 1688 1689
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1690
		ctrl |= SDHCI_CTRL_8BITBUS;
1691
	} else {
1692
		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1722 1723
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1724 1725 1726 1727
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1728
void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1729
{
1730
	struct sdhci_host *host = mmc_priv(mmc);
1731 1732
	u8 ctrl;

1733 1734 1735
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

A
Adrian Hunter 已提交
1736
	if (host->flags & SDHCI_DEVICE_DEAD) {
1737 1738
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1739
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1740 1741
		return;
	}
P
Pierre Ossman 已提交
1742

1743 1744 1745 1746 1747
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1748
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1749
		sdhci_reinit(host);
1750 1751
	}

1752
	if (host->version >= SDHCI_SPEC_300 &&
1753 1754
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1755 1756
		sdhci_enable_preset_value(host, false);

1757
	if (!ios->clock || ios->clock != host->clock) {
1758
		host->ops->set_clock(host, ios->clock);
1759
		host->clock = ios->clock;
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1772
	}
1773

1774 1775 1776 1777
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1778

1779 1780 1781
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1782
	host->ops->set_bus_width(host, ios->bus_width);
1783

1784
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1785

1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799
	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
		if (ios->timing == MMC_TIMING_SD_HS ||
		     ios->timing == MMC_TIMING_MMC_HS ||
		     ios->timing == MMC_TIMING_MMC_HS400 ||
		     ios->timing == MMC_TIMING_MMC_HS200 ||
		     ios->timing == MMC_TIMING_MMC_DDR52 ||
		     ios->timing == MMC_TIMING_UHS_SDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR104 ||
		     ios->timing == MMC_TIMING_UHS_DDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR25)
			ctrl |= SDHCI_CTRL_HISPD;
		else
			ctrl &= ~SDHCI_CTRL_HISPD;
	}
1800

1801
	if (host->version >= SDHCI_SPEC_300) {
1802 1803
		u16 clk, ctrl_2;

1804
		if (!host->preset_enabled) {
1805
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1806 1807 1808 1809
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1810
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1811 1812 1813
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1814 1815
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1816 1817
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1818 1819 1820
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1821 1822
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1823 1824
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1825 1826

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1843
			host->ops->set_clock(host, host->clock);
1844
		}
1845 1846 1847 1848 1849 1850

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1851
		host->ops->set_uhs_signaling(host, ios->timing);
1852
		host->timing = ios->timing;
1853

1854 1855 1856 1857 1858
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1859 1860
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1861 1862 1863 1864 1865 1866 1867 1868
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1869
		/* Re-enable SD Clock */
1870
		host->ops->set_clock(host, host->clock);
1871 1872
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1873

1874 1875 1876 1877 1878
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1879
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1880
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1881

1882
	mmiowb();
1883
}
1884
EXPORT_SYMBOL_GPL(sdhci_set_ios);
1885

1886
static int sdhci_get_cd(struct mmc_host *mmc)
1887 1888
{
	struct sdhci_host *host = mmc_priv(mmc);
1889
	int gpio_cd = mmc_gpio_get_cd(mmc);
1890 1891 1892 1893

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1894
	/* If nonremovable, assume that the card is always present. */
1895
	if (!mmc_card_is_removable(host->mmc))
1896 1897
		return 1;

1898 1899 1900 1901
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1902
	if (gpio_cd >= 0)
1903 1904
		return !!gpio_cd;

1905 1906 1907 1908
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1909 1910 1911 1912
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1913
static int sdhci_check_ro(struct sdhci_host *host)
1914 1915
{
	unsigned long flags;
1916
	int is_readonly;
1917 1918 1919

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1920
	if (host->flags & SDHCI_DEVICE_DEAD)
1921 1922 1923
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1924
	else
1925 1926
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1927 1928 1929

	spin_unlock_irqrestore(&host->lock, flags);

1930 1931 1932
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1933 1934
}

1935 1936
#define SAMPLE_COUNT	5

1937
static int sdhci_get_ro(struct mmc_host *mmc)
1938
{
1939
	struct sdhci_host *host = mmc_priv(mmc);
1940 1941 1942
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1943
		return sdhci_check_ro(host);
1944 1945 1946

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1947
		if (sdhci_check_ro(host)) {
1948 1949 1950 1951 1952 1953 1954 1955
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1956 1957 1958 1959 1960 1961 1962 1963
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1964 1965
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1966
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1967
		if (enable)
1968
			host->ier |= SDHCI_INT_CARD_INT;
1969
		else
1970 1971 1972 1973
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1974 1975
		mmiowb();
	}
1976 1977
}

1978
void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1979 1980 1981
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1982

1983 1984 1985
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

1986
	spin_lock_irqsave(&host->lock, flags);
1987 1988 1989 1990 1991
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1992
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1993
	spin_unlock_irqrestore(&host->lock, flags);
1994 1995 1996

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
P
Pierre Ossman 已提交
1997
}
1998
EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
P
Pierre Ossman 已提交
1999

2000 2001
int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
				      struct mmc_ios *ios)
2002
{
2003
	struct sdhci_host *host = mmc_priv(mmc);
2004
	u16 ctrl;
2005
	int ret;
2006

2007 2008 2009 2010 2011 2012
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
2013

2014 2015
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

2016
	switch (ios->signal_voltage) {
2017
	case MMC_SIGNAL_VOLTAGE_330:
2018 2019
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
2020 2021 2022
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2023

2024
		if (!IS_ERR(mmc->supply.vqmmc)) {
2025
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2026
			if (ret) {
J
Joe Perches 已提交
2027 2028
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
2029 2030 2031 2032 2033
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
2034

2035 2036 2037 2038
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
2039

J
Joe Perches 已提交
2040 2041
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
2042 2043 2044

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
2045 2046
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
2047
		if (!IS_ERR(mmc->supply.vqmmc)) {
2048
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2049
			if (ret) {
J
Joe Perches 已提交
2050 2051
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
2052 2053 2054
				return -EIO;
			}
		}
2055 2056 2057 2058 2059

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
2060 2061
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2062

2063 2064 2065 2066
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

2067 2068 2069 2070
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
2071

J
Joe Perches 已提交
2072 2073
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
2074

2075 2076
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
2077 2078
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
2079
		if (!IS_ERR(mmc->supply.vqmmc)) {
2080
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2081
			if (ret) {
J
Joe Perches 已提交
2082 2083
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
2084
				return -EIO;
2085 2086
			}
		}
2087
		return 0;
2088
	default:
2089 2090
		/* No signal voltage switch required */
		return 0;
2091
	}
2092
}
2093
EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
2094

2095 2096 2097 2098 2099
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

2100
	/* Check whether DAT[0] is 0 */
2101 2102
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

2103
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
2104 2105
}

2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

2118
void sdhci_start_tuning(struct sdhci_host *host)
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}
2141
EXPORT_SYMBOL_GPL(sdhci_start_tuning);
2142

2143
void sdhci_end_tuning(struct sdhci_host *host)
2144 2145 2146 2147
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}
2148
EXPORT_SYMBOL_GPL(sdhci_end_tuning);
2149

2150
void sdhci_reset_tuning(struct sdhci_host *host)
2151 2152 2153 2154 2155 2156 2157 2158
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}
2159
EXPORT_SYMBOL_GPL(sdhci_reset_tuning);
2160

2161
static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2180
void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2181 2182
{
	struct mmc_host *mmc = host->mmc;
2183 2184
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2185
	unsigned long flags;
2186
	u32 b = host->sdma_boundary;
2187 2188

	spin_lock_irqsave(&host->lock, flags);
2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2200 2201
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2202
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2203
	else
2204
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

2222
	mmiowb();
2223 2224 2225 2226 2227 2228 2229
	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}
2230
EXPORT_SYMBOL_GPL(sdhci_send_tuning);
2231

Y
Yinbo Zhu 已提交
2232
static int __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
A
Adrian Hunter 已提交
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times.
	 */
	for (i = 0; i < MAX_TUNING_LOOP; i++) {
		u16 ctrl;

2243
		sdhci_send_tuning(host, opcode);
A
Adrian Hunter 已提交
2244 2245 2246 2247

		if (!host->tuning_done) {
			pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
				mmc_hostname(host->mmc));
2248
			sdhci_abort_tuning(host, opcode);
Y
Yinbo Zhu 已提交
2249
			return -ETIMEDOUT;
A
Adrian Hunter 已提交
2250 2251 2252 2253 2254
		}

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
Y
Yinbo Zhu 已提交
2255
				return 0; /* Success! */
A
Adrian Hunter 已提交
2256 2257 2258
			break;
		}

2259 2260 2261
		/* Spec does not require a delay between tuning cycles */
		if (host->tuning_delay > 0)
			mdelay(host->tuning_delay);
A
Adrian Hunter 已提交
2262 2263 2264 2265 2266
	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
Y
Yinbo Zhu 已提交
2267
	return -EAGAIN;
A
Adrian Hunter 已提交
2268 2269
}

2270
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2271
{
2272
	struct sdhci_host *host = mmc_priv(mmc);
2273
	int err = 0;
2274
	unsigned int tuning_count = 0;
2275
	bool hs400_tuning;
2276

2277 2278
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2279 2280 2281
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2282
	/*
W
Weijun Yang 已提交
2283 2284 2285
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2286 2287
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2288
	 */
2289
	switch (host->timing) {
2290
	/* HS400 tuning is done in HS200 mode */
2291
	case MMC_TIMING_MMC_HS400:
2292
		err = -EINVAL;
2293
		goto out;
2294

2295
	case MMC_TIMING_MMC_HS200:
2296 2297 2298 2299 2300 2301 2302 2303
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2304
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
2305
	case MMC_TIMING_UHS_DDR50:
2306 2307 2308
		break;

	case MMC_TIMING_UHS_SDR50:
2309
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2310 2311 2312 2313
			break;
		/* FALLTHROUGH */

	default:
2314
		goto out;
2315 2316
	}

2317
	if (host->ops->platform_execute_tuning) {
2318
		err = host->ops->platform_execute_tuning(host, opcode);
2319
		goto out;
2320 2321
	}

A
Adrian Hunter 已提交
2322
	host->mmc->retune_period = tuning_count;
2323

2324 2325 2326
	if (host->tuning_delay < 0)
		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;

A
Adrian Hunter 已提交
2327
	sdhci_start_tuning(host);
2328

Y
Yinbo Zhu 已提交
2329
	host->tuning_err = __sdhci_execute_tuning(host, opcode);
2330

2331
	sdhci_end_tuning(host);
2332
out:
2333
	host->flags &= ~SDHCI_HS400_TUNING;
A
Adrian Hunter 已提交
2334

2335 2336
	return err;
}
2337
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2338

2339
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2340 2341 2342 2343 2344 2345 2346 2347 2348
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2349 2350 2351 2352 2353 2354 2355 2356
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2357
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2358 2359 2360 2361 2362 2363 2364

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2365
	}
2366 2367
}

2368 2369 2370 2371 2372 2373
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2374
	if (data->host_cookie != COOKIE_UNMAPPED)
2375
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2376
			     mmc_get_dma_dir(data));
2377 2378

	data->host_cookie = COOKIE_UNMAPPED;
2379 2380
}

2381
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2382 2383 2384
{
	struct sdhci_host *host = mmc_priv(mmc);

2385
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2386

2387 2388 2389 2390 2391 2392
	/*
	 * No pre-mapping in the pre hook if we're using the bounce buffer,
	 * for that we would need two bounce buffers since one buffer is
	 * in flight when this is getting called.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
2393
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2394 2395
}

2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2414
static void sdhci_card_event(struct mmc_host *mmc)
2415
{
2416
	struct sdhci_host *host = mmc_priv(mmc);
2417
	unsigned long flags;
2418
	int present;
2419

2420 2421 2422 2423
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2424
	present = mmc->ops->get_cd(mmc);
2425

2426 2427
	spin_lock_irqsave(&host->lock, flags);

2428 2429
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2430
		pr_err("%s: Card removed during transfer!\n",
2431
			mmc_hostname(host->mmc));
2432
		pr_err("%s: Resetting controller.\n",
2433
			mmc_hostname(host->mmc));
2434

2435 2436
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2437

2438
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2439 2440 2441
	}

	spin_unlock_irqrestore(&host->lock, flags);
2442 2443 2444 2445
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2446 2447
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2448
	.set_ios	= sdhci_set_ios,
2449
	.get_cd		= sdhci_get_cd,
2450 2451 2452 2453
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2454
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2455 2456
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2457
	.card_busy	= sdhci_card_busy,
2458 2459 2460 2461 2462 2463 2464 2465
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2466
static bool sdhci_request_done(struct sdhci_host *host)
2467 2468 2469
{
	unsigned long flags;
	struct mmc_request *mrq;
2470
	int i;
2471

2472 2473
	spin_lock_irqsave(&host->lock, flags);

2474 2475
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2476
		if (mrq)
2477
			break;
2478
	}
2479

2480 2481 2482 2483
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2484

2485 2486
	sdhci_del_timer(host, mrq);

2487 2488 2489 2490 2491 2492 2493 2494 2495
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
			if (host->bounce_buffer) {
				/*
				 * On reads, copy the bounced data into the
				 * sglist
				 */
				if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
					unsigned int length = data->bytes_xfered;

					if (length > host->bounce_buffer_size) {
						pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
						       mmc_hostname(host->mmc),
						       host->bounce_buffer_size,
						       data->bytes_xfered);
						/* Cap it down and continue */
						length = host->bounce_buffer_size;
					}
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						DMA_FROM_DEVICE);
					sg_copy_from_buffer(data->sg,
						data->sg_len,
						host->bounce_buffer,
						length);
				} else {
					/* No copying, just switch ownership */
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						mmc_get_dma_dir(data));
				}
			} else {
				/* Unmap the raw data */
				dma_unmap_sg(mmc_dev(host->mmc), data->sg,
					     data->sg_len,
					     mmc_get_dma_dir(data));
			}
2535 2536 2537 2538
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2539 2540 2541 2542
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2543
	if (sdhci_needs_reset(host, mrq)) {
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2555
		/* Some controllers need this kick or reset won't work here */
2556
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2557
			/* This is to force an update */
2558
			host->ops->set_clock(host, host->clock);
2559 2560 2561

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2562 2563
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2564 2565

		host->pending_reset = false;
2566 2567
	}

2568 2569
	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
2570

2571 2572
	host->mrqs_done[i] = NULL;

2573
	mmiowb();
2574 2575 2576
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2577 2578 2579 2580 2581 2582 2583 2584 2585 2586

	return false;
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host *)param;

	while (!sdhci_request_done(host))
		;
2587 2588
}

2589
static void sdhci_timeout_timer(struct timer_list *t)
2590 2591 2592 2593
{
	struct sdhci_host *host;
	unsigned long flags;

2594
	host = from_timer(host, t, timer);
2595 2596 2597

	spin_lock_irqsave(&host->lock, flags);

2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}

2611
static void sdhci_timeout_data_timer(struct timer_list *t)
2612 2613 2614 2615
{
	struct sdhci_host *host;
	unsigned long flags;

2616
	host = from_timer(host, t, data_timer);
2617 2618 2619 2620 2621

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2622 2623
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2624 2625 2626
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2627
			host->data->error = -ETIMEDOUT;
2628
			sdhci_finish_data(host);
2629 2630 2631
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2632
		} else {
2633 2634
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2635 2636 2637
		}
	}

2638
	mmiowb();
2639 2640 2641 2642 2643 2644 2645 2646 2647
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2648
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2649 2650
{
	if (!host->cmd) {
2651 2652 2653 2654 2655 2656 2657
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2658 2659
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2660 2661 2662 2663
		sdhci_dumpregs(host);
		return;
	}

2664 2665 2666 2667 2668 2669
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2670

2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2688
		sdhci_finish_mrq(host, host->cmd->mrq);
2689 2690 2691 2692
		return;
	}

	if (intmask & SDHCI_INT_RESPONSE)
2693
		sdhci_finish_command(host);
2694 2695
}

2696
static void sdhci_adma_show_error(struct sdhci_host *host)
2697
{
2698
	void *desc = host->adma_table;
2699 2700 2701 2702

	sdhci_dumpregs(host);

	while (true) {
2703 2704 2705
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
2706 2707
			DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_hi),
2708 2709 2710 2711
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
2712 2713
			DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_lo),
2714 2715
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2716

2717
		desc += host->desc_sz;
2718

2719
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2720 2721 2722 2723
			break;
	}
}

2724 2725
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2726
	u32 command;
2727

2728 2729
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2730 2731 2732
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2733 2734 2735 2736 2737 2738
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2739
	if (!host->data) {
2740 2741
		struct mmc_command *data_cmd = host->data_cmd;

2742
		/*
2743 2744 2745
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2746
		 */
2747
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2748
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2749
				host->data_cmd = NULL;
2750
				data_cmd->error = -ETIMEDOUT;
2751
				sdhci_finish_mrq(host, data_cmd->mrq);
2752 2753
				return;
			}
2754
			if (intmask & SDHCI_INT_DATA_END) {
2755
				host->data_cmd = NULL;
2756 2757 2758 2759 2760
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2761 2762 2763
				if (host->cmd == data_cmd)
					return;

2764
				sdhci_finish_mrq(host, data_cmd->mrq);
2765 2766 2767
				return;
			}
		}
2768

2769 2770 2771 2772 2773 2774 2775 2776
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2777 2778
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2779 2780 2781 2782 2783 2784
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2785
		host->data->error = -ETIMEDOUT;
2786 2787 2788 2789 2790
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2791
		host->data->error = -EILSEQ;
2792
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2793
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2794
		sdhci_adma_show_error(host);
2795
		host->data->error = -EIO;
2796 2797
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2798
	}
2799

P
Pierre Ossman 已提交
2800
	if (host->data->error)
2801 2802
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2803
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2804 2805
			sdhci_transfer_pio(host);

2806 2807 2808 2809
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2810 2811 2812 2813
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2814
		 */
2815 2816
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
2817 2818

			dmastart = sdhci_sdma_address(host);
2819 2820 2821 2822 2823 2824 2825 2826
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
2827 2828
			DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
			    dmastart, host->data->bytes_xfered, dmanow);
2829 2830
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2831

2832
		if (intmask & SDHCI_INT_DATA_END) {
2833
			if (host->cmd == host->data_cmd) {
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2844 2845 2846
	}
}

2847
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2848
{
2849
	irqreturn_t result = IRQ_NONE;
2850
	struct sdhci_host *host = dev_id;
2851
	u32 intmask, mask, unexpected = 0;
2852
	int max_loops = 16;
2853 2854 2855

	spin_lock(&host->lock);

2856
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2857
		spin_unlock(&host->lock);
2858
		return IRQ_NONE;
2859 2860
	}

2861
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2862
	if (!intmask || intmask == 0xffffffff) {
2863 2864 2865 2866
		result = IRQ_NONE;
		goto out;
	}

2867
	do {
A
Adrian Hunter 已提交
2868 2869 2870 2871 2872 2873 2874 2875
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

2876 2877 2878 2879
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2880

2881 2882 2883
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2884

2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2896 2897 2898 2899 2900 2901
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2902 2903 2904

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2905 2906 2907 2908

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2909
		}
2910

2911
		if (intmask & SDHCI_INT_CMD_MASK)
2912
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2913

2914 2915
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2916

2917 2918 2919
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2920

2921 2922 2923
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

2924 2925
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
2926 2927 2928 2929
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2930

2931 2932 2933
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2934
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2935

2936 2937 2938 2939
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
A
Adrian Hunter 已提交
2940
cont:
2941 2942
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2943

2944 2945
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2946 2947 2948
out:
	spin_unlock(&host->lock);

2949 2950 2951 2952 2953
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2954

2955 2956 2957
	return result;
}

2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2969
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2970 2971 2972 2973
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
2974 2975
	}

2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2988 2989 2990 2991 2992 2993 2994
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2995 2996 2997 2998 2999 3000 3001 3002

static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
{
	return mmc_card_is_removable(host->mmc) &&
	       !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	       !mmc_can_gpio_cd(host->mmc);
}

3003 3004 3005 3006 3007 3008 3009 3010
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
3011
static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3012
{
3013 3014 3015 3016
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
		  SDHCI_WAKE_ON_INT;
	u32 irq_val = 0;
	u8 wake_val = 0;
K
Kevin Liu 已提交
3017 3018
	u8 val;

3019
	if (sdhci_cd_irq_can_wakeup(host)) {
3020 3021
		wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
		irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
3022
	}
3023

3024 3025 3026 3027 3028 3029 3030
	if (mmc_card_wake_sdio_irq(host->mmc)) {
		wake_val |= SDHCI_WAKE_ON_INT;
		irq_val |= SDHCI_INT_CARD_INT;
	}

	if (!irq_val)
		return false;
3031 3032 3033 3034

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	val |= wake_val;
K
Kevin Liu 已提交
3035
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3036

3037
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3038 3039 3040 3041

	host->irq_wake_enabled = !enable_irq_wake(host->irq);

	return host->irq_wake_enabled;
K
Kevin Liu 已提交
3042 3043
}

3044
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3045 3046 3047 3048 3049 3050 3051 3052
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3053 3054 3055 3056

	disable_irq_wake(host->irq);

	host->irq_wake_enabled = false;
K
Kevin Liu 已提交
3057
}
3058

3059
int sdhci_suspend_host(struct sdhci_host *host)
3060
{
3061 3062
	sdhci_disable_card_detection(host);

3063
	mmc_retune_timer_stop(host->mmc);
3064

3065 3066
	if (!device_may_wakeup(mmc_dev(host->mmc)) ||
	    !sdhci_enable_irq_wakeups(host)) {
3067 3068 3069
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
3070 3071
		free_irq(host->irq, host);
	}
3072

3073
	return 0;
3074 3075
}

3076
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3077

3078 3079
int sdhci_resume_host(struct sdhci_host *host)
{
3080
	struct mmc_host *mmc = host->mmc;
3081
	int ret = 0;
3082

3083
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3084 3085 3086
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
3087

3088 3089 3090 3091 3092 3093
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
3094
		mmc->ops->set_ios(mmc, &mmc->ios);
3095 3096 3097 3098
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
3099

3100 3101 3102
	if (host->irq_wake_enabled) {
		sdhci_disable_irq_wakeups(host);
	} else {
3103 3104 3105 3106 3107 3108 3109
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	}

3110 3111
	sdhci_enable_card_detection(host);

3112
	return ret;
3113 3114
}

3115
EXPORT_SYMBOL_GPL(sdhci_resume_host);
3116 3117 3118 3119 3120

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

3121
	mmc_retune_timer_stop(host->mmc);
3122 3123

	spin_lock_irqsave(&host->lock, flags);
3124 3125 3126
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3127 3128
	spin_unlock_irqrestore(&host->lock, flags);

3129
	synchronize_hardirq(host->irq);
3130 3131 3132 3133 3134

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

3135
	return 0;
3136 3137 3138 3139 3140
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
3141
	struct mmc_host *mmc = host->mmc;
3142
	unsigned long flags;
3143
	int host_flags = host->flags;
3144 3145 3146 3147 3148 3149 3150 3151

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

3152 3153
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
	    mmc->ios.power_mode != MMC_POWER_OFF) {
3154 3155 3156 3157 3158
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
3159

3160 3161 3162 3163 3164 3165
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
3166

3167 3168 3169 3170
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
3171

3172 3173 3174 3175 3176
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
3177
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
3178 3179 3180 3181 3182 3183 3184
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

3185
	return 0;
3186 3187 3188
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

3189
#endif /* CONFIG_PM */
3190

A
Adrian Hunter 已提交
3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

3213
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
A
Adrian Hunter 已提交
3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
	sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3304 3305
/*****************************************************************************\
 *                                                                           *
3306
 * Device allocation/registration                                            *
3307 3308 3309
 *                                                                           *
\*****************************************************************************/

3310 3311
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3312 3313 3314 3315
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3316
	WARN_ON(dev == NULL);
3317

3318
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3319
	if (!mmc)
3320
		return ERR_PTR(-ENOMEM);
3321 3322 3323

	host = mmc_priv(mmc);
	host->mmc = mmc;
3324 3325
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3326

3327 3328
	host->flags = SDHCI_SIGNALING_330;

A
Adrian Hunter 已提交
3329 3330 3331
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3332 3333
	host->tuning_delay = -1;

3334 3335
	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;

3336 3337 3338 3339 3340 3341 3342
	/*
	 * The DMA table descriptor count is calculated as the maximum
	 * number of segments times 2, to allow for an alignment
	 * descriptor for each segment, plus 1 for a nop end descriptor.
	 */
	host->adma_table_cnt = SDHCI_MAX_SEGS * 2 + 1;

3343 3344
	return host;
}
3345

3346
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3347

3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3378 3379 3380
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;
3381 3382
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

3397 3398 3399 3400 3401
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3402 3403 3404 3405 3406 3407
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3408 3409 3410 3411 3412 3413 3414
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3415 3416 3417 3418

	if (host->version < SDHCI_SPEC_300)
		return;

3419 3420 3421 3422 3423 3424 3425
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3426 3427 3428
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490
static int sdhci_allocate_bounce_buffer(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	unsigned int max_blocks;
	unsigned int bounce_size;
	int ret;

	/*
	 * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
	 * has diminishing returns, this is probably because SD/MMC
	 * cards are usually optimized to handle this size of requests.
	 */
	bounce_size = SZ_64K;
	/*
	 * Adjust downwards to maximum request size if this is less
	 * than our segment size, else hammer down the maximum
	 * request size to the maximum buffer size.
	 */
	if (mmc->max_req_size < bounce_size)
		bounce_size = mmc->max_req_size;
	max_blocks = bounce_size / 512;

	/*
	 * When we just support one segment, we can get significant
	 * speedups by the help of a bounce buffer to group scattered
	 * reads/writes together.
	 */
	host->bounce_buffer = devm_kmalloc(mmc->parent,
					   bounce_size,
					   GFP_KERNEL);
	if (!host->bounce_buffer) {
		pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
		       mmc_hostname(mmc),
		       bounce_size);
		/*
		 * Exiting with zero here makes sure we proceed with
		 * mmc->max_segs == 1.
		 */
		return 0;
	}

	host->bounce_addr = dma_map_single(mmc->parent,
					   host->bounce_buffer,
					   bounce_size,
					   DMA_BIDIRECTIONAL);
	ret = dma_mapping_error(mmc->parent, host->bounce_addr);
	if (ret)
		/* Again fall back to max_segs == 1 */
		return 0;
	host->bounce_buffer_size = bounce_size;

	/* Lie about this since we're bouncing */
	mmc->max_segs = max_blocks;
	mmc->max_seg_size = bounce_size;
	mmc->max_req_size = bounce_size;

	pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
		mmc_hostname(mmc), max_blocks, bounce_size);

	return 0;
}

3491
int sdhci_setup_host(struct sdhci_host *host)
3492 3493
{
	struct mmc_host *mmc;
3494 3495
	u32 max_current_caps;
	unsigned int ocr_avail;
3496
	unsigned int override_timeout_clk;
3497
	u32 max_clk;
3498
	int ret;
3499

3500 3501 3502
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3503

3504
	mmc = host->mmc;
3505

3506 3507 3508 3509 3510 3511 3512
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
3513
	if (ret)
3514 3515
		return ret;

3516 3517 3518 3519 3520 3521 3522
	DBG("Version:   0x%08x | Present:  0x%08x\n",
	    sdhci_readw(host, SDHCI_HOST_VERSION),
	    sdhci_readl(host, SDHCI_PRESENT_STATE));
	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
	    sdhci_readl(host, SDHCI_CAPABILITIES),
	    sdhci_readl(host, SDHCI_CAPABILITIES_1));

3523
	sdhci_read_caps(host);
3524

3525 3526
	override_timeout_clk = host->timeout_clk;

3527
	if (host->version > SDHCI_SPEC_420) {
3528 3529
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3530 3531
	}

3532
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3533
		host->flags |= SDHCI_USE_SDMA;
3534
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3535
		DBG("Controller doesn't have SDMA capability\n");
3536
	else
3537
		host->flags |= SDHCI_USE_SDMA;
3538

3539
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3540
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3541
		DBG("Disabling DMA as it is marked broken\n");
3542
		host->flags &= ~SDHCI_USE_SDMA;
3543 3544
	}

3545
	if ((host->version >= SDHCI_SPEC_200) &&
3546
		(host->caps & SDHCI_CAN_DO_ADMA2))
3547
		host->flags |= SDHCI_USE_ADMA;
3548 3549 3550 3551 3552 3553 3554

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3555 3556 3557 3558 3559 3560 3561
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
3562
	if (host->caps & SDHCI_CAN_64BIT)
3563 3564
		host->flags |= SDHCI_USE_64_BIT_DMA;

3565
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3577 3578 3579
		}
	}

3580 3581 3582 3583
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3584
	if (host->flags & SDHCI_USE_ADMA) {
3585 3586 3587
		dma_addr_t dma;
		void *buf;

3588
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
3589
			host->adma_table_sz = host->adma_table_cnt *
3590 3591 3592
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
3593
			host->adma_table_sz = host->adma_table_cnt *
3594 3595 3596
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3597

3598
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3599 3600 3601
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3602
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3603 3604
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3605 3606
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3607 3608
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3609
			host->flags &= ~SDHCI_USE_ADMA;
3610 3611 3612 3613 3614
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3615

3616 3617 3618
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3619 3620
	}

3621 3622 3623 3624 3625
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3626
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3627
		host->dma_mask = DMA_BIT_MASK(64);
3628
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3629
	}
3630

3631
	if (host->version >= SDHCI_SPEC_300)
3632
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3633 3634
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3635
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3636 3637
			>> SDHCI_CLOCK_BASE_SHIFT;

3638
	host->max_clk *= 1000000;
3639 3640
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3641
		if (!host->ops->get_max_clock) {
3642 3643
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3644 3645
			ret = -ENODEV;
			goto undma;
3646 3647
		}
		host->max_clk = host->ops->get_max_clock(host);
3648
	}
3649

3650 3651 3652 3653
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3654
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3666 3667 3668
	/*
	 * Set host parameters.
	 */
3669 3670
	max_clk = host->max_clk;

3671
	if (host->ops->get_min_clock)
3672
		mmc->f_min = host->ops->get_min_clock(host);
3673 3674 3675
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3676
			max_clk = host->max_clk * host->clk_mul;
3677 3678 3679
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3680
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3681

3682
	if (!mmc->f_max || mmc->f_max > max_clk)
3683 3684
		mmc->f_max = max_clk;

3685
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3686
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3687
					SDHCI_TIMEOUT_CLK_SHIFT;
3688 3689 3690 3691

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

3692
		if (host->timeout_clk == 0) {
3693
			if (!host->ops->get_timeout_clock) {
3694 3695
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3696 3697
				ret = -ENODEV;
				goto undma;
3698
			}
3699

3700 3701 3702 3703
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
3704

3705 3706 3707
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3708
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3709
			host->ops->get_max_timeout_count(host) : 1 << 27;
3710 3711
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3712

3713 3714 3715 3716
	if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
	    !host->ops->get_max_timeout_count)
		mmc->max_busy_timeout = 0;

3717
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3718
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3719 3720 3721

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3722

3723
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3724
	if ((host->version >= SDHCI_SPEC_300) &&
3725
	    ((host->flags & SDHCI_USE_ADMA) ||
3726 3727
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3728
		host->flags |= SDHCI_AUTO_CMD23;
3729
		DBG("Auto-CMD23 available\n");
3730
	} else {
3731
		DBG("Auto-CMD23 unavailable\n");
3732 3733
	}

3734 3735 3736 3737 3738 3739 3740
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3741
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3742
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3743

3744 3745 3746
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3747
	if (host->caps & SDHCI_CAN_DO_HISPD)
3748
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3749

3750
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3751
	    mmc_card_is_removable(mmc) &&
3752
	    mmc_gpio_get_cd(host->mmc) < 0)
3753 3754
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3755 3756
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
3757 3758

		/* If vqmmc provides no 1.8V signalling, then there's no UHS */
3759 3760
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3761 3762 3763
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3764 3765 3766 3767 3768 3769

		/* In eMMC case vqmmc might be a fixed 1.8V regulator */
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 2700000,
						    3600000))
			host->flags &= ~SDHCI_SIGNALING_330;

3770 3771 3772
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3773
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3774
		}
3775
	}
3776

3777 3778 3779
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
3780 3781 3782 3783 3784 3785 3786 3787 3788 3789
		/*
		 * The SDHCI controller in a SoC might support HS200/HS400
		 * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
		 * but if the board is modeled such that the IO lines are not
		 * connected to 1.8v then HS200/HS400 cannot be supported.
		 * Disable HS200/HS400 if the board does not have 1.8v connected
		 * to the IO lines. (Applicable for other modes in 1.8v)
		 */
		mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
		mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
3790
	}
3791

3792
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3793 3794
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3795 3796 3797
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3798
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3799
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3800 3801 3802
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3803
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3804
			mmc->caps2 |= MMC_CAP2_HS200;
3805
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3806
		mmc->caps |= MMC_CAP_UHS_SDR50;
3807
	}
3808

3809
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3810
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3811 3812
		mmc->caps2 |= MMC_CAP2_HS400;

3813 3814 3815 3816 3817 3818
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3819 3820
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3821 3822
		mmc->caps |= MMC_CAP_UHS_DDR50;

3823
	/* Does the host need tuning for SDR50? */
3824
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3825 3826
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3827
	/* Driver Type(s) (A, C, D) supported by the host */
3828
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3829
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3830
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3831
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3832
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3833 3834
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3835
	/* Initial value for re-tuning timer count */
3836 3837
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3838 3839 3840 3841 3842 3843 3844 3845 3846

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3847
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3848 3849
			     SDHCI_RETUNING_MODE_SHIFT;

3850
	ocr_avail = 0;
3851

3852 3853 3854 3855 3856 3857 3858 3859
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3860
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3861
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3875

3876
	if (host->caps & SDHCI_CAN_VDD_330) {
3877
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3878

A
Aaron Lu 已提交
3879
		mmc->max_current_330 = ((max_current_caps &
3880 3881 3882 3883
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3884
	if (host->caps & SDHCI_CAN_VDD_300) {
3885
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3886

A
Aaron Lu 已提交
3887
		mmc->max_current_300 = ((max_current_caps &
3888 3889 3890 3891
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3892
	if (host->caps & SDHCI_CAN_VDD_180) {
3893 3894
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3895
		mmc->max_current_180 = ((max_current_caps &
3896 3897 3898 3899 3900
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3901 3902 3903 3904 3905
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3906
	if (mmc->ocr_avail)
3907
		ocr_avail = mmc->ocr_avail;
3908

3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3921 3922

	if (mmc->ocr_avail == 0) {
3923 3924
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3925 3926
		ret = -ENODEV;
		goto unreg;
3927 3928
	}

3929 3930 3931 3932 3933 3934 3935 3936 3937
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3938 3939
	spin_lock_init(&host->lock);

3940 3941 3942 3943 3944 3945 3946
	/*
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
	 */
	mmc->max_req_size = 524288;

3947
	/*
3948 3949
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3950
	 */
3951
	if (host->flags & SDHCI_USE_ADMA) {
3952
		mmc->max_segs = SDHCI_MAX_SEGS;
3953
	} else if (host->flags & SDHCI_USE_SDMA) {
3954
		mmc->max_segs = 1;
3955 3956 3957 3958 3959 3960 3961
		if (swiotlb_max_segment()) {
			unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
						IO_TLB_SEGSIZE;
			mmc->max_req_size = min(mmc->max_req_size,
						max_req_size);
		}
	} else { /* PIO */
3962
		mmc->max_segs = SDHCI_MAX_SEGS;
3963
	}
3964 3965 3966

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3967 3968
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3969
	 */
3970 3971 3972 3973 3974 3975
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3976
		mmc->max_seg_size = mmc->max_req_size;
3977
	}
3978

3979 3980 3981 3982
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3983 3984 3985
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3986
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
3987 3988
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3989 3990
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3991 3992 3993 3994 3995
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3996

3997 3998 3999
	/*
	 * Maximum block count.
	 */
4000
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
4001

4002 4003 4004 4005 4006 4007 4008
	if (mmc->max_segs == 1) {
		/* This may alter mmc->*_blk_* parameters */
		ret = sdhci_allocate_bounce_buffer(host);
		if (ret)
			return ret;
	}

4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

4042 4043 4044 4045 4046
int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

4047 4048 4049 4050 4051 4052
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

4053 4054
	timer_setup(&host->timer, sdhci_timeout_timer, 0);
	timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4055

4056
	init_waitqueue_head(&host->buf_ready_int);
4057

4058 4059
	sdhci_init(host, 0);

4060 4061
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
4062 4063 4064
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
4065
		goto untasklet;
4066
	}
4067

4068
	ret = sdhci_led_register(host);
4069 4070 4071
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
4072
		goto unirq;
4073
	}
4074

4075 4076
	mmiowb();

4077 4078 4079
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
4080

4081
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4082
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4083 4084
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4085
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4086

4087 4088
	sdhci_enable_card_detection(host);

4089 4090
	return 0;

4091
unled:
4092
	sdhci_led_unregister(host);
4093
unirq:
4094
	sdhci_do_reset(host, SDHCI_RESET_ALL);
4095 4096
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4097
	free_irq(host->irq, host);
4098
untasklet:
4099
	tasklet_kill(&host->finish_tasklet);
4100

4101 4102
	return ret;
}
4103 4104 4105 4106 4107 4108 4109 4110 4111
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
4112

4113 4114 4115 4116 4117 4118 4119 4120 4121 4122
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
4123
}
4124
EXPORT_SYMBOL_GPL(sdhci_add_host);
4125

P
Pierre Ossman 已提交
4126
void sdhci_remove_host(struct sdhci_host *host, int dead)
4127
{
4128
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
4129 4130 4131 4132 4133 4134 4135
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

4136
		if (sdhci_has_requests(host)) {
4137
			pr_err("%s: Controller removed during "
4138
				" transfer!\n", mmc_hostname(mmc));
4139
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
4140 4141 4142 4143 4144
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

4145 4146
	sdhci_disable_card_detection(host);

4147
	mmc_remove_host(mmc);
4148

4149
	sdhci_led_unregister(host);
4150

P
Pierre Ossman 已提交
4151
	if (!dead)
4152
		sdhci_do_reset(host, SDHCI_RESET_ALL);
4153

4154 4155
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4156 4157 4158
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
4159
	del_timer_sync(&host->data_timer);
4160 4161

	tasklet_kill(&host->finish_tasklet);
4162

4163 4164
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
4165

4166
	if (host->align_buffer)
4167 4168 4169
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
4170

4171
	host->adma_table = NULL;
4172
	host->align_buffer = NULL;
4173 4174
}

4175
EXPORT_SYMBOL_GPL(sdhci_remove_host);
4176

4177
void sdhci_free_host(struct sdhci_host *host)
4178
{
4179
	mmc_free_host(host->mmc);
4180 4181
}

4182
EXPORT_SYMBOL_GPL(sdhci_free_host);
4183 4184 4185 4186 4187 4188 4189 4190 4191

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
4192
	pr_info(DRIVER_NAME
4193
		": Secure Digital Host Controller Interface driver\n");
4194
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4195

4196
	return 0;
4197 4198 4199 4200 4201 4202 4203 4204 4205
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

4206
module_param(debug_quirks, uint, 0444);
4207
module_param(debug_quirks2, uint, 0444);
4208

4209
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4210
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4211
MODULE_LICENSE("GPL");
4212

4213
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4214
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");