sdhci.c 53.1 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/dma-mapping.h>
20
#include <linux/slab.h>
21
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
22
#include <linux/regulator/consumer.h>
23

24 25
#include <linux/leds.h>

26
#include <linux/mmc/mmc.h>
27 28 29 30 31 32 33
#include <linux/mmc/host.h>

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
34
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
35

36 37 38 39 40
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

41
static unsigned int debug_quirks = 0;
42

43 44 45 46 47 48 49
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);

static void sdhci_dumpregs(struct sdhci_host *host)
{
50 51
	printk(KERN_DEBUG DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
		mmc_hostname(host->mmc));
52 53

	printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
54 55
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
56
	printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
57 58
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
59
	printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
60 61
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
62
	printk(KERN_DEBUG DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
63 64
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
65
	printk(KERN_DEBUG DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
66 67
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
68
	printk(KERN_DEBUG DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
69 70
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
71
	printk(KERN_DEBUG DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
72 73
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
74
	printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
75 76
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
77
	printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
78 79
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
80
	printk(KERN_DEBUG DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
81
		sdhci_readl(host, SDHCI_CAPABILITIES),
82 83 84
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
	printk(KERN_DEBUG DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
		sdhci_readw(host, SDHCI_COMMAND),
85
		sdhci_readl(host, SDHCI_MAX_CURRENT));
86

87 88 89 90 91
	if (host->flags & SDHCI_USE_ADMA)
		printk(KERN_DEBUG DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

92 93 94 95 96 97 98 99 100
	printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
{
	u32 ier;

	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	ier &= ~clear;
	ier |= set;
	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, 0, irqs);
}

static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, irqs, 0);
}

static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
	u32 irqs = SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT;

126 127 128
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return;

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
	if (enable)
		sdhci_unmask_irqs(host, irqs);
	else
		sdhci_mask_irqs(host, irqs);
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

145 146
static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
147
	unsigned long timeout;
148
	u32 uninitialized_var(ier);
149

150
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
151
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
152 153 154 155
			SDHCI_CARD_PRESENT))
			return;
	}

156 157 158
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		ier = sdhci_readl(host, SDHCI_INT_ENABLE);

159
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
160

161
	if (mask & SDHCI_RESET_ALL)
162 163
		host->clock = 0;

164 165 166 167
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
168
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
169
		if (timeout == 0) {
P
Pierre Ossman 已提交
170
			printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
171 172 173 174 175 176
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
177
	}
178 179 180

	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
181 182
}

183 184 185
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
186
{
187 188 189 190
	if (soft)
		sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
	else
		sdhci_reset(host, SDHCI_RESET_ALL);
191

192 193
	sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
		SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
194 195
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
196
		SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
197 198 199 200 201 202

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
203
}
204

205 206
static void sdhci_reinit(struct sdhci_host *host)
{
207
	sdhci_init(host, 0);
208
	sdhci_enable_card_detection(host);
209 210 211 212 213 214
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

215
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
216
	ctrl |= SDHCI_CTRL_LED;
217
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
218 219 220 221 222 223
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

224
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
225
	ctrl &= ~SDHCI_CTRL_LED;
226
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
227 228
}

229
#ifdef SDHCI_USE_LEDS_CLASS
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);

	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

247 248 249 250 251 252
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
253
static void sdhci_read_block_pio(struct sdhci_host *host)
254
{
255 256
	unsigned long flags;
	size_t blksize, len, chunk;
257
	u32 uninitialized_var(scratch);
258
	u8 *buf;
259

P
Pierre Ossman 已提交
260
	DBG("PIO reading\n");
261

P
Pierre Ossman 已提交
262
	blksize = host->data->blksz;
263
	chunk = 0;
264

265
	local_irq_save(flags);
266

P
Pierre Ossman 已提交
267
	while (blksize) {
268 269
		if (!sg_miter_next(&host->sg_miter))
			BUG();
270

271
		len = min(host->sg_miter.length, blksize);
272

273 274
		blksize -= len;
		host->sg_miter.consumed = len;
275

276
		buf = host->sg_miter.addr;
277

278 279
		while (len) {
			if (chunk == 0) {
280
				scratch = sdhci_readl(host, SDHCI_BUFFER);
281
				chunk = 4;
P
Pierre Ossman 已提交
282
			}
283 284 285 286 287 288 289

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
290
		}
P
Pierre Ossman 已提交
291
	}
292 293 294 295

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
296
}
297

P
Pierre Ossman 已提交
298 299
static void sdhci_write_block_pio(struct sdhci_host *host)
{
300 301 302 303
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
304

P
Pierre Ossman 已提交
305 306 307
	DBG("PIO writing\n");

	blksize = host->data->blksz;
308 309
	chunk = 0;
	scratch = 0;
310

311
	local_irq_save(flags);
312

P
Pierre Ossman 已提交
313
	while (blksize) {
314 315
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
316

317 318 319 320 321 322
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
323

324 325 326 327 328 329 330 331
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
332
				sdhci_writel(host, scratch, SDHCI_BUFFER);
333 334
				chunk = 0;
				scratch = 0;
335 336 337
			}
		}
	}
338 339 340 341

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
342 343 344 345 346 347 348 349
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

350
	if (host->blocks == 0)
P
Pierre Ossman 已提交
351 352 353 354 355 356 357
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

358 359 360 361 362 363 364 365 366
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

367
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
368 369 370
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
371 372 373 374
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
375

376 377
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
378 379
			break;
	}
380

P
Pierre Ossman 已提交
381
	DBG("PIO transfer complete.\n");
382 383
}

384 385 386 387 388 389 390 391 392 393 394 395
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
	return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
	kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
	local_irq_restore(*flags);
}

B
Ben Dooks 已提交
396 397
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
398 399
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
400

401 402
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
403

404 405 406 407
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
408 409
}

410
static int sdhci_adma_table_pre(struct sdhci_host *host,
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
443
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
444
		goto fail;
445 446 447 448
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
449 450
	if (host->sg_count == 0)
		goto unmap_align;
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
472
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
473 474 475 476
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
477 478
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
479 480 481 482 483 484 485 486 487 488 489 490 491 492

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
493 494
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
495 496 497 498 499 500 501 502 503
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

504 505 506 507 508 509 510 511 512 513 514 515
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
		if (desc != host->adma_desc) {
			desc -= 8;
			desc[0] |= 0x2; /* end */
		}
	} else {
		/*
		* Add a terminating entry.
		*/
516

517 518 519
		/* nop, end, valid */
		sdhci_set_adma_desc(desc, 0, 0, 0x3);
	}
520 521 522 523 524 525 526 527 528 529 530

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
531
	if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
532
		goto unmap_entries;
533
	BUG_ON(host->adma_addr & 0x3);
534 535 536 537 538 539 540 541 542 543 544

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
580
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
581 582 583 584 585 586 587 588 589 590 591 592
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

593
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
594
{
595
	u8 count;
596
	struct mmc_data *data = cmd->data;
597
	unsigned target_timeout, current_timeout;
598

599 600 601 602 603 604
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
605
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
606
		return 0xE;
607

608 609 610
	/* Unspecified timeout, assume max */
	if (!data && !cmd->cmd_timeout_ms)
		return 0xE;
611

612 613 614 615 616 617
	/* timeout in us */
	if (!data)
		target_timeout = cmd->cmd_timeout_ms * 1000;
	else
		target_timeout = data->timeout_ns / 1000 +
			data->timeout_clks / host->clock;
618

619 620 621
	if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
		host->timeout_clk = host->clock / 1000;

622 623 624 625 626 627 628 629 630 631
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
632
	BUG_ON(!host->timeout_clk);
633 634 635 636 637 638 639 640 641 642
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
643 644
		printk(KERN_WARNING "%s: Too large timeout requested for CMD%d!\n",
		       mmc_hostname(host->mmc), cmd->opcode);
645 646 647
		count = 0xE;
	}

648 649 650
	return count;
}

651 652 653 654 655 656 657 658 659 660 661
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
		sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
	else
		sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
}

662
static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
663 664
{
	u8 count;
665
	u8 ctrl;
666
	struct mmc_data *data = cmd->data;
667
	int ret;
668 669 670

	WARN_ON(host->data);

671 672 673 674 675 676
	if (data || (cmd->flags & MMC_RSP_BUSY)) {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}

	if (!data)
677 678 679 680 681 682 683 684 685
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
686
	host->data->bytes_xfered = 0;
687

688
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
689 690
		host->flags |= SDHCI_REQ_USE_DMA;

691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
719 720 721 722 723 724
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

755 756 757 758 759 760 761 762 763
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
764
				host->flags &= ~SDHCI_REQ_USE_DMA;
765
			} else {
766 767
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
768 769
			}
		} else {
770
			int sg_cnt;
771

772
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
773 774 775 776
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
777
			if (sg_cnt == 0) {
778 779 780 781 782
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
783
				host->flags &= ~SDHCI_REQ_USE_DMA;
784
			} else {
785
				WARN_ON(sg_cnt != 1);
786 787
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
788 789 790 791
			}
		}
	}

792 793 794 795 796 797
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
798
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
799 800 801 802 803 804
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
805
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
806 807
	}

808
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
809 810 811 812 813 814 815 816
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
817
		host->blocks = data->blocks;
818
	}
819

820 821
	sdhci_set_transfer_irqs(host);

822 823 824
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
825
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
826 827 828 829 830 831 832 833 834 835
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
	struct mmc_data *data)
{
	u16 mode;

	if (data == NULL)
		return;

836 837
	WARN_ON(!host->data);

838
	mode = SDHCI_TRNS_BLK_CNT_EN;
839 840 841 842 843 844
	if (data->blocks > 1) {
		if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
			mode |= SDHCI_TRNS_MULTI | SDHCI_TRNS_ACMD12;
		else
			mode |= SDHCI_TRNS_MULTI;
	}
845 846
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
847
	if (host->flags & SDHCI_REQ_USE_DMA)
848 849
		mode |= SDHCI_TRNS_DMA;

850
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
851 852 853 854 855 856 857 858 859 860 861
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

862
	if (host->flags & SDHCI_REQ_USE_DMA) {
863 864 865 866 867 868 869
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
870 871 872
	}

	/*
873 874 875 876 877
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
878
	 */
879 880
	if (data->error)
		data->bytes_xfered = 0;
881
	else
882
		data->bytes_xfered = data->blksz * data->blocks;
883 884 885 886 887 888

	if (data->stop) {
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
889
		if (data->error) {
890 891 892 893 894 895 896 897 898 899 900 901
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
902
	u32 mask;
903
	unsigned long timeout;
904 905 906 907

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
908
	timeout = 10;
909 910 911 912 913 914 915 916 917 918

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

919
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
920
		if (timeout == 0) {
921
			printk(KERN_ERR "%s: Controller never released "
P
Pierre Ossman 已提交
922
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
923
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
924
			cmd->error = -EIO;
925 926 927
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
928 929 930
		timeout--;
		mdelay(1);
	}
931 932 933 934 935

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

936
	sdhci_prepare_data(host, cmd);
937

938
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
939

940 941
	sdhci_set_transfer_mode(host, cmd->data);

942
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
P
Pierre Ossman 已提交
943
		printk(KERN_ERR "%s: Unsupported response type!\n",
944
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
945
		cmd->error = -EINVAL;
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
	if (cmd->data)
		flags |= SDHCI_CMD_DATA;

966
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
967 968 969 970 971 972 973 974 975 976 977 978
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
979
				host->cmd->resp[i] = sdhci_readl(host,
980 981 982
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
983
						sdhci_readb(host,
984 985 986
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
987
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
988 989 990
		}
	}

P
Pierre Ossman 已提交
991
	host->cmd->error = 0;
992

993 994 995 996
	if (host->data && host->data_early)
		sdhci_finish_data(host);

	if (!host->cmd->data)
997 998 999 1000 1001 1002 1003 1004 1005
		tasklet_schedule(&host->finish_tasklet);

	host->cmd = NULL;
}

static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	int div;
	u16 clk;
1006
	unsigned long timeout;
1007 1008 1009 1010

	if (clock == host->clock)
		return;

1011 1012 1013 1014 1015 1016
	if (host->ops->set_clock) {
		host->ops->set_clock(host, clock);
		if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
			return;
	}

1017
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1018 1019 1020 1021

	if (clock == 0)
		goto out;

1022 1023 1024 1025 1026
	if (host->version >= SDHCI_SPEC_300) {
		/* Version 3.00 divisors must be a multiple of 2. */
		if (host->max_clk <= clock)
			div = 1;
		else {
1027
			for (div = 2; div < SDHCI_MAX_DIV_SPEC_300; div += 2) {
1028 1029 1030 1031 1032 1033
				if ((host->max_clk / div) <= clock)
					break;
			}
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1034
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1035 1036 1037
			if ((host->max_clk / div) <= clock)
				break;
		}
1038 1039 1040
	}
	div >>= 1;

1041 1042 1043
	clk = (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1044
	clk |= SDHCI_CLOCK_INT_EN;
1045
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1046

1047 1048
	/* Wait max 20 ms */
	timeout = 20;
1049
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1050 1051
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
1052 1053
			printk(KERN_ERR "%s: Internal clock never "
				"stabilised.\n", mmc_hostname(host->mmc));
1054 1055 1056
			sdhci_dumpregs(host);
			return;
		}
1057 1058 1059
		timeout--;
		mdelay(1);
	}
1060 1061

	clk |= SDHCI_CLOCK_CARD_EN;
1062
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1063 1064 1065 1066 1067

out:
	host->clock = clock;
}

1068 1069
static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
{
1070
	u8 pwr = 0;
1071

1072
	if (power != (unsigned short)-1) {
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
		switch (1 << power) {
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1091 1092
		return;

1093 1094 1095
	host->pwr = pwr;

	if (pwr == 0) {
1096
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1097
		return;
1098 1099 1100 1101 1102 1103
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
1104
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1105
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1106

1107
	/*
1108
	 * At least the Marvell CaFe chip gets confused if we set the voltage
1109 1110
	 * and set turn on power at the same time, so set the voltage first.
	 */
1111
	if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1112
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1113

1114
	pwr |= SDHCI_POWER_ON;
1115

1116
	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1117 1118 1119 1120 1121

	/*
	 * Some controllers need an extra 10ms delay of 10ms before they
	 * can apply clock after applying power
	 */
1122
	if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1123
		mdelay(10);
1124 1125
}

1126 1127 1128 1129 1130 1131 1132 1133 1134
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1135
	bool present;
1136 1137 1138 1139 1140 1141 1142 1143
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1144
#ifndef SDHCI_USE_LEDS_CLASS
1145
	sdhci_activate_led(host);
1146
#endif
1147 1148 1149 1150 1151 1152
	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12) {
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1153 1154 1155

	host->mrq = mrq;

1156 1157 1158 1159 1160 1161 1162 1163
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		present = true;
	else
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				SDHCI_CARD_PRESENT;

	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1164
		host->mrq->cmd->error = -ENOMEDIUM;
1165 1166 1167 1168
		tasklet_schedule(&host->finish_tasklet);
	} else
		sdhci_send_command(host, mrq->cmd);

1169
	mmiowb();
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host;
	unsigned long flags;
	u8 ctrl;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1183 1184 1185
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1186 1187 1188 1189 1190
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1191
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1192
		sdhci_reinit(host);
1193 1194 1195 1196 1197
	}

	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
1198
		sdhci_set_power(host, -1);
1199
	else
1200
		sdhci_set_power(host, ios->vdd);
1201

1202 1203 1204
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
	/*
	 * If your platform has 8-bit width support but is not a v3 controller,
	 * or if it requires special setup code, you should implement that in
	 * platform_8bit_width().
	 */
	if (host->ops->platform_8bit_width)
		host->ops->platform_8bit_width(host, ios->bus_width);
	else {
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
		if (ios->bus_width == MMC_BUS_WIDTH_8) {
			ctrl &= ~SDHCI_CTRL_4BITBUS;
			if (host->version >= SDHCI_SPEC_300)
				ctrl |= SDHCI_CTRL_8BITBUS;
		} else {
			if (host->version >= SDHCI_SPEC_300)
				ctrl &= ~SDHCI_CTRL_8BITBUS;
			if (ios->bus_width == MMC_BUS_WIDTH_4)
				ctrl |= SDHCI_CTRL_4BITBUS;
			else
				ctrl &= ~SDHCI_CTRL_4BITBUS;
		}
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
	}
1228

1229
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1230

1231 1232 1233
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1234 1235 1236 1237
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1238
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1239

1240 1241 1242 1243 1244
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1245
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1246 1247
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1248
out:
1249
	mmiowb();
1250 1251 1252 1253 1254 1255 1256
	spin_unlock_irqrestore(&host->lock, flags);
}

static int sdhci_get_ro(struct mmc_host *mmc)
{
	struct sdhci_host *host;
	unsigned long flags;
1257
	int is_readonly;
1258 1259 1260 1261 1262

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1263
	if (host->flags & SDHCI_DEVICE_DEAD)
1264 1265 1266
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1267
	else
1268 1269
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1270 1271 1272

	spin_unlock_irqrestore(&host->lock, flags);

1273 1274 1275
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1276 1277
}

P
Pierre Ossman 已提交
1278 1279 1280 1281 1282 1283 1284 1285 1286
static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1287 1288 1289
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

P
Pierre Ossman 已提交
1290
	if (enable)
1291 1292 1293
		sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
	else
		sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
1294
out:
P
Pierre Ossman 已提交
1295 1296 1297 1298 1299
	mmiowb();

	spin_unlock_irqrestore(&host->lock, flags);
}

1300
static const struct mmc_host_ops sdhci_ops = {
1301 1302 1303
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
	.get_ro		= sdhci_get_ro,
P
Pierre Ossman 已提交
1304
	.enable_sdio_irq = sdhci_enable_sdio_irq,
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

1322
	if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
1323 1324 1325 1326 1327 1328 1329 1330 1331
		if (host->mrq) {
			printk(KERN_ERR "%s: Card removed during transfer!\n",
				mmc_hostname(host->mmc));
			printk(KERN_ERR "%s: Resetting controller.\n",
				mmc_hostname(host->mmc));

			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1332
			host->mrq->cmd->error = -ENOMEDIUM;
1333 1334 1335 1336 1337 1338
			tasklet_schedule(&host->finish_tasklet);
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);

P
Pierre Ossman 已提交
1339
	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

1350 1351 1352 1353 1354 1355 1356
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
	if (!host->mrq)
		return;

1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
	spin_lock_irqsave(&host->lock, flags);

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
1367
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
1368
	    ((mrq->cmd && mrq->cmd->error) ||
P
Pierre Ossman 已提交
1369 1370 1371
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
1372 1373

		/* Some controllers need this kick or reset won't work here */
1374
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
			unsigned int clock;

			/* This is to force an update */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
		}

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
1385 1386 1387 1388 1389 1390 1391 1392
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

1393
#ifndef SDHCI_USE_LEDS_CLASS
1394
	sdhci_deactivate_led(host);
1395
#endif
1396

1397
	mmiowb();
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
P
Pierre Ossman 已提交
1413 1414
		printk(KERN_ERR "%s: Timeout waiting for hardware "
			"interrupt.\n", mmc_hostname(host->mmc));
1415 1416 1417
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
1418
			host->data->error = -ETIMEDOUT;
1419 1420 1421
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
1422
				host->cmd->error = -ETIMEDOUT;
1423
			else
P
Pierre Ossman 已提交
1424
				host->mrq->cmd->error = -ETIMEDOUT;
1425 1426 1427 1428 1429

			tasklet_schedule(&host->finish_tasklet);
		}
	}

1430
	mmiowb();
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
1445 1446 1447
		printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1448 1449 1450 1451
		sdhci_dumpregs(host);
		return;
	}

1452
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
1453 1454 1455 1456
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
1457

1458
	if (host->cmd->error) {
1459
		tasklet_schedule(&host->finish_tasklet);
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
1478
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
1479
			return;
1480 1481 1482

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
1483 1484 1485
	}

	if (intmask & SDHCI_INT_RESPONSE)
1486
		sdhci_finish_command(host);
1487 1488
}

1489
#ifdef CONFIG_MMC_DEBUG
1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

1518 1519 1520 1521 1522 1523
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->data) {
		/*
1524 1525 1526
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
1527
		 */
1528 1529 1530 1531 1532 1533
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
1534

1535 1536 1537
		printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1538 1539 1540 1541 1542 1543
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
1544
		host->data->error = -ETIMEDOUT;
1545 1546 1547 1548 1549
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
1550
		host->data->error = -EILSEQ;
1551 1552 1553
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
		printk(KERN_ERR "%s: ADMA error\n", mmc_hostname(host->mmc));
		sdhci_show_adma_error(host);
1554
		host->data->error = -EIO;
1555
	}
1556

P
Pierre Ossman 已提交
1557
	if (host->data->error)
1558 1559
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
1560
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
1561 1562
			sdhci_transfer_pio(host);

1563 1564 1565 1566
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
1567 1568 1569 1570
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
1571
		 */
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
1589

1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
1602 1603 1604
	}
}

1605
static irqreturn_t sdhci_irq(int irq, void *dev_id)
1606 1607 1608 1609
{
	irqreturn_t result;
	struct sdhci_host* host = dev_id;
	u32 intmask;
P
Pierre Ossman 已提交
1610
	int cardint = 0;
1611 1612 1613

	spin_lock(&host->lock);

1614
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
1615

1616
	if (!intmask || intmask == 0xffffffff) {
1617 1618 1619 1620
		result = IRQ_NONE;
		goto out;
	}

1621 1622
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
1623

1624
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
1625 1626
		sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
			SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
1627
		tasklet_schedule(&host->card_tasklet);
1628
	}
1629

1630
	intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
1631

1632
	if (intmask & SDHCI_INT_CMD_MASK) {
1633 1634
		sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
			SDHCI_INT_STATUS);
1635
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
1636 1637 1638
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
1639 1640
		sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
			SDHCI_INT_STATUS);
1641
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
1642 1643 1644 1645
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

1646 1647
	intmask &= ~SDHCI_INT_ERROR;

1648
	if (intmask & SDHCI_INT_BUS_POWER) {
1649
		printk(KERN_ERR "%s: Card is consuming too much power!\n",
1650
			mmc_hostname(host->mmc));
1651
		sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
1652 1653
	}

1654
	intmask &= ~SDHCI_INT_BUS_POWER;
1655

P
Pierre Ossman 已提交
1656 1657 1658 1659 1660
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

1661
	if (intmask) {
P
Pierre Ossman 已提交
1662
		printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
1663
			mmc_hostname(host->mmc), intmask);
1664 1665
		sdhci_dumpregs(host);

1666
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
1667
	}
1668 1669 1670

	result = IRQ_HANDLED;

1671
	mmiowb();
1672 1673 1674
out:
	spin_unlock(&host->lock);

P
Pierre Ossman 已提交
1675 1676 1677 1678 1679 1680
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM

1692
int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
1693
{
1694
	int ret;
1695

1696 1697
	sdhci_disable_card_detection(host);

1698
	ret = mmc_suspend_host(host->mmc);
1699 1700
	if (ret)
		return ret;
1701

1702
	free_irq(host->irq, host);
1703

M
Marek Szyprowski 已提交
1704 1705 1706 1707
	if (host->vmmc)
		ret = regulator_disable(host->vmmc);

	return ret;
1708 1709
}

1710
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
1711

1712 1713 1714
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
1715

M
Marek Szyprowski 已提交
1716 1717 1718 1719 1720 1721 1722
	if (host->vmmc) {
		int ret = regulator_enable(host->vmmc);
		if (ret)
			return ret;
	}


1723
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1724 1725 1726
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
1727

1728 1729
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
			  mmc_hostname(host->mmc), host);
1730 1731
	if (ret)
		return ret;
1732

1733
	sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
1734 1735 1736
	mmiowb();

	ret = mmc_resume_host(host->mmc);
1737 1738
	sdhci_enable_card_detection(host);

1739
	return ret;
1740 1741
}

1742
EXPORT_SYMBOL_GPL(sdhci_resume_host);
1743

1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= SDHCI_WAKE_ON_INT;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}

EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

1754 1755 1756 1757
#endif /* CONFIG_PM */

/*****************************************************************************\
 *                                                                           *
1758
 * Device allocation/registration                                            *
1759 1760 1761
 *                                                                           *
\*****************************************************************************/

1762 1763
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
1764 1765 1766 1767
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

1768
	WARN_ON(dev == NULL);
1769

1770
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
1771
	if (!mmc)
1772
		return ERR_PTR(-ENOMEM);
1773 1774 1775 1776

	host = mmc_priv(mmc);
	host->mmc = mmc;

1777 1778
	return host;
}
1779

1780
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
1781

1782 1783 1784
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
1785
	unsigned int caps, ocr_avail;
1786
	int ret;
1787

1788 1789 1790
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
1791

1792
	mmc = host->mmc;
1793

1794 1795
	if (debug_quirks)
		host->quirks = debug_quirks;
1796

1797 1798
	sdhci_reset(host, SDHCI_RESET_ALL);

1799
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
1800 1801
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
1802
	if (host->version > SDHCI_SPEC_300) {
1803
		printk(KERN_ERR "%s: Unknown controller version (%d). "
1804
			"You may experience problems.\n", mmc_hostname(mmc),
1805
			host->version);
1806 1807
	}

1808 1809
	caps = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
		sdhci_readl(host, SDHCI_CAPABILITIES);
1810

1811
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
1812 1813 1814
		host->flags |= SDHCI_USE_SDMA;
	else if (!(caps & SDHCI_CAN_DO_SDMA))
		DBG("Controller doesn't have SDMA capability\n");
1815
	else
1816
		host->flags |= SDHCI_USE_SDMA;
1817

1818
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
1819
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
1820
		DBG("Disabling DMA as it is marked broken\n");
1821
		host->flags &= ~SDHCI_USE_SDMA;
1822 1823
	}

1824 1825
	if ((host->version >= SDHCI_SPEC_200) && (caps & SDHCI_CAN_DO_ADMA2))
		host->flags |= SDHCI_USE_ADMA;
1826 1827 1828 1829 1830 1831 1832

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

1833
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1834 1835 1836 1837 1838
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
				printk(KERN_WARNING "%s: No suitable DMA "
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
1839 1840
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
1841
			}
1842 1843 1844
		}
	}

1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
			printk(KERN_WARNING "%s: Unable to allocate ADMA "
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

1863 1864 1865 1866 1867
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
1868
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
1869 1870 1871
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
1872

1873 1874 1875 1876 1877 1878 1879
	if (host->version >= SDHCI_SPEC_300)
		host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK)
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
		host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK)
			>> SDHCI_CLOCK_BASE_SHIFT;

1880
	host->max_clk *= 1000000;
1881 1882
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
1883 1884 1885 1886 1887 1888 1889
		if (!host->ops->get_max_clock) {
			printk(KERN_ERR
			       "%s: Hardware doesn't specify base clock "
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
1890
	}
1891

1892 1893 1894
	host->timeout_clk =
		(caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
1895 1896 1897 1898
		if (host->ops->get_timeout_clock) {
			host->timeout_clk = host->ops->get_timeout_clock(host);
		} else if (!(host->quirks &
				SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
1899 1900 1901 1902 1903
			printk(KERN_ERR
			       "%s: Hardware doesn't specify timeout clock "
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
1904 1905 1906
	}
	if (caps & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;
1907 1908 1909 1910 1911

	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
1912
	if (host->ops->get_min_clock)
1913
		mmc->f_min = host->ops->get_min_clock(host);
1914 1915
	else if (host->version >= SDHCI_SPEC_300)
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
1916
	else
1917
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
1918

1919
	mmc->f_max = host->max_clk;
1920
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE;
1921

1922 1923 1924 1925 1926 1927 1928
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
1929
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
1930
		mmc->caps |= MMC_CAP_4_BIT_DATA;
1931

1932
	if (caps & SDHCI_CAN_DO_HISPD)
1933
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
1934

1935 1936
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	    mmc_card_is_removable(mmc))
1937 1938
		mmc->caps |= MMC_CAP_NEEDS_POLL;

1939
	ocr_avail = 0;
1940
	if (caps & SDHCI_CAN_VDD_330)
1941
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
P
Pierre Ossman 已提交
1942
	if (caps & SDHCI_CAN_VDD_300)
1943
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
P
Pierre Ossman 已提交
1944
	if (caps & SDHCI_CAN_VDD_180)
1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
		ocr_avail |= MMC_VDD_165_195;

	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
1959 1960 1961

	if (mmc->ocr_avail == 0) {
		printk(KERN_ERR "%s: Hardware doesn't report any "
1962
			"support voltages.\n", mmc_hostname(mmc));
1963
		return -ENODEV;
1964 1965
	}

1966 1967 1968
	spin_lock_init(&host->lock);

	/*
1969 1970
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
1971
	 */
1972
	if (host->flags & SDHCI_USE_ADMA)
1973
		mmc->max_segs = 128;
1974
	else if (host->flags & SDHCI_USE_SDMA)
1975
		mmc->max_segs = 1;
1976
	else /* PIO */
1977
		mmc->max_segs = 128;
1978 1979

	/*
1980
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
1981
	 * size (512KiB).
1982
	 */
1983
	mmc->max_req_size = 524288;
1984 1985 1986

	/*
	 * Maximum segment size. Could be one segment with the maximum number
1987 1988
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
1989
	 */
1990 1991 1992 1993 1994 1995
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
1996
		mmc->max_seg_size = mmc->max_req_size;
1997
	}
1998

1999 2000 2001 2002
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
		mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >>
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
			printk(KERN_WARNING "%s: Invalid maximum block size, "
				"assuming 512 bytes\n", mmc_hostname(mmc));
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
2016

2017 2018 2019
	/*
	 * Maximum block count.
	 */
2020
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
2021

2022 2023 2024 2025 2026 2027 2028 2029
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

2030
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
2031

2032
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
2033
		mmc_hostname(mmc), host);
2034
	if (ret)
2035
		goto untasklet;
2036

M
Marek Szyprowski 已提交
2037 2038 2039 2040 2041 2042 2043 2044
	host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
	if (IS_ERR(host->vmmc)) {
		printk(KERN_INFO "%s: no vmmc regulator found\n", mmc_hostname(mmc));
		host->vmmc = NULL;
	} else {
		regulator_enable(host->vmmc);
	}

2045
	sdhci_init(host, 0);
2046 2047 2048 2049 2050

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

2051
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
2052 2053 2054
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
2055 2056 2057 2058
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

2059
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
2060 2061 2062 2063
	if (ret)
		goto reset;
#endif

2064 2065
	mmiowb();

2066 2067
	mmc_add_host(mmc);

2068
	printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s\n",
2069
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
2070 2071
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
2072

2073 2074
	sdhci_enable_card_detection(host);

2075 2076
	return 0;

2077
#ifdef SDHCI_USE_LEDS_CLASS
2078 2079 2080 2081
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
	free_irq(host->irq, host);
#endif
2082
untasklet:
2083 2084 2085 2086 2087 2088
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

2089
EXPORT_SYMBOL_GPL(sdhci_add_host);
2090

P
Pierre Ossman 已提交
2091
void sdhci_remove_host(struct sdhci_host *host, int dead)
2092
{
P
Pierre Ossman 已提交
2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
			printk(KERN_ERR "%s: Controller removed during "
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

2111 2112
	sdhci_disable_card_detection(host);

2113
	mmc_remove_host(host->mmc);
2114

2115
#ifdef SDHCI_USE_LEDS_CLASS
2116 2117 2118
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
2119 2120
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
2121 2122 2123 2124 2125 2126 2127

	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
2128

M
Marek Szyprowski 已提交
2129 2130 2131 2132 2133
	if (host->vmmc) {
		regulator_disable(host->vmmc);
		regulator_put(host->vmmc);
	}

2134 2135 2136 2137 2138
	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
2139 2140
}

2141
EXPORT_SYMBOL_GPL(sdhci_remove_host);
2142

2143
void sdhci_free_host(struct sdhci_host *host)
2144
{
2145
	mmc_free_host(host->mmc);
2146 2147
}

2148
EXPORT_SYMBOL_GPL(sdhci_free_host);
2149 2150 2151 2152 2153 2154 2155 2156 2157 2158

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
	printk(KERN_INFO DRIVER_NAME
2159
		": Secure Digital Host Controller Interface driver\n");
2160 2161
	printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");

2162
	return 0;
2163 2164 2165 2166 2167 2168 2169 2170 2171
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

2172
module_param(debug_quirks, uint, 0444);
2173

2174
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
2175
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
2176
MODULE_LICENSE("GPL");
2177

2178
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");