sdhci.c 91.0 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/slot-gpio.h>
32 33 34 35 36 37

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
38
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
39

40 41 42 43 44
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

45 46
#define MAX_TUNING_LOOP 40

47
static unsigned int debug_quirks = 0;
48
static unsigned int debug_quirks2;
49

50 51 52
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
53
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
54
static void sdhci_tuning_timer(unsigned long data);
55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56

57
#ifdef CONFIG_PM
58 59
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
60 61
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
62 63 64 65 66 67 68 69 70
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
71 72 73 74 75 76
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
77 78
#endif

79 80
static void sdhci_dumpregs(struct sdhci_host *host)
{
81
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
82
		mmc_hostname(host->mmc));
83

84
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
85 86
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
87
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
88 89
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
90
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
91 92
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
93
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
94 95
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
96
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
97 98
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
99
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
100 101
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
102
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
103 104
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
105
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
106 107
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
108
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
109 110
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
111
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
112
		sdhci_readl(host, SDHCI_CAPABILITIES),
113
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
114
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
115
		sdhci_readw(host, SDHCI_COMMAND),
116
		sdhci_readl(host, SDHCI_MAX_CURRENT));
117
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
118
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
119

120 121 122 123 124 125 126 127 128 129 130
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
		else
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
	}
131

132
	pr_debug(DRIVER_NAME ": ===========================================\n");
133 134 135 136 137 138 139 140
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

141 142
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
143
	u32 present;
144

145
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
146
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
147 148
		return;

149 150 151
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
152

153 154 155 156 157
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
158 159 160

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
161 162 163 164 165 166 167 168 169 170 171 172
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

173
void sdhci_reset(struct sdhci_host *host, u8 mask)
174
{
175
	unsigned long timeout;
176

177
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
178

179
	if (mask & SDHCI_RESET_ALL) {
180
		host->clock = 0;
181 182 183 184
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
185

186 187 188 189
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
190
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
191
		if (timeout == 0) {
192
			pr_err("%s: Reset 0x%x never completed.\n",
193 194 195 196 197 198
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
199
	}
200 201 202 203 204 205 206 207 208 209
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}
210

211
	host->ops->reset(host, mask);
212

213 214 215 216 217 218 219 220
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
221
	}
222 223
}

224 225 226
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
227
{
228
	if (soft)
229
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
230
	else
231
		sdhci_do_reset(host, SDHCI_RESET_ALL);
232

233 234 235 236 237 238 239 240
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
241 242 243 244 245 246

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
247
}
248

249 250
static void sdhci_reinit(struct sdhci_host *host)
{
251
	sdhci_init(host, 0);
252 253 254 255 256
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
257 258 259
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

260 261 262
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}
263
	sdhci_enable_card_detection(host);
264 265 266 267 268 269
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

270
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
271
	ctrl |= SDHCI_CTRL_LED;
272
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
273 274 275 276 277 278
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

279
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
280
	ctrl &= ~SDHCI_CTRL_LED;
281
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
282 283
}

284
#ifdef SDHCI_USE_LEDS_CLASS
285 286 287 288 289 290 291 292
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

293 294 295
	if (host->runtime_suspended)
		goto out;

296 297 298 299
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
300
out:
301 302 303 304
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

305 306 307 308 309 310
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
311
static void sdhci_read_block_pio(struct sdhci_host *host)
312
{
313 314
	unsigned long flags;
	size_t blksize, len, chunk;
315
	u32 uninitialized_var(scratch);
316
	u8 *buf;
317

P
Pierre Ossman 已提交
318
	DBG("PIO reading\n");
319

P
Pierre Ossman 已提交
320
	blksize = host->data->blksz;
321
	chunk = 0;
322

323
	local_irq_save(flags);
324

P
Pierre Ossman 已提交
325
	while (blksize) {
326 327
		if (!sg_miter_next(&host->sg_miter))
			BUG();
328

329
		len = min(host->sg_miter.length, blksize);
330

331 332
		blksize -= len;
		host->sg_miter.consumed = len;
333

334
		buf = host->sg_miter.addr;
335

336 337
		while (len) {
			if (chunk == 0) {
338
				scratch = sdhci_readl(host, SDHCI_BUFFER);
339
				chunk = 4;
P
Pierre Ossman 已提交
340
			}
341 342 343 344 345 346 347

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
348
		}
P
Pierre Ossman 已提交
349
	}
350 351 352 353

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
354
}
355

P
Pierre Ossman 已提交
356 357
static void sdhci_write_block_pio(struct sdhci_host *host)
{
358 359 360 361
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
362

P
Pierre Ossman 已提交
363 364 365
	DBG("PIO writing\n");

	blksize = host->data->blksz;
366 367
	chunk = 0;
	scratch = 0;
368

369
	local_irq_save(flags);
370

P
Pierre Ossman 已提交
371
	while (blksize) {
372 373
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
374

375 376 377 378 379 380
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
381

382 383 384 385 386 387 388 389
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
390
				sdhci_writel(host, scratch, SDHCI_BUFFER);
391 392
				chunk = 0;
				scratch = 0;
393 394 395
			}
		}
	}
396 397 398 399

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
400 401 402 403 404 405 406 407
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

408
	if (host->blocks == 0)
P
Pierre Ossman 已提交
409 410 411 412 413 414 415
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

416 417 418 419 420 421 422 423 424
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

425
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
426 427 428
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
429 430 431 432
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
433

434 435
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
436 437
			break;
	}
438

P
Pierre Ossman 已提交
439
	DBG("PIO transfer complete.\n");
440 441
}

442 443 444
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
445
	return kmap_atomic(sg_page(sg)) + sg->offset;
446 447 448 449
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
450
	kunmap_atomic(buffer);
451 452 453
	local_irq_restore(*flags);
}

454 455
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
456
{
457
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
458

459
	/* 32-bit and 64-bit descriptors have these members in same position */
460 461
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
462 463 464 465
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
466 467
}

468 469
static void sdhci_adma_mark_end(void *desc)
{
470
	struct sdhci_adma2_64_desc *dma_desc = desc;
471

472
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
473
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
474 475
}

476
static int sdhci_adma_table_pre(struct sdhci_host *host,
477 478 479 480
	struct mmc_data *data)
{
	int direction;

481 482
	void *desc;
	void *align;
483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
503
		host->align_buffer, host->align_buffer_sz, direction);
504
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
505
		goto fail;
506
	BUG_ON(host->align_addr & host->align_mask);
507 508 509

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
510 511
	if (host->sg_count == 0)
		goto unmap_align;
512

513
	desc = host->adma_table;
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
529 530
		offset = (host->align_sz - (addr & host->align_mask)) &
			 host->align_mask;
531 532 533 534 535 536 537
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
538
			/* tran, valid */
539
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
540
					      ADMA2_TRAN_VALID);
541 542 543

			BUG_ON(offset > 65536);

544 545
			align += host->align_sz;
			align_addr += host->align_sz;
546

547
			desc += host->desc_sz;
548 549 550 551 552 553 554

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
555
		/* tran, valid */
556
		sdhci_adma_write_desc(host, desc, addr, len, ADMA2_TRAN_VALID);
557
		desc += host->desc_sz;
558 559 560 561 562

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
563
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
564 565
	}

566 567 568 569
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
570
		if (desc != host->adma_table) {
571
			desc -= host->desc_sz;
572
			sdhci_adma_mark_end(desc);
573 574 575 576 577
		}
	} else {
		/*
		* Add a terminating entry.
		*/
578

579
		/* nop, end, valid */
580
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
581
	}
582 583 584 585 586 587

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
588
			host->align_addr, host->align_buffer_sz, direction);
589 590
	}

591 592 593 594
	return 0;

unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
595
		host->align_buffer_sz, direction);
596 597
fail:
	return -EINVAL;
598 599 600 601 602 603 604 605 606
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
607
	void *align;
608 609
	char *buffer;
	unsigned long flags;
610
	bool has_unaligned;
611 612 613 614 615 616 617

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
618
		host->align_buffer_sz, direction);
619

620 621 622
	/* Do a quick scan of the SG list for any unaligned mappings */
	has_unaligned = false;
	for_each_sg(data->sg, sg, host->sg_count, i)
623
		if (sg_dma_address(sg) & host->align_mask) {
624 625 626 627 628
			has_unaligned = true;
			break;
		}

	if (has_unaligned && data->flags & MMC_DATA_READ) {
629 630 631 632 633 634
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
635 636 637
			if (sg_dma_address(sg) & host->align_mask) {
				size = host->align_sz -
				       (sg_dma_address(sg) & host->align_mask);
638 639 640 641 642

				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

643
				align += host->align_sz;
644 645 646 647 648 649 650 651
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

652
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
653
{
654
	u8 count;
655
	struct mmc_data *data = cmd->data;
656
	unsigned target_timeout, current_timeout;
657

658 659 660 661 662 663
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
664
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
665
		return 0xE;
666

667
	/* Unspecified timeout, assume max */
668
	if (!data && !cmd->busy_timeout)
669
		return 0xE;
670

671 672
	/* timeout in us */
	if (!data)
673
		target_timeout = cmd->busy_timeout * 1000;
674 675 676 677 678
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
679

680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
700 701
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
702 703 704
		count = 0xE;
	}

705 706 707
	return count;
}

708 709 710 711 712 713
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
714
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
715
	else
716 717 718 719
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
720 721
}

722
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
723 724
{
	u8 count;
725 726 727 728 729 730 731 732 733 734 735

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
736
	u8 ctrl;
737
	struct mmc_data *data = cmd->data;
738
	int ret;
739 740 741

	WARN_ON(host->data);

742 743
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
744 745

	if (!data)
746 747 748 749 750 751 752 753 754
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
755
	host->data->bytes_xfered = 0;
756

757
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
758 759
		host->flags |= SDHCI_REQ_USE_DMA;

760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
788 789 790 791 792 793
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

824 825 826 827 828 829 830 831 832
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
833
				host->flags &= ~SDHCI_REQ_USE_DMA;
834
			} else {
835 836
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
837 838 839 840
				if (host->flags & SDHCI_USE_64_BIT_DMA)
					sdhci_writel(host,
						     (u64)host->adma_addr >> 32,
						     SDHCI_ADMA_ADDRESS_HI);
841 842
			}
		} else {
843
			int sg_cnt;
844

845
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
846 847 848 849
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
850
			if (sg_cnt == 0) {
851 852 853 854 855
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
856
				host->flags &= ~SDHCI_REQ_USE_DMA;
857
			} else {
858
				WARN_ON(sg_cnt != 1);
859 860
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
861 862 863 864
			}
		}
	}

865 866 867 868 869 870
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
871
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
872 873
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
874 875 876 877 878 879
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
880
			ctrl |= SDHCI_CTRL_SDMA;
881
		}
882
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
883 884
	}

885
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
886 887 888 889 890 891 892 893
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
894
		host->blocks = data->blocks;
895
	}
896

897 898
	sdhci_set_transfer_irqs(host);

899 900 901
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
902
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
903 904 905
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
906
	struct mmc_command *cmd)
907 908
{
	u16 mode;
909
	struct mmc_data *data = cmd->data;
910

911
	if (data == NULL) {
912 913 914 915
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
916
		/* clear Auto CMD settings for no data CMDs */
917 918
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
919
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
920
		}
921
		return;
922
	}
923

924 925
	WARN_ON(!host->data);

926
	mode = SDHCI_TRNS_BLK_CNT_EN;
927 928 929 930 931 932 933 934
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
935 936 937 938
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
939
	}
940

941 942
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
943
	if (host->flags & SDHCI_REQ_USE_DMA)
944 945
		mode |= SDHCI_TRNS_DMA;

946
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
947 948 949 950 951 952 953 954 955 956 957
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

958
	if (host->flags & SDHCI_REQ_USE_DMA) {
959 960 961 962 963 964 965
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
966 967 968
	}

	/*
969 970 971 972 973
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
974
	 */
975 976
	if (data->error)
		data->bytes_xfered = 0;
977
	else
978
		data->bytes_xfered = data->blksz * data->blocks;
979

980 981 982 983 984 985 986 987 988
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

989 990 991 992
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
993
		if (data->error) {
994 995
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
996 997 998 999 1000 1001 1002
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

1003
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1004 1005
{
	int flags;
1006
	u32 mask;
1007
	unsigned long timeout;
1008 1009 1010 1011

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
1012
	timeout = 10;
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1023
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1024
		if (timeout == 0) {
1025
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
1026
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
1027
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1028
			cmd->error = -EIO;
1029 1030 1031
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1032 1033 1034
		timeout--;
		mdelay(1);
	}
1035

1036
	timeout = jiffies;
1037 1038
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1039 1040 1041
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1042 1043

	host->cmd = cmd;
1044
	host->busy_handle = 0;
1045

1046
	sdhci_prepare_data(host, cmd);
1047

1048
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1049

1050
	sdhci_set_transfer_mode(host, cmd);
1051

1052
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1053
		pr_err("%s: Unsupported response type!\n",
1054
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1055
		cmd->error = -EINVAL;
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1073 1074

	/* CMD19 is special in that the Data Present Select should be set */
1075 1076
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1077 1078
		flags |= SDHCI_CMD_DATA;

1079
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1080
}
1081
EXPORT_SYMBOL_GPL(sdhci_send_command);
1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1093
				host->cmd->resp[i] = sdhci_readl(host,
1094 1095 1096
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1097
						sdhci_readb(host,
1098 1099 1100
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1101
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1102 1103 1104
		}
	}

P
Pierre Ossman 已提交
1105
	host->cmd->error = 0;
1106

1107 1108 1109 1110 1111
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1112

1113 1114 1115
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1116

1117 1118 1119 1120 1121
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1122 1123
}

1124 1125
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1126
	u16 preset = 0;
1127

1128 1129
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1130 1131
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1132
	case MMC_TIMING_UHS_SDR25:
1133 1134
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1135
	case MMC_TIMING_UHS_SDR50:
1136 1137
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1138 1139
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1140 1141
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1142
	case MMC_TIMING_UHS_DDR50:
1143 1144
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1145 1146 1147
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1148 1149 1150 1151 1152 1153 1154 1155 1156
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1157
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1158
{
1159
	int div = 0; /* Initialized for compiler warning */
1160
	int real_div = div, clk_mul = 1;
1161
	u16 clk = 0;
1162
	unsigned long timeout;
1163

1164 1165
	host->mmc->actual_clock = 0;

1166
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1167 1168

	if (clock == 0)
1169
		return;
1170

1171
	if (host->version >= SDHCI_SPEC_300) {
1172
		if (host->preset_enabled) {
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1190 1191 1192 1193 1194
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1195 1196 1197 1198 1199
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1200
			/*
1201 1202
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1203
			 */
1204 1205 1206 1207
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1218
			}
1219
			real_div = div;
1220
			div >>= 1;
1221 1222 1223
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1224
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1225 1226 1227
			if ((host->max_clk / div) <= clock)
				break;
		}
1228
		real_div = div;
1229
		div >>= 1;
1230 1231
	}

1232
clock_set:
1233
	if (real_div)
1234
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1235
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1236 1237
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1238
	clk |= SDHCI_CLOCK_INT_EN;
1239
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1240

1241 1242
	/* Wait max 20 ms */
	timeout = 20;
1243
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1244 1245
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1246
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1247
				"stabilised.\n", mmc_hostname(host->mmc));
1248 1249 1250
			sdhci_dumpregs(host);
			return;
		}
1251 1252 1253
		timeout--;
		mdelay(1);
	}
1254 1255

	clk |= SDHCI_CLOCK_CARD_EN;
1256
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1257
}
1258
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1259

1260 1261
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1262
{
1263
	struct mmc_host *mmc = host->mmc;
1264
	u8 pwr = 0;
1265

1266 1267
	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
1268
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1269
		spin_lock_irq(&host->lock);
1270 1271 1272 1273 1274 1275

		if (mode != MMC_POWER_OFF)
			sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
		else
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);

1276 1277 1278
		return;
	}

1279 1280
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1298
		return;
1299

1300 1301 1302
	host->pwr = pwr;

	if (pwr == 0) {
1303
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1304 1305
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1306
		vdd = 0;
1307 1308 1309 1310 1311 1312 1313
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1314

1315 1316 1317 1318 1319 1320 1321
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1322

1323
		pwr |= SDHCI_POWER_ON;
1324

1325
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1326

1327 1328
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1329

1330 1331 1332 1333 1334 1335 1336
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1337 1338
}

1339 1340 1341 1342 1343 1344 1345 1346 1347
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1348
	int present;
1349
	unsigned long flags;
1350
	u32 tuning_opcode;
1351 1352 1353

	host = mmc_priv(mmc);

1354 1355
	sdhci_runtime_pm_get(host);

1356 1357
	present = mmc_gpio_get_cd(host->mmc);

1358 1359 1360 1361
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1362
#ifndef SDHCI_USE_LEDS_CLASS
1363
	sdhci_activate_led(host);
1364
#endif
1365 1366 1367 1368 1369 1370

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1371 1372 1373 1374 1375
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1376 1377 1378

	host->mrq = mrq;

1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	/*
	 * Firstly check card presence from cd-gpio.  The return could
	 * be one of the following possibilities:
	 *     negative: cd-gpio is not available
	 *     zero: cd-gpio is used, and card is removed
	 *     one: cd-gpio is used, and card is present
	 */
	if (present < 0) {
		/* If polling, assume that the card is always present. */
		if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
			present = 1;
		else
			present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
					SDHCI_CARD_PRESENT;
1393 1394
	}

1395
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1396
		host->mrq->cmd->error = -ENOMEDIUM;
1397
		tasklet_schedule(&host->finish_tasklet);
1398 1399 1400 1401 1402 1403
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
1404 1405
		 * is no on-going data transfer and DAT0 is not busy. If so,
		 * we need to execute tuning procedure before sending command.
1406 1407
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1408 1409
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ)) &&
		    (present_state & SDHCI_DATA_0_LVL_MASK)) {
1410 1411 1412 1413 1414 1415
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
1416 1417 1418 1419 1420 1421 1422

				/* Here we need to set the host->mrq to NULL,
				 * in case the pending finish_tasklet
				 * finishes it incorrectly.
				 */
				host->mrq = NULL;

1423 1424 1425 1426 1427 1428 1429
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1430 1431
		}

1432
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1433 1434 1435
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1436
	}
1437

1438
	mmiowb();
1439 1440 1441
	spin_unlock_irqrestore(&host->lock, flags);
}

1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1482 1483
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1484 1485 1486 1487
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1488
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1489 1490 1491
{
	unsigned long flags;
	u8 ctrl;
1492
	struct mmc_host *mmc = host->mmc;
1493 1494 1495

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1496 1497
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1498 1499
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1500
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1501 1502
		return;
	}
P
Pierre Ossman 已提交
1503

1504 1505 1506 1507 1508
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1509
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1510
		sdhci_reinit(host);
1511 1512
	}

1513
	if (host->version >= SDHCI_SPEC_300 &&
1514 1515
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1516 1517
		sdhci_enable_preset_value(host, false);

1518
	if (!ios->clock || ios->clock != host->clock) {
1519
		host->ops->set_clock(host, ios->clock);
1520
		host->clock = ios->clock;
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1533
	}
1534

1535
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1536

1537 1538 1539
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1540
	host->ops->set_bus_width(host, ios->bus_width);
1541

1542
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1543

1544 1545 1546
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1547 1548 1549 1550
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1551
	if (host->version >= SDHCI_SPEC_300) {
1552 1553 1554
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1555 1556
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1557
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1558
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1559 1560
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1561
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1562
			ctrl |= SDHCI_CTRL_HISPD;
1563

1564
		if (!host->preset_enabled) {
1565
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1566 1567 1568 1569
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1570
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1571 1572 1573 1574 1575 1576 1577
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1594
			host->ops->set_clock(host, host->clock);
1595
		}
1596 1597 1598 1599 1600 1601

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1602
		host->ops->set_uhs_signaling(host, ios->timing);
1603
		host->timing = ios->timing;
1604

1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1619
		/* Re-enable SD Clock */
1620
		host->ops->set_clock(host, host->clock);
1621 1622
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1623

1624 1625 1626 1627 1628
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1629
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1630
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1631

1632
	mmiowb();
1633 1634 1635
	spin_unlock_irqrestore(&host->lock, flags);
}

1636 1637 1638 1639 1640 1641 1642 1643 1644
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1676
static int sdhci_check_ro(struct sdhci_host *host)
1677 1678
{
	unsigned long flags;
1679
	int is_readonly;
1680 1681 1682

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1683
	if (host->flags & SDHCI_DEVICE_DEAD)
1684 1685 1686
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1687
	else
1688 1689
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1690 1691 1692

	spin_unlock_irqrestore(&host->lock, flags);

1693 1694 1695
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1696 1697
}

1698 1699
#define SAMPLE_COUNT	5

1700
static int sdhci_do_get_ro(struct sdhci_host *host)
1701 1702 1703 1704
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1705
		return sdhci_check_ro(host);
1706 1707 1708

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1709
		if (sdhci_check_ro(host)) {
1710 1711 1712 1713 1714 1715 1716 1717
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1718 1719 1720 1721 1722 1723 1724 1725
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1726
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1727
{
1728 1729
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1730

1731 1732 1733 1734 1735
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1736

1737 1738
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1739
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1740
		if (enable)
1741
			host->ier |= SDHCI_INT_CARD_INT;
1742
		else
1743 1744 1745 1746
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1747 1748
		mmiowb();
	}
1749 1750 1751 1752 1753 1754
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1755

1756 1757
	sdhci_runtime_pm_get(host);

1758
	spin_lock_irqsave(&host->lock, flags);
1759 1760 1761 1762 1763
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1764
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1765
	spin_unlock_irqrestore(&host->lock, flags);
1766 1767

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1768 1769
}

1770
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1771
						struct mmc_ios *ios)
1772
{
1773
	struct mmc_host *mmc = host->mmc;
1774
	u16 ctrl;
1775
	int ret;
1776

1777 1778 1779 1780 1781 1782
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1783

1784 1785
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1786
	switch (ios->signal_voltage) {
1787 1788 1789 1790
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1791

1792 1793 1794
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1795
			if (ret) {
J
Joe Perches 已提交
1796 1797
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1798 1799 1800 1801 1802
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1803

1804 1805 1806 1807
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1808

J
Joe Perches 已提交
1809 1810
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1811 1812 1813

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1814 1815
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1816 1817
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1818 1819
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1820 1821 1822
				return -EIO;
			}
		}
1823 1824 1825 1826 1827

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1828 1829
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1830

1831 1832 1833 1834
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1835

J
Joe Perches 已提交
1836 1837
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1838

1839 1840
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1841 1842 1843
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1844
			if (ret) {
J
Joe Perches 已提交
1845 1846
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1847
				return -EIO;
1848 1849
			}
		}
1850
		return 0;
1851
	default:
1852 1853
		/* No signal voltage switch required */
		return 0;
1854
	}
1855 1856
}

1857
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1858
	struct mmc_ios *ios)
1859 1860 1861 1862 1863 1864 1865
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1866
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1867 1868 1869 1870
	sdhci_runtime_pm_put(host);
	return err;
}

1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1896
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1897
{
1898
	struct sdhci_host *host = mmc_priv(mmc);
1899 1900 1901
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1902
	unsigned long flags;
1903
	unsigned int tuning_count = 0;
1904
	bool hs400_tuning;
1905

1906
	sdhci_runtime_pm_get(host);
1907
	spin_lock_irqsave(&host->lock, flags);
1908

1909 1910 1911
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1912 1913 1914
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1915
	/*
1916 1917
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1918
	 * Capabilities register.
1919 1920
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1921
	 */
1922
	switch (host->timing) {
1923
	/* HS400 tuning is done in HS200 mode */
1924
	case MMC_TIMING_MMC_HS400:
1925 1926 1927
		err = -EINVAL;
		goto out_unlock;

1928
	case MMC_TIMING_MMC_HS200:
1929 1930 1931 1932 1933 1934 1935 1936
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946
	case MMC_TIMING_UHS_SDR104:
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1947
		goto out_unlock;
1948 1949
	}

1950
	if (host->ops->platform_execute_tuning) {
1951
		spin_unlock_irqrestore(&host->lock, flags);
1952 1953 1954 1955 1956
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1957 1958
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1971 1972
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1973 1974 1975 1976 1977 1978 1979

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1980
		struct mmc_request mrq = {NULL};
1981

1982
		cmd.opcode = opcode;
1983 1984 1985 1986 1987 1988
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1989 1990 1991
		if (tuning_loop_counter-- == 0)
			break;

1992 1993 1994 1995 1996 1997 1998 1999
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

2025
		spin_unlock_irqrestore(&host->lock, flags);
2026 2027 2028 2029
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
2030
		spin_lock_irqsave(&host->lock, flags);
2031 2032

		if (!host->tuning_done) {
2033
			pr_info(DRIVER_NAME ": Timeout waiting for "
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2049 2050 2051 2052

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2053 2054 2055 2056 2057 2058
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2059
	if (tuning_loop_counter < 0) {
2060 2061
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2062 2063 2064 2065 2066
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
		pr_info(DRIVER_NAME ": Tuning procedure"
			" failed, falling back to fixed sampling"
			" clock\n");
2067
		err = -EIO;
2068 2069 2070
	}

out:
2071 2072 2073
	host->flags &= ~SDHCI_NEEDS_RETUNING;

	if (tuning_count) {
2074
		host->flags |= SDHCI_USING_RETUNING_TIMER;
2075
		mod_timer(&host->tuning_timer, jiffies + tuning_count * HZ);
2076 2077 2078 2079 2080 2081 2082
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2083 2084
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2085
	 */
2086
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2087 2088
		err = 0;

2089 2090
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2091
out_unlock:
2092
	spin_unlock_irqrestore(&host->lock, flags);
2093
	sdhci_runtime_pm_put(host);
2094 2095 2096 2097

	return err;
}

2098 2099

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2100 2101 2102 2103 2104 2105 2106 2107 2108
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2109 2110 2111 2112 2113 2114 2115 2116
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2117
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2118 2119 2120 2121 2122 2123 2124

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2125
	}
2126 2127
}

2128
static void sdhci_card_event(struct mmc_host *mmc)
2129
{
2130
	struct sdhci_host *host = mmc_priv(mmc);
2131
	unsigned long flags;
2132
	int present;
2133

2134 2135 2136 2137
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2138 2139
	present = sdhci_do_get_cd(host);

2140 2141
	spin_lock_irqsave(&host->lock, flags);

2142
	/* Check host->mrq first in case we are runtime suspended */
2143
	if (host->mrq && !present) {
2144
		pr_err("%s: Card removed during transfer!\n",
2145
			mmc_hostname(host->mmc));
2146
		pr_err("%s: Resetting controller.\n",
2147
			mmc_hostname(host->mmc));
2148

2149 2150
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2151

2152 2153
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2154 2155 2156
	}

	spin_unlock_irqrestore(&host->lock, flags);
2157 2158 2159 2160 2161
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
2162
	.get_cd		= sdhci_get_cd,
2163 2164 2165 2166
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2167
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2168 2169
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2170
	.card_busy	= sdhci_card_busy,
2171 2172 2173 2174 2175 2176 2177 2178
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2179 2180 2181 2182 2183 2184 2185 2186
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2187 2188
	spin_lock_irqsave(&host->lock, flags);

2189 2190 2191 2192
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2193 2194
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2195
		return;
2196
	}
2197 2198 2199 2200 2201 2202 2203 2204 2205

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2206
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2207
	    ((mrq->cmd && mrq->cmd->error) ||
2208 2209 2210 2211
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2212 2213

		/* Some controllers need this kick or reset won't work here */
2214
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2215
			/* This is to force an update */
2216
			host->ops->set_clock(host, host->clock);
2217 2218 2219

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2220 2221
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2222 2223 2224 2225 2226 2227
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2228
#ifndef SDHCI_USE_LEDS_CLASS
2229
	sdhci_deactivate_led(host);
2230
#endif
2231

2232
	mmiowb();
2233 2234 2235
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2236
	sdhci_runtime_pm_put(host);
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2249
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2250
			"interrupt.\n", mmc_hostname(host->mmc));
2251 2252 2253
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2254
			host->data->error = -ETIMEDOUT;
2255 2256 2257
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2258
				host->cmd->error = -ETIMEDOUT;
2259
			else
P
Pierre Ossman 已提交
2260
				host->mrq->cmd->error = -ETIMEDOUT;
2261 2262 2263 2264 2265

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2266
	mmiowb();
2267 2268 2269
	spin_unlock_irqrestore(&host->lock, flags);
}

2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2284 2285 2286 2287 2288 2289
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2290
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2291 2292 2293 2294
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2295
		pr_err("%s: Got command interrupt 0x%08x even "
2296 2297
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2298 2299 2300 2301
		sdhci_dumpregs(host);
		return;
	}

2302
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2303 2304 2305 2306
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2307

2308
	if (host->cmd->error) {
2309
		tasklet_schedule(&host->finish_tasklet);
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2328 2329 2330 2331
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2332
			return;
2333
		}
2334 2335 2336

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2337 2338 2339
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2340 2341 2342
	}

	if (intmask & SDHCI_INT_RESPONSE)
2343
		sdhci_finish_command(host);
2344 2345
}

2346
#ifdef CONFIG_MMC_DEBUG
2347
static void sdhci_adma_show_error(struct sdhci_host *host)
2348 2349
{
	const char *name = mmc_hostname(host->mmc);
2350
	void *desc = host->adma_table;
2351 2352 2353 2354

	sdhci_dumpregs(host);

	while (true) {
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2368

2369
		desc += host->desc_sz;
2370

2371
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2372 2373 2374 2375
			break;
	}
}
#else
2376
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2377 2378
#endif

2379 2380
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2381
	u32 command;
2382 2383
	BUG_ON(intmask == 0);

2384 2385
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2386 2387 2388
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2389 2390 2391 2392 2393 2394
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2395 2396
	if (!host->data) {
		/*
2397 2398 2399
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2400
		 */
2401
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2402 2403 2404 2405 2406
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2407
			if (intmask & SDHCI_INT_DATA_END) {
2408 2409 2410 2411 2412 2413 2414 2415 2416
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2417 2418 2419
				return;
			}
		}
2420

2421
		pr_err("%s: Got data interrupt 0x%08x even "
2422 2423
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2424 2425 2426 2427 2428 2429
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2430
		host->data->error = -ETIMEDOUT;
2431 2432 2433 2434 2435
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2436
		host->data->error = -EILSEQ;
2437
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2438
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2439
		sdhci_adma_show_error(host);
2440
		host->data->error = -EIO;
2441 2442
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2443
	}
2444

P
Pierre Ossman 已提交
2445
	if (host->data->error)
2446 2447
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2448
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2449 2450
			sdhci_transfer_pio(host);

2451 2452 2453 2454
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2455 2456 2457 2458
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2459
		 */
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2477

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2490 2491 2492
	}
}

2493
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2494
{
2495
	irqreturn_t result = IRQ_NONE;
2496
	struct sdhci_host *host = dev_id;
2497
	u32 intmask, mask, unexpected = 0;
2498
	int max_loops = 16;
2499 2500 2501

	spin_lock(&host->lock);

2502
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2503
		spin_unlock(&host->lock);
2504
		return IRQ_NONE;
2505 2506
	}

2507
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2508
	if (!intmask || intmask == 0xffffffff) {
2509 2510 2511 2512
		result = IRQ_NONE;
		goto out;
	}

2513 2514 2515 2516 2517
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2518

2519 2520
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2521

2522 2523 2524
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2525

2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2537 2538 2539 2540 2541 2542
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2543 2544 2545

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2546 2547 2548 2549

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2550
		}
2551

2552
		if (intmask & SDHCI_INT_CMD_MASK)
2553 2554
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2555

2556 2557
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2558

2559 2560 2561
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2562

2563 2564 2565 2566 2567
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2568

2569 2570 2571 2572
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2573

2574 2575 2576 2577
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2578

2579 2580
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2581

2582 2583
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2584 2585 2586
out:
	spin_unlock(&host->lock);

2587 2588 2589 2590 2591
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2592

2593 2594 2595
	return result;
}

2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2607 2608 2609 2610 2611
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2624 2625 2626 2627 2628 2629 2630
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2646
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2647 2648 2649 2650 2651 2652 2653 2654 2655
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2656

2657
int sdhci_suspend_host(struct sdhci_host *host)
2658
{
2659 2660
	sdhci_disable_card_detection(host);

2661
	/* Disable tuning since we are suspending */
2662
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2663
		del_timer_sync(&host->tuning_timer);
2664 2665 2666
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

K
Kevin Liu 已提交
2667
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2668 2669 2670
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2671 2672 2673 2674 2675
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2676
	return 0;
2677 2678
}

2679
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2680

2681 2682
int sdhci_resume_host(struct sdhci_host *host)
{
2683
	int ret = 0;
2684

2685
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2686 2687 2688
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2689

K
Kevin Liu 已提交
2690
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2691 2692 2693
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
K
Kevin Liu 已提交
2694 2695 2696 2697 2698 2699
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2700

2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2712

2713 2714
	sdhci_enable_card_detection(host);

2715
	/* Set the re-tuning expiration flag */
2716
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2717 2718
		host->flags |= SDHCI_NEEDS_RETUNING;

2719
	return ret;
2720 2721
}

2722
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->runtime_suspended || host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (host->runtime_suspended || !host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2751 2752 2753 2754 2755
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

	/* Disable tuning since we are suspending */
2756
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2757 2758 2759 2760 2761
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
2762 2763 2764
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2765 2766
	spin_unlock_irqrestore(&host->lock, flags);

2767
	synchronize_hardirq(host->irq);
2768 2769 2770 2771 2772

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2773
	return 0;
2774 2775 2776 2777 2778 2779
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2780
	int host_flags = host->flags;
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2795 2796 2797 2798 2799 2800
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2801 2802

	/* Set the re-tuning expiration flag */
2803
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2804 2805 2806 2807 2808 2809 2810
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2811
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2812 2813 2814 2815 2816 2817 2818
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2819
	return 0;
2820 2821 2822
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2823
#endif /* CONFIG_PM */
2824

2825 2826
/*****************************************************************************\
 *                                                                           *
2827
 * Device allocation/registration                                            *
2828 2829 2830
 *                                                                           *
\*****************************************************************************/

2831 2832
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2833 2834 2835 2836
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2837
	WARN_ON(dev == NULL);
2838

2839
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2840
	if (!mmc)
2841
		return ERR_PTR(-ENOMEM);
2842 2843 2844 2845

	host = mmc_priv(mmc);
	host->mmc = mmc;

2846 2847
	return host;
}
2848

2849
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2850

2851 2852 2853
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2854
	u32 caps[2] = {0, 0};
2855 2856
	u32 max_current_caps;
	unsigned int ocr_avail;
2857
	unsigned int override_timeout_clk;
2858
	int ret;
2859

2860 2861 2862
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2863

2864
	mmc = host->mmc;
2865

2866 2867
	if (debug_quirks)
		host->quirks = debug_quirks;
2868 2869
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2870

2871 2872
	override_timeout_clk = host->timeout_clk;

2873
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2874

2875
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2876 2877
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2878
	if (host->version > SDHCI_SPEC_300) {
2879
		pr_err("%s: Unknown controller version (%d). "
2880
			"You may experience problems.\n", mmc_hostname(mmc),
2881
			host->version);
2882 2883
	}

2884
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2885
		sdhci_readl(host, SDHCI_CAPABILITIES);
2886

2887 2888 2889 2890
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2891

2892
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2893
		host->flags |= SDHCI_USE_SDMA;
2894
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2895
		DBG("Controller doesn't have SDMA capability\n");
2896
	else
2897
		host->flags |= SDHCI_USE_SDMA;
2898

2899
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2900
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2901
		DBG("Disabling DMA as it is marked broken\n");
2902
		host->flags &= ~SDHCI_USE_SDMA;
2903 2904
	}

2905 2906
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2907
		host->flags |= SDHCI_USE_ADMA;
2908 2909 2910 2911 2912 2913 2914

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
	if (sdhci_readl(host, SDHCI_CAPABILITIES) & SDHCI_CAN_64BIT)
		host->flags |= SDHCI_USE_64_BIT_DMA;

2925
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2926 2927
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
J
Joe Perches 已提交
2928
				pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2929
					mmc_hostname(mmc));
2930 2931
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2932
			}
2933 2934 2935
		}
	}

2936 2937 2938 2939
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

2940 2941
	if (host->flags & SDHCI_USE_ADMA) {
		/*
2942 2943 2944 2945
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2946
		 */
2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->align_buffer_sz = SDHCI_MAX_SEGS *
						SDHCI_ADMA2_64_ALIGN;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
			host->align_sz = SDHCI_ADMA2_64_ALIGN;
			host->align_mask = SDHCI_ADMA2_64_ALIGN - 1;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->align_buffer_sz = SDHCI_MAX_SEGS *
						SDHCI_ADMA2_32_ALIGN;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
			host->align_sz = SDHCI_ADMA2_32_ALIGN;
			host->align_mask = SDHCI_ADMA2_32_ALIGN - 1;
		}
2964
		host->adma_table = dma_alloc_coherent(mmc_dev(mmc),
2965
						      host->adma_table_sz,
2966 2967
						      &host->adma_addr,
						      GFP_KERNEL);
2968
		host->align_buffer = kmalloc(host->align_buffer_sz, GFP_KERNEL);
2969
		if (!host->adma_table || !host->align_buffer) {
2970
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
2971
					  host->adma_table, host->adma_addr);
2972
			kfree(host->align_buffer);
J
Joe Perches 已提交
2973
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2974 2975
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2976
			host->adma_table = NULL;
2977
			host->align_buffer = NULL;
2978
		} else if (host->adma_addr & host->align_mask) {
J
Joe Perches 已提交
2979 2980
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2981
			host->flags &= ~SDHCI_USE_ADMA;
2982
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
2983
					  host->adma_table, host->adma_addr);
2984
			kfree(host->align_buffer);
2985
			host->adma_table = NULL;
2986
			host->align_buffer = NULL;
2987 2988 2989
		}
	}

2990 2991 2992 2993 2994
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2995
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2996
		host->dma_mask = DMA_BIT_MASK(64);
2997
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2998
	}
2999

3000
	if (host->version >= SDHCI_SPEC_300)
3001
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
3002 3003
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3004
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
3005 3006
			>> SDHCI_CLOCK_BASE_SHIFT;

3007
	host->max_clk *= 1000000;
3008 3009
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3010
		if (!host->ops->get_max_clock) {
3011
			pr_err("%s: Hardware doesn't specify base clock "
3012 3013 3014 3015
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
3016
	}
3017

3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3034 3035 3036 3037
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
3038
	mmc->f_max = host->max_clk;
3039
	if (host->ops->get_min_clock)
3040
		mmc->f_min = host->ops->get_min_clock(host);
3041 3042 3043 3044 3045 3046 3047
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3048
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3049

3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
3062 3063
		}

3064 3065
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
3066

3067
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3068
			host->ops->get_max_timeout_count(host) : 1 << 27;
3069 3070
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3071

3072 3073 3074
	if (override_timeout_clk)
		host->timeout_clk = override_timeout_clk;

3075
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3076
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3077 3078 3079

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3080

3081
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3082
	if ((host->version >= SDHCI_SPEC_300) &&
3083
	    ((host->flags & SDHCI_USE_ADMA) ||
A
Andrei Warkentin 已提交
3084
	     !(host->flags & SDHCI_USE_SDMA))) {
3085 3086 3087 3088 3089 3090
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3091 3092 3093 3094 3095 3096 3097
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3098
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3099
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3100

3101 3102 3103
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3104
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3105
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3106

3107
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3108
	    !(mmc->caps & MMC_CAP_NONREMOVABLE))
3109 3110
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3111 3112 3113 3114
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3115
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3116 3117 3118 3119
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3120 3121 3122
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3123 3124 3125
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3126
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3127
		}
3128
	}
3129

3130 3131 3132 3133
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3134 3135 3136
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3137 3138 3139
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3140
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3141
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3142 3143 3144
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3145
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3146
			mmc->caps2 |= MMC_CAP2_HS200;
3147
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3148 3149
		mmc->caps |= MMC_CAP_UHS_SDR50;

3150 3151 3152 3153
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
	    (caps[1] & SDHCI_SUPPORT_HS400))
		mmc->caps2 |= MMC_CAP2_HS400;

3154 3155 3156 3157 3158 3159
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3160 3161
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3162 3163
		mmc->caps |= MMC_CAP_UHS_DDR50;

3164
	/* Does the host need tuning for SDR50? */
3165 3166 3167
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3168
	/* Does the host need tuning for SDR104 / HS200? */
3169
	if (mmc->caps2 & MMC_CAP2_HS200)
3170
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3171

3172 3173 3174 3175 3176 3177 3178 3179
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3195
	ocr_avail = 0;
3196

3197 3198 3199 3200 3201 3202 3203 3204
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3205
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3206
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3220 3221

	if (caps[0] & SDHCI_CAN_VDD_330) {
3222
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3223

A
Aaron Lu 已提交
3224
		mmc->max_current_330 = ((max_current_caps &
3225 3226 3227 3228 3229
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3230
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3231

A
Aaron Lu 已提交
3232
		mmc->max_current_300 = ((max_current_caps &
3233 3234 3235 3236 3237
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3238 3239
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3240
		mmc->max_current_180 = ((max_current_caps &
3241 3242 3243 3244 3245
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3246
	/* If OCR set by external regulators, use it instead */
3247
	if (mmc->ocr_avail)
3248
		ocr_avail = mmc->ocr_avail;
3249

3250
	if (host->ocr_mask)
3251
		ocr_avail &= host->ocr_mask;
3252

3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3265 3266

	if (mmc->ocr_avail == 0) {
3267
		pr_err("%s: Hardware doesn't report any "
3268
			"support voltages.\n", mmc_hostname(mmc));
3269
		return -ENODEV;
3270 3271
	}

3272 3273 3274
	spin_lock_init(&host->lock);

	/*
3275 3276
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3277
	 */
3278
	if (host->flags & SDHCI_USE_ADMA)
3279
		mmc->max_segs = SDHCI_MAX_SEGS;
3280
	else if (host->flags & SDHCI_USE_SDMA)
3281
		mmc->max_segs = 1;
3282
	else /* PIO */
3283
		mmc->max_segs = SDHCI_MAX_SEGS;
3284 3285

	/*
3286 3287 3288
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3289
	 */
3290
	mmc->max_req_size = 524288;
3291 3292 3293

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3294 3295
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3296
	 */
3297 3298 3299 3300 3301 3302
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3303
		mmc->max_seg_size = mmc->max_req_size;
3304
	}
3305

3306 3307 3308 3309
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3310 3311 3312
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3313
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3314 3315
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3316 3317
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3318 3319 3320 3321 3322
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3323

3324 3325 3326
	/*
	 * Maximum block count.
	 */
3327
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3328

3329 3330 3331 3332 3333 3334
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3335
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3336

3337
	if (host->version >= SDHCI_SPEC_300) {
3338 3339
		init_waitqueue_head(&host->buf_ready_int);

3340 3341 3342 3343 3344 3345
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3346 3347
	sdhci_init(host, 0);

3348 3349
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3350 3351 3352
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3353
		goto untasklet;
3354
	}
3355 3356 3357 3358 3359

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3360
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3361 3362 3363
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3364 3365 3366 3367
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3368
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3369 3370 3371
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3372
		goto reset;
3373
	}
3374 3375
#endif

3376 3377
	mmiowb();

3378 3379
	mmc_add_host(mmc);

3380
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3381
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3382 3383
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3384
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3385

3386 3387
	sdhci_enable_card_detection(host);

3388 3389
	return 0;

3390
#ifdef SDHCI_USE_LEDS_CLASS
3391
reset:
3392
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3393 3394
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3395 3396
	free_irq(host->irq, host);
#endif
3397
untasklet:
3398 3399 3400 3401 3402
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3403
EXPORT_SYMBOL_GPL(sdhci_add_host);
3404

P
Pierre Ossman 已提交
3405
void sdhci_remove_host(struct sdhci_host *host, int dead)
3406
{
3407
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3408 3409 3410 3411 3412 3413 3414 3415
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3416
			pr_err("%s: Controller removed during "
3417
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3418 3419 3420 3421 3422 3423 3424 3425

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3426 3427
	sdhci_disable_card_detection(host);

3428
	mmc_remove_host(mmc);
3429

3430
#ifdef SDHCI_USE_LEDS_CLASS
3431 3432 3433
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3434
	if (!dead)
3435
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3436

3437 3438
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3439 3440 3441 3442 3443
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3444

3445 3446
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3447

3448
	if (host->adma_table)
3449
		dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3450
				  host->adma_table, host->adma_addr);
3451 3452
	kfree(host->align_buffer);

3453
	host->adma_table = NULL;
3454
	host->align_buffer = NULL;
3455 3456
}

3457
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3458

3459
void sdhci_free_host(struct sdhci_host *host)
3460
{
3461
	mmc_free_host(host->mmc);
3462 3463
}

3464
EXPORT_SYMBOL_GPL(sdhci_free_host);
3465 3466 3467 3468 3469 3470 3471 3472 3473

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3474
	pr_info(DRIVER_NAME
3475
		": Secure Digital Host Controller Interface driver\n");
3476
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3477

3478
	return 0;
3479 3480 3481 3482 3483 3484 3485 3486 3487
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3488
module_param(debug_quirks, uint, 0444);
3489
module_param(debug_quirks2, uint, 0444);
3490

3491
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3492
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3493
MODULE_LICENSE("GPL");
3494

3495
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3496
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");