sdhci.c 112.0 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16
 */

#include <linux/delay.h>
A
Adrian Hunter 已提交
17
#include <linux/ktime.h>
18
#include <linux/highmem.h>
19
#include <linux/io.h>
20
#include <linux/module.h>
21
#include <linux/dma-mapping.h>
22
#include <linux/slab.h>
23
#include <linux/scatterlist.h>
24
#include <linux/sizes.h>
25
#include <linux/swiotlb.h>
M
Marek Szyprowski 已提交
26
#include <linux/regulator/consumer.h>
27
#include <linux/pm_runtime.h>
28
#include <linux/of.h>
29

30 31
#include <linux/leds.h>

32
#include <linux/mmc/mmc.h>
33
#include <linux/mmc/host.h>
34
#include <linux/mmc/card.h>
35
#include <linux/mmc/sdio.h>
36
#include <linux/mmc/slot-gpio.h>
37 38 39 40 41 42

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
43
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
44

45 46 47
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

48 49
#define MAX_TUNING_LOOP 40

50
static unsigned int debug_quirks = 0;
51
static unsigned int debug_quirks2;
52

53 54
static void sdhci_finish_data(struct sdhci_host *);

55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56

57
void sdhci_dumpregs(struct sdhci_host *host)
58
{
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
85 86
	SDHCI_DUMP("ACmd stat: 0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_AUTO_CMD_STATUS),
87 88 89 90 91 92 93 94
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
95 96
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
97
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
98 99
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
100 101
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
102

103
	if (host->flags & SDHCI_USE_ADMA) {
104 105 106 107 108 109 110 111 112 113
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
114
	}
115

116
	SDHCI_DUMP("============================================\n");
117
}
118
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
119 120 121 122 123 124 125

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

C
Chunyan Zhang 已提交
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
static void sdhci_do_enable_v4_mode(struct sdhci_host *host)
{
	u16 ctrl2;

	ctrl2 = sdhci_readb(host, SDHCI_HOST_CONTROL2);
	if (ctrl2 & SDHCI_CTRL_V4_MODE)
		return;

	ctrl2 |= SDHCI_CTRL_V4_MODE;
	sdhci_writeb(host, ctrl2, SDHCI_HOST_CONTROL);
}

/*
 * This can be called before sdhci_add_host() by Vendor's host controller
 * driver to enable v4 mode if supported.
 */
void sdhci_enable_v4_mode(struct sdhci_host *host)
{
	host->v4_mode = true;
	sdhci_do_enable_v4_mode(host);
}
EXPORT_SYMBOL_GPL(sdhci_enable_v4_mode);

149 150 151 152 153
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

154 155
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
156
	u32 present;
157

158
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
159
	    !mmc_card_is_removable(host->mmc))
160 161
		return;

162 163 164
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
165

166 167 168 169 170
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
171 172 173

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
174 175 176 177 178 179 180 181 182 183 184 185
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

202
void sdhci_reset(struct sdhci_host *host, u8 mask)
203
{
A
Adrian Hunter 已提交
204
	ktime_t timeout;
205

206
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
207

208
	if (mask & SDHCI_RESET_ALL) {
209
		host->clock = 0;
210 211 212 213
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
214

215
	/* Wait max 100 ms */
A
Adrian Hunter 已提交
216
	timeout = ktime_add_ms(ktime_get(), 100);
217 218

	/* hw clears the bit when it's done */
219 220 221 222 223 224
	while (1) {
		bool timedout = ktime_after(ktime_get(), timeout);

		if (!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask))
			break;
		if (timedout) {
225
			pr_err("%s: Reset 0x%x never completed.\n",
226 227 228 229
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
230
		udelay(10);
231
	}
232 233 234 235 236 237
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
238 239 240
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
241 242
			return;
	}
243

244
	host->ops->reset(host, mask);
245

246 247 248 249 250 251 252 253
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
254
	}
255 256
}

257
static void sdhci_set_default_irqs(struct sdhci_host *host)
258
{
259 260 261 262 263 264
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

265 266 267 268
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

269 270
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
271 272
}

273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
static void sdhci_config_dma(struct sdhci_host *host)
{
	u8 ctrl;
	u16 ctrl2;

	if (host->version < SDHCI_SPEC_200)
		return;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);

	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (!(host->flags & SDHCI_REQ_USE_DMA))
		goto out;

	/* Note if DMA Select is zero then SDMA is selected */
	if (host->flags & SDHCI_USE_ADMA)
		ctrl |= SDHCI_CTRL_ADMA32;

	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		/*
		 * If v4 mode, all supported DMA can be 64-bit addressing if
		 * controller supports 64-bit system address, otherwise only
		 * ADMA can support 64-bit addressing.
		 */
		if (host->v4_mode) {
			ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl2 |= SDHCI_CTRL_64BIT_ADDR;
			sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
		} else if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * Don't need to undo SDHCI_CTRL_ADMA32 in order to
			 * set SDHCI_CTRL_ADMA64.
			 */
			ctrl |= SDHCI_CTRL_ADMA64;
		}
	}

out:
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}

319 320 321 322 323 324 325 326 327
static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

C
Chunyan Zhang 已提交
328 329 330
	if (host->v4_mode)
		sdhci_do_enable_v4_mode(host);

331
	sdhci_set_default_irqs(host);
332

A
Adrian Hunter 已提交
333 334
	host->cqe_on = false;

335 336 337
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
338
		mmc->ops->set_ios(mmc, &mmc->ios);
339
	}
340
}
341

342 343
static void sdhci_reinit(struct sdhci_host *host)
{
344
	sdhci_init(host, 0);
345
	sdhci_enable_card_detection(host);
346 347
}

348
static void __sdhci_led_activate(struct sdhci_host *host)
349 350 351
{
	u8 ctrl;

352
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
353
	ctrl |= SDHCI_CTRL_LED;
354
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
355 356
}

357
static void __sdhci_led_deactivate(struct sdhci_host *host)
358 359 360
{
	u8 ctrl;

361
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
362
	ctrl &= ~SDHCI_CTRL_LED;
363
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
364 365
}

366
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
367
static void sdhci_led_control(struct led_classdev *led,
368
			      enum led_brightness brightness)
369 370 371 372 373 374
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

375 376 377
	if (host->runtime_suspended)
		goto out;

378
	if (brightness == LED_OFF)
379
		__sdhci_led_deactivate(host);
380
	else
381
		__sdhci_led_activate(host);
382
out:
383 384
	spin_unlock_irqrestore(&host->lock, flags);
}
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

435 436
#endif

437 438 439 440 441 442
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
443
static void sdhci_read_block_pio(struct sdhci_host *host)
444
{
445 446
	unsigned long flags;
	size_t blksize, len, chunk;
447
	u32 uninitialized_var(scratch);
448
	u8 *buf;
449

P
Pierre Ossman 已提交
450
	DBG("PIO reading\n");
451

P
Pierre Ossman 已提交
452
	blksize = host->data->blksz;
453
	chunk = 0;
454

455
	local_irq_save(flags);
456

P
Pierre Ossman 已提交
457
	while (blksize) {
F
Fabio Estevam 已提交
458
		BUG_ON(!sg_miter_next(&host->sg_miter));
459

460
		len = min(host->sg_miter.length, blksize);
461

462 463
		blksize -= len;
		host->sg_miter.consumed = len;
464

465
		buf = host->sg_miter.addr;
466

467 468
		while (len) {
			if (chunk == 0) {
469
				scratch = sdhci_readl(host, SDHCI_BUFFER);
470
				chunk = 4;
P
Pierre Ossman 已提交
471
			}
472 473 474 475 476 477 478

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
479
		}
P
Pierre Ossman 已提交
480
	}
481 482 483 484

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
485
}
486

P
Pierre Ossman 已提交
487 488
static void sdhci_write_block_pio(struct sdhci_host *host)
{
489 490 491 492
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
493

P
Pierre Ossman 已提交
494 495 496
	DBG("PIO writing\n");

	blksize = host->data->blksz;
497 498
	chunk = 0;
	scratch = 0;
499

500
	local_irq_save(flags);
501

P
Pierre Ossman 已提交
502
	while (blksize) {
F
Fabio Estevam 已提交
503
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
504

505 506 507 508 509 510
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
511

512 513 514 515 516 517 518 519
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
520
				sdhci_writel(host, scratch, SDHCI_BUFFER);
521 522
				chunk = 0;
				scratch = 0;
523 524 525
			}
		}
	}
526 527 528 529

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
530 531 532 533 534 535
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

536
	if (host->blocks == 0)
P
Pierre Ossman 已提交
537 538 539 540 541 542 543
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

544 545 546 547 548 549 550 551 552
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

553
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
554 555 556
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
557 558 559 560
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
561

562 563
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
564 565
			break;
	}
566

P
Pierre Ossman 已提交
567
	DBG("PIO transfer complete.\n");
568 569
}

570
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
571
				  struct mmc_data *data, int cookie)
572 573 574
{
	int sg_count;

575 576 577 578 579
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
580 581
		return data->sg_count;

582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
	/* Bounce write requests to the bounce buffer */
	if (host->bounce_buffer) {
		unsigned int length = data->blksz * data->blocks;

		if (length > host->bounce_buffer_size) {
			pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
			       mmc_hostname(host->mmc), length,
			       host->bounce_buffer_size);
			return -EIO;
		}
		if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
			/* Copy the data to the bounce buffer */
			sg_copy_to_buffer(data->sg, data->sg_len,
					  host->bounce_buffer,
					  length);
		}
		/* Switch ownership to the DMA */
		dma_sync_single_for_device(host->mmc->parent,
					   host->bounce_addr,
					   host->bounce_buffer_size,
					   mmc_get_dma_dir(data));
		/* Just a dummy value */
		sg_count = 1;
	} else {
		/* Just access the data directly from memory */
		sg_count = dma_map_sg(mmc_dev(host->mmc),
				      data->sg, data->sg_len,
				      mmc_get_dma_dir(data));
	}
611 612 613 614 615

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
616
	data->host_cookie = cookie;
617 618 619 620

	return sg_count;
}

621 622 623
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
624
	return kmap_atomic(sg_page(sg)) + sg->offset;
625 626 627 628
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
629
	kunmap_atomic(buffer);
630 631 632
	local_irq_restore(*flags);
}

633 634
void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
			   dma_addr_t addr, int len, unsigned int cmd)
B
Ben Dooks 已提交
635
{
636
	struct sdhci_adma2_64_desc *dma_desc = *desc;
B
Ben Dooks 已提交
637

638
	/* 32-bit and 64-bit descriptors have these members in same position */
639 640
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
641 642 643 644
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
645 646 647 648 649 650 651 652 653 654 655

	*desc += host->desc_sz;
}
EXPORT_SYMBOL_GPL(sdhci_adma_write_desc);

static inline void __sdhci_adma_write_desc(struct sdhci_host *host,
					   void **desc, dma_addr_t addr,
					   int len, unsigned int cmd)
{
	if (host->ops->adma_write_desc)
		host->ops->adma_write_desc(host, desc, addr, len, cmd);
656 657
	else
		sdhci_adma_write_desc(host, desc, addr, len, cmd);
B
Ben Dooks 已提交
658 659
}

660 661
static void sdhci_adma_mark_end(void *desc)
{
662
	struct sdhci_adma2_64_desc *dma_desc = desc;
663

664
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
665
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
666 667
}

668 669
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
670 671 672
{
	struct scatterlist *sg;
	unsigned long flags;
673 674 675 676
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
677 678 679 680 681 682

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

683
	host->sg_count = sg_count;
684

685
	desc = host->adma_table;
686 687 688 689 690 691 692 693 694
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
695 696 697
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
698 699
		 * alignment.
		 */
700 701
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
702 703 704 705 706 707 708
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
709
			/* tran, valid */
710 711
			__sdhci_adma_write_desc(host, &desc, align_addr,
						offset, ADMA2_TRAN_VALID);
712 713 714

			BUG_ON(offset > 65536);

715 716
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
717 718 719 720 721 722 723

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

724 725 726 727
		/* tran, valid */
		if (len)
			__sdhci_adma_write_desc(host, &desc, addr, len,
						ADMA2_TRAN_VALID);
728 729 730 731 732

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
733
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
734 735
	}

736
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
737
		/* Mark the last descriptor as the terminating descriptor */
738
		if (desc != host->adma_table) {
739
			desc -= host->desc_sz;
740
			sdhci_adma_mark_end(desc);
741 742
		}
	} else {
743
		/* Add a terminating entry - nop, end, valid */
744
		__sdhci_adma_write_desc(host, &desc, 0, 0, ADMA2_NOP_END_VALID);
745
	}
746 747 748 749 750 751 752
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
753
	void *align;
754 755 756
	char *buffer;
	unsigned long flags;

757 758
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
759

760 761 762 763 764 765
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
766

767 768
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
769
					    data->sg_len, DMA_FROM_DEVICE);
770

771
			align = host->align_buffer;
772

773 774 775 776 777 778 779 780
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
781

782 783
					align += SDHCI_ADMA2_ALIGN;
				}
784 785 786 787 788
			}
		}
	}
}

789
static dma_addr_t sdhci_sdma_address(struct sdhci_host *host)
790 791 792 793 794 795 796
{
	if (host->bounce_buffer)
		return host->bounce_addr;
	else
		return sg_dma_address(host->data->sg);
}

797 798 799 800 801 802 803 804 805 806 807
static void sdhci_set_sdma_addr(struct sdhci_host *host, dma_addr_t addr)
{
	if (host->v4_mode) {
		sdhci_writel(host, addr, SDHCI_ADMA_ADDRESS);
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			sdhci_writel(host, (u64)addr >> 32, SDHCI_ADMA_ADDRESS_HI);
	} else {
		sdhci_writel(host, addr, SDHCI_DMA_ADDRESS);
	}
}

808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
static unsigned int sdhci_target_timeout(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 struct mmc_data *data)
{
	unsigned int target_timeout;

	/* timeout in us */
	if (!data) {
		target_timeout = cmd->busy_timeout * 1000;
	} else {
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000ULL * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
	}

	return target_timeout;
}

837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
static void sdhci_calc_sw_timeout(struct sdhci_host *host,
				  struct mmc_command *cmd)
{
	struct mmc_data *data = cmd->data;
	struct mmc_host *mmc = host->mmc;
	struct mmc_ios *ios = &mmc->ios;
	unsigned char bus_width = 1 << ios->bus_width;
	unsigned int blksz;
	unsigned int freq;
	u64 target_timeout;
	u64 transfer_time;

	target_timeout = sdhci_target_timeout(host, cmd, data);
	target_timeout *= NSEC_PER_USEC;

	if (data) {
		blksz = data->blksz;
		freq = host->mmc->actual_clock ? : host->clock;
		transfer_time = (u64)blksz * NSEC_PER_SEC * (8 / bus_width);
		do_div(transfer_time, freq);
		/* multiply by '2' to account for any unknowns */
		transfer_time = transfer_time * 2;
		/* calculate timeout for the entire data */
		host->data_timeout = data->blocks * target_timeout +
				     transfer_time;
	} else {
		host->data_timeout = target_timeout;
	}

	if (host->data_timeout)
		host->data_timeout += MMC_CMD_TRANSFER_TIME;
}

870 871
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
			     bool *too_big)
872
{
873
	u8 count;
874
	struct mmc_data *data = cmd->data;
875
	unsigned target_timeout, current_timeout;
876

877 878
	*too_big = true;

879 880 881 882 883 884
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
885
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
886
		return 0xE;
887

888
	/* Unspecified timeout, assume max */
889
	if (!data && !cmd->busy_timeout)
890
		return 0xE;
891

892
	/* timeout in us */
893
	target_timeout = sdhci_target_timeout(host, cmd, data);
894

895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
915 916 917
		if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
			DBG("Too large timeout 0x%x requested for CMD%d!\n",
			    count, cmd->opcode);
918
		count = 0xE;
919 920
	} else {
		*too_big = false;
921 922
	}

923 924 925
	return count;
}

926 927 928 929 930 931
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
932
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
933
	else
934 935 936 937
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
938 939
}

940 941 942 943 944 945 946 947 948 949
static void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
{
	if (enable)
		host->ier |= SDHCI_INT_DATA_TIMEOUT;
	else
		host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

950
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
951 952
{
	u8 count;
953 954 955 956

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
957 958 959 960 961 962
		bool too_big = false;

		count = sdhci_calc_timeout(host, cmd, &too_big);

		if (too_big &&
		    host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
963
			sdhci_calc_sw_timeout(host, cmd);
964 965 966 967 968
			sdhci_set_data_timeout_irq(host, false);
		} else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
			sdhci_set_data_timeout_irq(host, true);
		}

969 970 971 972 973 974
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
975
	struct mmc_data *data = cmd->data;
976

977 978
	host->data_timeout = 0;

979
	if (sdhci_data_line_cmd(cmd))
980
		sdhci_set_timeout(host, cmd);
981 982

	if (!data)
983 984
		return;

985 986
	WARN_ON(host->data);

987 988 989 990 991 992 993
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
994
	host->data->bytes_xfered = 0;
995

996
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
997
		struct scatterlist *sg;
998
		unsigned int length_mask, offset_mask;
999
		int i;
1000

1001 1002 1003 1004 1005 1006 1007 1008 1009
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
1010
		length_mask = 0;
1011
		offset_mask = 0;
1012
		if (host->flags & SDHCI_USE_ADMA) {
1013
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
1014
				length_mask = 3;
1015 1016 1017 1018 1019 1020 1021
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
1022 1023
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
1024
				length_mask = 3;
1025 1026
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
1027 1028
		}

1029
		if (unlikely(length_mask | offset_mask)) {
1030
			for_each_sg(data->sg, sg, data->sg_len, i) {
1031
				if (sg->length & length_mask) {
1032
					DBG("Reverting to PIO because of transfer size (%d)\n",
1033
					    sg->length);
1034 1035 1036
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
1037
				if (sg->offset & offset_mask) {
1038
					DBG("Reverting to PIO because of bad alignment\n");
1039 1040 1041 1042 1043 1044 1045
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

1046
	if (host->flags & SDHCI_REQ_USE_DMA) {
1047
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
1064
		} else {
1065
			WARN_ON(sg_cnt != 1);
1066
			sdhci_set_sdma_addr(host, sdhci_sdma_address(host));
1067 1068 1069
		}
	}

1070
	sdhci_config_dma(host);
1071

1072
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1073 1074 1075 1076 1077 1078 1079 1080
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1081
		host->blocks = data->blocks;
1082
	}
1083

1084 1085
	sdhci_set_transfer_irqs(host);

1086
	/* Set the DMA boundary value and block size */
1087 1088
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
		     SDHCI_BLOCK_SIZE);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101

	/*
	 * For Version 4.10 onwards, if v4 mode is enabled, 32-bit Block Count
	 * can be supported, in that case 16-bit block count register must be 0.
	 */
	if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
	    (host->quirks2 & SDHCI_QUIRK2_USE_32BIT_BLK_CNT)) {
		if (sdhci_readw(host, SDHCI_BLOCK_COUNT))
			sdhci_writew(host, 0, SDHCI_BLOCK_COUNT);
		sdhci_writew(host, data->blocks, SDHCI_32BIT_BLK_CNT);
	} else {
		sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
	}
1102 1103
}

1104 1105 1106
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
1107 1108
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
1109 1110
}

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
static inline void sdhci_auto_cmd_select(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 u16 *mode)
{
	bool use_cmd12 = sdhci_auto_cmd12(host, cmd->mrq) &&
			 (cmd->opcode != SD_IO_RW_EXTENDED);
	bool use_cmd23 = cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23);
	u16 ctrl2;

	/*
	 * In case of Version 4.10 or later, use of 'Auto CMD Auto
	 * Select' is recommended rather than use of 'Auto CMD12
	 * Enable' or 'Auto CMD23 Enable'.
	 */
	if (host->version >= SDHCI_SPEC_410 && (use_cmd12 || use_cmd23)) {
		*mode |= SDHCI_TRNS_AUTO_SEL;

		ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (use_cmd23)
			ctrl2 |= SDHCI_CMD23_ENABLE;
		else
			ctrl2 &= ~SDHCI_CMD23_ENABLE;
		sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);

		return;
	}

	/*
	 * If we are sending CMD23, CMD12 never gets sent
	 * on successful completion (so no Auto-CMD12).
	 */
	if (use_cmd12)
		*mode |= SDHCI_TRNS_AUTO_CMD12;
	else if (use_cmd23)
		*mode |= SDHCI_TRNS_AUTO_CMD23;
}

1148
static void sdhci_set_transfer_mode(struct sdhci_host *host,
1149
	struct mmc_command *cmd)
1150
{
1151
	u16 mode = 0;
1152
	struct mmc_data *data = cmd->data;
1153

1154
	if (data == NULL) {
1155 1156
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
1157 1158 1159
			/* must not clear SDHCI_TRANSFER_MODE when tuning */
			if (cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
				sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1160
		} else {
1161
		/* clear Auto CMD settings for no data CMDs */
1162 1163
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1164
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1165
		}
1166
		return;
1167
	}
1168

1169 1170
	WARN_ON(!host->data);

1171 1172 1173
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

1174
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1175
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1176 1177
		sdhci_auto_cmd_select(host, cmd, &mode);
		if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23))
1178
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1179
	}
1180

1181 1182
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
1183
	if (host->flags & SDHCI_REQ_USE_DMA)
1184 1185
		mode |= SDHCI_TRNS_DMA;

1186
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1187 1188
}

1189 1190 1191 1192 1193
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
1194
		 (mrq->data && mrq->data->stop && mrq->data->stop->error) ||
1195 1196 1197
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

	tasklet_schedule(&host->finish_tasklet);
}

1221 1222
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
1223 1224 1225 1226 1227 1228 1229 1230 1231
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

1232 1233 1234
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

1235
	__sdhci_finish_mrq(host, mrq);
1236 1237
}

1238 1239
static void sdhci_finish_data(struct sdhci_host *host)
{
1240 1241
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1242 1243

	host->data = NULL;
1244
	host->data_cmd = NULL;
1245

1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
	/*
	 * The controller needs a reset of internal state machines upon error
	 * conditions.
	 */
	if (data->error) {
		if (!host->cmd || host->cmd == data_cmd)
			sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

1256 1257 1258
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1259 1260

	/*
1261 1262 1263 1264 1265
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1266
	 */
1267 1268
	if (data->error)
		data->bytes_xfered = 0;
1269
	else
1270
		data->bytes_xfered = data->blksz * data->blocks;
1271

1272 1273 1274 1275 1276 1277 1278
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
1279
	     !data->mrq->sbc)) {
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
			sdhci_finish_mrq(host, data->mrq);
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1292 1293 1294
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
1295 1296
}

1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

1314
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1315 1316
{
	int flags;
1317
	u32 mask;
1318
	unsigned long timeout;
1319 1320 1321

	WARN_ON(host->cmd);

1322 1323 1324
	/* Initially, a command has no error */
	cmd->error = 0;

1325 1326 1327 1328
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1329
	/* Wait max 10 ms */
1330
	timeout = 10;
1331 1332

	mask = SDHCI_CMD_INHIBIT;
1333
	if (sdhci_data_line_cmd(cmd))
1334 1335 1336 1337
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1338
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1339 1340
		mask &= ~SDHCI_DATA_INHIBIT;

1341
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1342
		if (timeout == 0) {
1343 1344
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1345
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1346
			cmd->error = -EIO;
1347
			sdhci_finish_mrq(host, cmd->mrq);
1348 1349
			return;
		}
1350 1351 1352
		timeout--;
		mdelay(1);
	}
1353 1354

	host->cmd = cmd;
1355
	if (sdhci_data_line_cmd(cmd)) {
1356 1357 1358
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1359

1360
	sdhci_prepare_data(host, cmd);
1361

1362
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1363

1364
	sdhci_set_transfer_mode(host, cmd);
1365

1366
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1367
		pr_err("%s: Unsupported response type!\n",
1368
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1369
		cmd->error = -EINVAL;
1370
		sdhci_finish_mrq(host, cmd->mrq);
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1387 1388

	/* CMD19 is special in that the Data Present Select should be set */
1389 1390
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1391 1392
		flags |= SDHCI_CMD_DATA;

1393 1394 1395 1396 1397 1398 1399 1400 1401
	timeout = jiffies;
	if (host->data_timeout)
		timeout += nsecs_to_jiffies(host->data_timeout);
	else if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
	else
		timeout += 10 * HZ;
	sdhci_mod_timer(host, cmd->mrq, timeout);

1402
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1403
}
1404
EXPORT_SYMBOL_GPL(sdhci_send_command);
1405

1406 1407 1408 1409 1410 1411 1412 1413 1414
static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
{
	int i, reg;

	for (i = 0; i < 4; i++) {
		reg = SDHCI_RESPONSE + (3 - i) * 4;
		cmd->resp[i] = sdhci_readl(host, reg);
	}

1415 1416 1417
	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
		return;

1418 1419 1420 1421 1422 1423 1424 1425
	/* CRC is stripped so we need to do some shifting */
	for (i = 0; i < 4; i++) {
		cmd->resp[i] <<= 8;
		if (i != 3)
			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
	}
}

1426 1427
static void sdhci_finish_command(struct sdhci_host *host)
{
1428
	struct mmc_command *cmd = host->cmd;
1429

1430 1431 1432 1433
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1434
			sdhci_read_rsp_136(host, cmd);
1435
		} else {
1436
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1437 1438 1439
		}
	}

1440 1441 1442
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1453 1454
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1455 1456
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1457 1458
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1459 1460 1461 1462
			return;
		}
	}

1463
	/* Finished CMD23, now send actual command. */
1464 1465
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1466
	} else {
1467

1468 1469 1470
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1471

1472
		if (!cmd->data)
1473
			sdhci_finish_mrq(host, cmd->mrq);
1474
	}
1475 1476
}

1477 1478
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1479
	u16 preset = 0;
1480

1481 1482
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1483 1484
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1485
	case MMC_TIMING_UHS_SDR25:
1486 1487
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1488
	case MMC_TIMING_UHS_SDR50:
1489 1490
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1491 1492
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1493 1494
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1495
	case MMC_TIMING_UHS_DDR50:
1496
	case MMC_TIMING_MMC_DDR52:
1497 1498
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1499 1500 1501
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1502 1503 1504 1505 1506 1507 1508 1509 1510
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1511 1512
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1513
{
1514
	int div = 0; /* Initialized for compiler warning */
1515
	int real_div = div, clk_mul = 1;
1516
	u16 clk = 0;
1517
	bool switch_base_clk = false;
1518

1519
	if (host->version >= SDHCI_SPEC_300) {
1520
		if (host->preset_enabled) {
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1538 1539 1540 1541 1542
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1543 1544 1545 1546 1547
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1567 1568 1569 1570 1571 1572 1573 1574 1575
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1576
			}
1577
			real_div = div;
1578
			div >>= 1;
1579 1580 1581
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1582 1583 1584
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1585
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1586 1587 1588
			if ((host->max_clk / div) <= clock)
				break;
		}
1589
		real_div = div;
1590
		div >>= 1;
1591 1592
	}

1593
clock_set:
1594
	if (real_div)
1595
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1596
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1597 1598
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1599 1600 1601 1602 1603

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1604
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1605
{
A
Adrian Hunter 已提交
1606
	ktime_t timeout;
1607

1608
	clk |= SDHCI_CLOCK_INT_EN;
1609
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1610

1611
	/* Wait max 20 ms */
A
Adrian Hunter 已提交
1612
	timeout = ktime_add_ms(ktime_get(), 20);
1613 1614 1615 1616 1617 1618 1619
	while (1) {
		bool timedout = ktime_after(ktime_get(), timeout);

		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		if (clk & SDHCI_CLOCK_INT_STABLE)
			break;
		if (timedout) {
1620 1621
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1622 1623 1624
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
1625
		udelay(10);
1626
	}
1627 1628

	clk |= SDHCI_CLOCK_CARD_EN;
1629
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1630
}
1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1647
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1648

1649 1650
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1651
{
1652
	struct mmc_host *mmc = host->mmc;
1653 1654 1655 1656 1657 1658 1659 1660 1661

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1662 1663
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1664
{
1665
	u8 pwr = 0;
1666

1667 1668
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1669
		case MMC_VDD_165_195:
1670 1671 1672 1673 1674 1675 1676
		/*
		 * Without a regulator, SDHCI does not support 2.0v
		 * so we only get here if the driver deliberately
		 * added the 2.0v range to ocr_avail. Map it to 1.8v
		 * for the purpose of turning on the power.
		 */
		case MMC_VDD_20_21:
1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1688 1689 1690
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1691 1692 1693 1694
		}
	}

	if (host->pwr == pwr)
1695
		return;
1696

1697 1698 1699
	host->pwr = pwr;

	if (pwr == 0) {
1700
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1701 1702
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1703 1704 1705 1706 1707 1708 1709
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1710

1711 1712 1713 1714 1715 1716 1717
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1718

1719
		pwr |= SDHCI_POWER_ON;
1720

1721
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1722

1723 1724
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1725

1726 1727 1728 1729 1730 1731 1732
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1733
}
1734
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1735

1736 1737
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1738
{
1739 1740
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1741
	else
1742
		sdhci_set_power_reg(host, mode, vdd);
1743
}
1744
EXPORT_SYMBOL_GPL(sdhci_set_power);
1745

1746 1747 1748 1749 1750 1751
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

A
Aapo Vienamo 已提交
1752
void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1753 1754
{
	struct sdhci_host *host;
1755
	int present;
1756 1757 1758 1759
	unsigned long flags;

	host = mmc_priv(mmc);

1760
	/* Firstly check card presence */
1761
	present = mmc->ops->get_cd(mmc);
1762

1763 1764
	spin_lock_irqsave(&host->lock, flags);

1765
	sdhci_led_activate(host);
1766 1767 1768 1769 1770

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
1771
	if (sdhci_auto_cmd12(host, mrq)) {
1772 1773 1774 1775 1776
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1777

1778
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1779
		mrq->cmd->error = -ENOMEDIUM;
1780
		sdhci_finish_mrq(host, mrq);
1781
	} else {
1782
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1783 1784 1785
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1786
	}
1787

1788
	mmiowb();
1789 1790
	spin_unlock_irqrestore(&host->lock, flags);
}
A
Aapo Vienamo 已提交
1791
EXPORT_SYMBOL_GPL(sdhci_request);
1792

1793 1794 1795 1796 1797 1798 1799
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1800
		ctrl |= SDHCI_CTRL_8BITBUS;
1801
	} else {
1802
		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1832 1833
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1834 1835 1836 1837
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1838
void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1839
{
1840
	struct sdhci_host *host = mmc_priv(mmc);
1841 1842
	u8 ctrl;

1843 1844 1845
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

A
Adrian Hunter 已提交
1846
	if (host->flags & SDHCI_DEVICE_DEAD) {
1847 1848
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1849
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1850 1851
		return;
	}
P
Pierre Ossman 已提交
1852

1853 1854 1855 1856 1857
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1858
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1859
		sdhci_reinit(host);
1860 1861
	}

1862
	if (host->version >= SDHCI_SPEC_300 &&
1863 1864
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1865 1866
		sdhci_enable_preset_value(host, false);

1867
	if (!ios->clock || ios->clock != host->clock) {
1868
		host->ops->set_clock(host, ios->clock);
1869
		host->clock = ios->clock;
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1882
	}
1883

1884 1885 1886 1887
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1888

1889 1890 1891
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1892
	host->ops->set_bus_width(host, ios->bus_width);
1893

1894
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1895

1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
		if (ios->timing == MMC_TIMING_SD_HS ||
		     ios->timing == MMC_TIMING_MMC_HS ||
		     ios->timing == MMC_TIMING_MMC_HS400 ||
		     ios->timing == MMC_TIMING_MMC_HS200 ||
		     ios->timing == MMC_TIMING_MMC_DDR52 ||
		     ios->timing == MMC_TIMING_UHS_SDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR104 ||
		     ios->timing == MMC_TIMING_UHS_DDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR25)
			ctrl |= SDHCI_CTRL_HISPD;
		else
			ctrl &= ~SDHCI_CTRL_HISPD;
	}
1910

1911
	if (host->version >= SDHCI_SPEC_300) {
1912 1913
		u16 clk, ctrl_2;

1914
		if (!host->preset_enabled) {
1915
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1916 1917 1918 1919
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1920
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1921 1922 1923
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1924 1925
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1926 1927
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1928 1929 1930
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1931 1932
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1933 1934
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1935 1936

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1953
			host->ops->set_clock(host, host->clock);
1954
		}
1955 1956 1957 1958 1959 1960

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1961
		host->ops->set_uhs_signaling(host, ios->timing);
1962
		host->timing = ios->timing;
1963

1964 1965 1966 1967 1968
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1969 1970
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1971 1972 1973 1974 1975 1976 1977 1978
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1979
		/* Re-enable SD Clock */
1980
		host->ops->set_clock(host, host->clock);
1981 1982
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1983

1984 1985 1986 1987 1988
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1989
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1990
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1991

1992
	mmiowb();
1993
}
1994
EXPORT_SYMBOL_GPL(sdhci_set_ios);
1995

1996
static int sdhci_get_cd(struct mmc_host *mmc)
1997 1998
{
	struct sdhci_host *host = mmc_priv(mmc);
1999
	int gpio_cd = mmc_gpio_get_cd(mmc);
2000 2001 2002 2003

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

2004
	/* If nonremovable, assume that the card is always present. */
2005
	if (!mmc_card_is_removable(host->mmc))
2006 2007
		return 1;

2008 2009 2010 2011
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
2012
	if (gpio_cd >= 0)
2013 2014
		return !!gpio_cd;

2015 2016 2017 2018
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

2019 2020 2021 2022
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

2023
static int sdhci_check_ro(struct sdhci_host *host)
2024 2025
{
	unsigned long flags;
2026
	int is_readonly;
2027 2028 2029

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
2030
	if (host->flags & SDHCI_DEVICE_DEAD)
2031 2032 2033
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
2034
	else
2035 2036
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
2037 2038 2039

	spin_unlock_irqrestore(&host->lock, flags);

2040 2041 2042
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
2043 2044
}

2045 2046
#define SAMPLE_COUNT	5

2047
static int sdhci_get_ro(struct mmc_host *mmc)
2048
{
2049
	struct sdhci_host *host = mmc_priv(mmc);
2050 2051 2052
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
2053
		return sdhci_check_ro(host);
2054 2055 2056

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
2057
		if (sdhci_check_ro(host)) {
2058 2059 2060 2061 2062 2063 2064 2065
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

2066 2067 2068 2069 2070 2071 2072 2073
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

2074 2075
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
2076
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
2077
		if (enable)
2078
			host->ier |= SDHCI_INT_CARD_INT;
2079
		else
2080 2081 2082 2083
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2084 2085
		mmiowb();
	}
2086 2087
}

2088
void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
2089 2090 2091
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
2092

2093 2094 2095
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

2096
	spin_lock_irqsave(&host->lock, flags);
2097 2098 2099 2100 2101
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

2102
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
2103
	spin_unlock_irqrestore(&host->lock, flags);
2104 2105 2106

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
P
Pierre Ossman 已提交
2107
}
2108
EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
P
Pierre Ossman 已提交
2109

2110 2111
int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
				      struct mmc_ios *ios)
2112
{
2113
	struct sdhci_host *host = mmc_priv(mmc);
2114
	u16 ctrl;
2115
	int ret;
2116

2117 2118 2119 2120 2121 2122
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
2123

2124 2125
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

2126
	switch (ios->signal_voltage) {
2127
	case MMC_SIGNAL_VOLTAGE_330:
2128 2129
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
2130 2131 2132
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2133

2134
		if (!IS_ERR(mmc->supply.vqmmc)) {
2135
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2136
			if (ret) {
J
Joe Perches 已提交
2137 2138
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
2139 2140 2141 2142 2143
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
2144

2145 2146 2147 2148
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
2149

J
Joe Perches 已提交
2150 2151
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
2152 2153 2154

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
2155 2156
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
2157
		if (!IS_ERR(mmc->supply.vqmmc)) {
2158
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2159
			if (ret) {
J
Joe Perches 已提交
2160 2161
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
2162 2163 2164
				return -EIO;
			}
		}
2165 2166 2167 2168 2169

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
2170 2171
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2172

2173 2174 2175 2176
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

2177 2178 2179 2180
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
2181

J
Joe Perches 已提交
2182 2183
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
2184

2185 2186
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
2187 2188
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
2189
		if (!IS_ERR(mmc->supply.vqmmc)) {
2190
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2191
			if (ret) {
J
Joe Perches 已提交
2192 2193
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
2194
				return -EIO;
2195 2196
			}
		}
2197
		return 0;
2198
	default:
2199 2200
		/* No signal voltage switch required */
		return 0;
2201
	}
2202
}
2203
EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
2204

2205 2206 2207 2208 2209
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

2210
	/* Check whether DAT[0] is 0 */
2211 2212
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

2213
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
2214 2215
}

2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

2228
void sdhci_start_tuning(struct sdhci_host *host)
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}
2251
EXPORT_SYMBOL_GPL(sdhci_start_tuning);
2252

2253
void sdhci_end_tuning(struct sdhci_host *host)
2254 2255 2256 2257
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}
2258
EXPORT_SYMBOL_GPL(sdhci_end_tuning);
2259

2260
void sdhci_reset_tuning(struct sdhci_host *host)
2261 2262 2263 2264 2265 2266 2267 2268
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}
2269
EXPORT_SYMBOL_GPL(sdhci_reset_tuning);
2270

2271
static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2290
void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2291 2292
{
	struct mmc_host *mmc = host->mmc;
2293 2294
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2295
	unsigned long flags;
2296
	u32 b = host->sdma_boundary;
2297 2298

	spin_lock_irqsave(&host->lock, flags);
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2310 2311
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2312
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2313
	else
2314
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

2332
	mmiowb();
2333 2334 2335 2336 2337 2338 2339
	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}
2340
EXPORT_SYMBOL_GPL(sdhci_send_tuning);
2341

Y
Yinbo Zhu 已提交
2342
static int __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
A
Adrian Hunter 已提交
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times.
	 */
	for (i = 0; i < MAX_TUNING_LOOP; i++) {
		u16 ctrl;

2353
		sdhci_send_tuning(host, opcode);
A
Adrian Hunter 已提交
2354 2355 2356 2357

		if (!host->tuning_done) {
			pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
				mmc_hostname(host->mmc));
2358
			sdhci_abort_tuning(host, opcode);
Y
Yinbo Zhu 已提交
2359
			return -ETIMEDOUT;
A
Adrian Hunter 已提交
2360 2361 2362 2363 2364
		}

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
Y
Yinbo Zhu 已提交
2365
				return 0; /* Success! */
A
Adrian Hunter 已提交
2366 2367 2368
			break;
		}

2369 2370 2371
		/* Spec does not require a delay between tuning cycles */
		if (host->tuning_delay > 0)
			mdelay(host->tuning_delay);
A
Adrian Hunter 已提交
2372 2373 2374 2375 2376
	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
Y
Yinbo Zhu 已提交
2377
	return -EAGAIN;
A
Adrian Hunter 已提交
2378 2379
}

2380
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2381
{
2382
	struct sdhci_host *host = mmc_priv(mmc);
2383
	int err = 0;
2384
	unsigned int tuning_count = 0;
2385
	bool hs400_tuning;
2386

2387 2388
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2389 2390 2391
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2392
	/*
W
Weijun Yang 已提交
2393 2394 2395
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2396 2397
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2398
	 */
2399
	switch (host->timing) {
2400
	/* HS400 tuning is done in HS200 mode */
2401
	case MMC_TIMING_MMC_HS400:
2402
		err = -EINVAL;
2403
		goto out;
2404

2405
	case MMC_TIMING_MMC_HS200:
2406 2407 2408 2409 2410 2411 2412 2413
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2414
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
2415
	case MMC_TIMING_UHS_DDR50:
2416 2417 2418
		break;

	case MMC_TIMING_UHS_SDR50:
2419
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2420 2421 2422 2423
			break;
		/* FALLTHROUGH */

	default:
2424
		goto out;
2425 2426
	}

2427
	if (host->ops->platform_execute_tuning) {
2428
		err = host->ops->platform_execute_tuning(host, opcode);
2429
		goto out;
2430 2431
	}

A
Adrian Hunter 已提交
2432
	host->mmc->retune_period = tuning_count;
2433

2434 2435 2436
	if (host->tuning_delay < 0)
		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;

A
Adrian Hunter 已提交
2437
	sdhci_start_tuning(host);
2438

Y
Yinbo Zhu 已提交
2439
	host->tuning_err = __sdhci_execute_tuning(host, opcode);
2440

2441
	sdhci_end_tuning(host);
2442
out:
2443
	host->flags &= ~SDHCI_HS400_TUNING;
A
Adrian Hunter 已提交
2444

2445 2446
	return err;
}
2447
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2448

2449
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2450 2451 2452 2453 2454 2455 2456 2457 2458
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2459 2460 2461 2462 2463 2464 2465 2466
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2467
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2468 2469 2470 2471 2472 2473 2474

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2475
	}
2476 2477
}

2478 2479 2480 2481 2482 2483
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2484
	if (data->host_cookie != COOKIE_UNMAPPED)
2485
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2486
			     mmc_get_dma_dir(data));
2487 2488

	data->host_cookie = COOKIE_UNMAPPED;
2489 2490
}

2491
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2492 2493 2494
{
	struct sdhci_host *host = mmc_priv(mmc);

2495
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2496

2497 2498 2499 2500 2501 2502
	/*
	 * No pre-mapping in the pre hook if we're using the bounce buffer,
	 * for that we would need two bounce buffers since one buffer is
	 * in flight when this is getting called.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
2503
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2504 2505
}

2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2524
static void sdhci_card_event(struct mmc_host *mmc)
2525
{
2526
	struct sdhci_host *host = mmc_priv(mmc);
2527
	unsigned long flags;
2528
	int present;
2529

2530 2531 2532 2533
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2534
	present = mmc->ops->get_cd(mmc);
2535

2536 2537
	spin_lock_irqsave(&host->lock, flags);

2538 2539
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2540
		pr_err("%s: Card removed during transfer!\n",
2541
			mmc_hostname(host->mmc));
2542
		pr_err("%s: Resetting controller.\n",
2543
			mmc_hostname(host->mmc));
2544

2545 2546
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2547

2548
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2549 2550 2551
	}

	spin_unlock_irqrestore(&host->lock, flags);
2552 2553 2554 2555
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2556 2557
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2558
	.set_ios	= sdhci_set_ios,
2559
	.get_cd		= sdhci_get_cd,
2560 2561 2562 2563
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2564
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2565 2566
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2567
	.card_busy	= sdhci_card_busy,
2568 2569 2570 2571 2572 2573 2574 2575
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2576
static bool sdhci_request_done(struct sdhci_host *host)
2577 2578 2579
{
	unsigned long flags;
	struct mmc_request *mrq;
2580
	int i;
2581

2582 2583
	spin_lock_irqsave(&host->lock, flags);

2584 2585
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2586
		if (mrq)
2587
			break;
2588
	}
2589

2590 2591 2592 2593
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2594

2595 2596
	sdhci_del_timer(host, mrq);

2597 2598 2599 2600 2601 2602 2603 2604 2605
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
			if (host->bounce_buffer) {
				/*
				 * On reads, copy the bounced data into the
				 * sglist
				 */
				if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
					unsigned int length = data->bytes_xfered;

					if (length > host->bounce_buffer_size) {
						pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
						       mmc_hostname(host->mmc),
						       host->bounce_buffer_size,
						       data->bytes_xfered);
						/* Cap it down and continue */
						length = host->bounce_buffer_size;
					}
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						DMA_FROM_DEVICE);
					sg_copy_from_buffer(data->sg,
						data->sg_len,
						host->bounce_buffer,
						length);
				} else {
					/* No copying, just switch ownership */
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						mmc_get_dma_dir(data));
				}
			} else {
				/* Unmap the raw data */
				dma_unmap_sg(mmc_dev(host->mmc), data->sg,
					     data->sg_len,
					     mmc_get_dma_dir(data));
			}
2645 2646 2647 2648
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2649 2650 2651 2652
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2653
	if (sdhci_needs_reset(host, mrq)) {
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2665
		/* Some controllers need this kick or reset won't work here */
2666
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2667
			/* This is to force an update */
2668
			host->ops->set_clock(host, host->clock);
2669 2670 2671

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2672 2673
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2674 2675

		host->pending_reset = false;
2676 2677
	}

2678 2679
	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
2680

2681 2682
	host->mrqs_done[i] = NULL;

2683
	mmiowb();
2684 2685 2686
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696

	return false;
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host *)param;

	while (!sdhci_request_done(host))
		;
2697 2698
}

2699
static void sdhci_timeout_timer(struct timer_list *t)
2700 2701 2702 2703
{
	struct sdhci_host *host;
	unsigned long flags;

2704
	host = from_timer(host, t, timer);
2705 2706 2707

	spin_lock_irqsave(&host->lock, flags);

2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}

2721
static void sdhci_timeout_data_timer(struct timer_list *t)
2722 2723 2724 2725
{
	struct sdhci_host *host;
	unsigned long flags;

2726
	host = from_timer(host, t, data_timer);
2727 2728 2729 2730 2731

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2732 2733
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2734 2735 2736
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2737
			host->data->error = -ETIMEDOUT;
2738
			sdhci_finish_data(host);
2739 2740 2741
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2742
		} else {
2743 2744
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2745 2746 2747
		}
	}

2748
	mmiowb();
2749 2750 2751 2752 2753 2754 2755 2756 2757
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2758
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *intmask_p)
2759 2760
{
	if (!host->cmd) {
2761 2762 2763 2764 2765 2766 2767
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2768 2769
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2770 2771 2772 2773
		sdhci_dumpregs(host);
		return;
	}

2774 2775 2776 2777 2778 2779
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2780

2781
		/* Treat data command CRC error the same as data CRC error */
2782 2783 2784 2785
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
2786
			*intmask_p |= SDHCI_INT_DATA_CRC;
2787 2788 2789
			return;
		}

2790
		sdhci_finish_mrq(host, host->cmd->mrq);
2791 2792 2793 2794
		return;
	}

	if (intmask & SDHCI_INT_RESPONSE)
2795
		sdhci_finish_command(host);
2796 2797
}

2798
static void sdhci_adma_show_error(struct sdhci_host *host)
2799
{
2800
	void *desc = host->adma_table;
2801 2802 2803 2804

	sdhci_dumpregs(host);

	while (true) {
2805 2806 2807
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
2808 2809
			DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_hi),
2810 2811 2812 2813
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
2814 2815
			DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_lo),
2816 2817
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2818

2819
		desc += host->desc_sz;
2820

2821
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2822 2823 2824 2825
			break;
	}
}

2826 2827
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2828
	u32 command;
2829

2830 2831
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2832 2833 2834
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2835 2836 2837 2838 2839 2840
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2841
	if (!host->data) {
2842 2843
		struct mmc_command *data_cmd = host->data_cmd;

2844
		/*
2845 2846 2847
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2848
		 */
2849
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2850
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2851
				host->data_cmd = NULL;
2852
				data_cmd->error = -ETIMEDOUT;
2853
				sdhci_finish_mrq(host, data_cmd->mrq);
2854 2855
				return;
			}
2856
			if (intmask & SDHCI_INT_DATA_END) {
2857
				host->data_cmd = NULL;
2858 2859 2860 2861 2862
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2863 2864 2865
				if (host->cmd == data_cmd)
					return;

2866
				sdhci_finish_mrq(host, data_cmd->mrq);
2867 2868 2869
				return;
			}
		}
2870

2871 2872 2873 2874 2875 2876 2877 2878
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2879 2880
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2881 2882 2883 2884 2885 2886
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2887
		host->data->error = -ETIMEDOUT;
2888 2889 2890 2891 2892
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2893
		host->data->error = -EILSEQ;
2894
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2895
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2896
		sdhci_adma_show_error(host);
2897
		host->data->error = -EIO;
2898 2899
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2900
	}
2901

P
Pierre Ossman 已提交
2902
	if (host->data->error)
2903 2904
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2905
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2906 2907
			sdhci_transfer_pio(host);

2908 2909 2910 2911
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2912 2913 2914 2915
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2916
		 */
2917
		if (intmask & SDHCI_INT_DMA_END) {
2918
			dma_addr_t dmastart, dmanow;
2919 2920

			dmastart = sdhci_sdma_address(host);
2921 2922 2923 2924 2925
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
2926
				~((dma_addr_t)SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2927 2928
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
2929 2930 2931
			DBG("DMA base %pad, transferred 0x%06x bytes, next %pad\n",
			    &dmastart, host->data->bytes_xfered, &dmanow);
			sdhci_set_sdma_addr(host, dmanow);
2932
		}
2933

2934
		if (intmask & SDHCI_INT_DATA_END) {
2935
			if (host->cmd == host->data_cmd) {
2936 2937 2938 2939 2940 2941 2942 2943 2944 2945
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2946 2947 2948
	}
}

2949
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2950
{
2951
	irqreturn_t result = IRQ_NONE;
2952
	struct sdhci_host *host = dev_id;
2953
	u32 intmask, mask, unexpected = 0;
2954
	int max_loops = 16;
2955 2956 2957

	spin_lock(&host->lock);

2958
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2959
		spin_unlock(&host->lock);
2960
		return IRQ_NONE;
2961 2962
	}

2963
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2964
	if (!intmask || intmask == 0xffffffff) {
2965 2966 2967 2968
		result = IRQ_NONE;
		goto out;
	}

2969
	do {
A
Adrian Hunter 已提交
2970 2971 2972 2973 2974 2975 2976 2977
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

2978 2979 2980 2981
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2982

2983 2984 2985
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2986

2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2998 2999 3000 3001 3002 3003
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3004 3005 3006

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
3007 3008 3009 3010

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
3011
		}
3012

3013
		if (intmask & SDHCI_INT_CMD_MASK)
3014
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK, &intmask);
3015

3016 3017
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
3018

3019 3020 3021
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
3022

3023 3024 3025
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

3026 3027
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
3028 3029 3030 3031
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
3032

3033 3034 3035
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
3036
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
3037

3038 3039 3040 3041
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
A
Adrian Hunter 已提交
3042
cont:
3043 3044
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
3045

3046 3047
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
3048 3049 3050
out:
	spin_unlock(&host->lock);

3051 3052 3053 3054 3055
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
3056

3057 3058 3059
	return result;
}

3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

3071
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3072 3073 3074 3075
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
3076 3077
	}

3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

3090 3091 3092 3093 3094 3095 3096
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
3097 3098 3099 3100 3101 3102 3103 3104

static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
{
	return mmc_card_is_removable(host->mmc) &&
	       !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	       !mmc_can_gpio_cd(host->mmc);
}

3105 3106 3107 3108 3109 3110 3111 3112
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
3113
static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3114
{
3115 3116 3117 3118
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
		  SDHCI_WAKE_ON_INT;
	u32 irq_val = 0;
	u8 wake_val = 0;
K
Kevin Liu 已提交
3119 3120
	u8 val;

3121
	if (sdhci_cd_irq_can_wakeup(host)) {
3122 3123
		wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
		irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
3124
	}
3125

3126 3127 3128 3129 3130 3131 3132
	if (mmc_card_wake_sdio_irq(host->mmc)) {
		wake_val |= SDHCI_WAKE_ON_INT;
		irq_val |= SDHCI_INT_CARD_INT;
	}

	if (!irq_val)
		return false;
3133 3134 3135 3136

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	val |= wake_val;
K
Kevin Liu 已提交
3137
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3138

3139
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3140 3141 3142 3143

	host->irq_wake_enabled = !enable_irq_wake(host->irq);

	return host->irq_wake_enabled;
K
Kevin Liu 已提交
3144 3145
}

3146
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3147 3148 3149 3150 3151 3152 3153 3154
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3155 3156 3157 3158

	disable_irq_wake(host->irq);

	host->irq_wake_enabled = false;
K
Kevin Liu 已提交
3159
}
3160

3161
int sdhci_suspend_host(struct sdhci_host *host)
3162
{
3163 3164
	sdhci_disable_card_detection(host);

3165
	mmc_retune_timer_stop(host->mmc);
3166

3167 3168
	if (!device_may_wakeup(mmc_dev(host->mmc)) ||
	    !sdhci_enable_irq_wakeups(host)) {
3169 3170 3171
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
3172 3173
		free_irq(host->irq, host);
	}
3174

3175
	return 0;
3176 3177
}

3178
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3179

3180 3181
int sdhci_resume_host(struct sdhci_host *host)
{
3182
	struct mmc_host *mmc = host->mmc;
3183
	int ret = 0;
3184

3185
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3186 3187 3188
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
3189

3190 3191 3192 3193 3194 3195
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
3196
		mmc->ops->set_ios(mmc, &mmc->ios);
3197 3198 3199 3200
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
3201

3202 3203 3204
	if (host->irq_wake_enabled) {
		sdhci_disable_irq_wakeups(host);
	} else {
3205 3206 3207 3208 3209 3210 3211
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	}

3212 3213
	sdhci_enable_card_detection(host);

3214
	return ret;
3215 3216
}

3217
EXPORT_SYMBOL_GPL(sdhci_resume_host);
3218 3219 3220 3221 3222

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

3223
	mmc_retune_timer_stop(host->mmc);
3224 3225

	spin_lock_irqsave(&host->lock, flags);
3226 3227 3228
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3229 3230
	spin_unlock_irqrestore(&host->lock, flags);

3231
	synchronize_hardirq(host->irq);
3232 3233 3234 3235 3236

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

3237
	return 0;
3238 3239 3240 3241 3242
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
3243
	struct mmc_host *mmc = host->mmc;
3244
	unsigned long flags;
3245
	int host_flags = host->flags;
3246 3247 3248 3249 3250 3251 3252 3253

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

3254 3255
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
	    mmc->ios.power_mode != MMC_POWER_OFF) {
3256 3257 3258 3259 3260
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
3261

3262 3263 3264 3265 3266 3267
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
3268

3269 3270 3271 3272
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
3273

3274 3275 3276 3277 3278
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
3279
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
3280 3281 3282 3283 3284 3285 3286
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

3287
	return 0;
3288 3289 3290
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

3291
#endif /* CONFIG_PM */
3292

A
Adrian Hunter 已提交
3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

3315
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
A
Adrian Hunter 已提交
3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
	sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3406 3407
/*****************************************************************************\
 *                                                                           *
3408
 * Device allocation/registration                                            *
3409 3410 3411
 *                                                                           *
\*****************************************************************************/

3412 3413
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3414 3415 3416 3417
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3418
	WARN_ON(dev == NULL);
3419

3420
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3421
	if (!mmc)
3422
		return ERR_PTR(-ENOMEM);
3423 3424 3425

	host = mmc_priv(mmc);
	host->mmc = mmc;
3426 3427
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3428

3429 3430
	host->flags = SDHCI_SIGNALING_330;

A
Adrian Hunter 已提交
3431 3432 3433
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3434 3435
	host->tuning_delay = -1;

3436 3437
	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;

3438 3439 3440 3441 3442 3443 3444
	/*
	 * The DMA table descriptor count is calculated as the maximum
	 * number of segments times 2, to allow for an alignment
	 * descriptor for each segment, plus 1 for a nop end descriptor.
	 */
	host->adma_table_cnt = SDHCI_MAX_SEGS * 2 + 1;

3445 3446
	return host;
}
3447

3448
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3449

3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3480 3481 3482
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;
3483 3484
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

C
Chunyan Zhang 已提交
3499 3500 3501
	if (host->v4_mode)
		sdhci_do_enable_v4_mode(host);

3502 3503 3504 3505 3506
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3507 3508 3509 3510 3511 3512
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3513 3514 3515 3516 3517 3518 3519
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3520 3521 3522 3523

	if (host->version < SDHCI_SPEC_300)
		return;

3524 3525 3526 3527 3528 3529 3530
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3531 3532 3533
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3534
static void sdhci_allocate_bounce_buffer(struct sdhci_host *host)
3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571
{
	struct mmc_host *mmc = host->mmc;
	unsigned int max_blocks;
	unsigned int bounce_size;
	int ret;

	/*
	 * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
	 * has diminishing returns, this is probably because SD/MMC
	 * cards are usually optimized to handle this size of requests.
	 */
	bounce_size = SZ_64K;
	/*
	 * Adjust downwards to maximum request size if this is less
	 * than our segment size, else hammer down the maximum
	 * request size to the maximum buffer size.
	 */
	if (mmc->max_req_size < bounce_size)
		bounce_size = mmc->max_req_size;
	max_blocks = bounce_size / 512;

	/*
	 * When we just support one segment, we can get significant
	 * speedups by the help of a bounce buffer to group scattered
	 * reads/writes together.
	 */
	host->bounce_buffer = devm_kmalloc(mmc->parent,
					   bounce_size,
					   GFP_KERNEL);
	if (!host->bounce_buffer) {
		pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
		       mmc_hostname(mmc),
		       bounce_size);
		/*
		 * Exiting with zero here makes sure we proceed with
		 * mmc->max_segs == 1.
		 */
3572
		return;
3573 3574 3575 3576 3577 3578 3579 3580 3581
	}

	host->bounce_addr = dma_map_single(mmc->parent,
					   host->bounce_buffer,
					   bounce_size,
					   DMA_BIDIRECTIONAL);
	ret = dma_mapping_error(mmc->parent, host->bounce_addr);
	if (ret)
		/* Again fall back to max_segs == 1 */
3582
		return;
3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593
	host->bounce_buffer_size = bounce_size;

	/* Lie about this since we're bouncing */
	mmc->max_segs = max_blocks;
	mmc->max_seg_size = bounce_size;
	mmc->max_req_size = bounce_size;

	pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
		mmc_hostname(mmc), max_blocks, bounce_size);
}

3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
static inline bool sdhci_can_64bit_dma(struct sdhci_host *host)
{
	/*
	 * According to SD Host Controller spec v4.10, bit[27] added from
	 * version 4.10 in Capabilities Register is used as 64-bit System
	 * Address support for V4 mode.
	 */
	if (host->version >= SDHCI_SPEC_410 && host->v4_mode)
		return host->caps & SDHCI_CAN_64BIT_V4;

	return host->caps & SDHCI_CAN_64BIT;
}

3607
int sdhci_setup_host(struct sdhci_host *host)
3608 3609
{
	struct mmc_host *mmc;
3610 3611
	u32 max_current_caps;
	unsigned int ocr_avail;
3612
	unsigned int override_timeout_clk;
3613
	u32 max_clk;
3614
	int ret;
3615

3616 3617 3618
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3619

3620
	mmc = host->mmc;
3621

3622 3623 3624 3625 3626 3627 3628
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
3629
	if (ret)
3630 3631
		return ret;

3632 3633 3634 3635 3636 3637 3638
	DBG("Version:   0x%08x | Present:  0x%08x\n",
	    sdhci_readw(host, SDHCI_HOST_VERSION),
	    sdhci_readl(host, SDHCI_PRESENT_STATE));
	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
	    sdhci_readl(host, SDHCI_CAPABILITIES),
	    sdhci_readl(host, SDHCI_CAPABILITIES_1));

3639
	sdhci_read_caps(host);
3640

3641 3642
	override_timeout_clk = host->timeout_clk;

3643
	if (host->version > SDHCI_SPEC_420) {
3644 3645
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3646 3647
	}

3648
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3649
		host->flags |= SDHCI_USE_SDMA;
3650
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3651
		DBG("Controller doesn't have SDMA capability\n");
3652
	else
3653
		host->flags |= SDHCI_USE_SDMA;
3654

3655
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3656
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3657
		DBG("Disabling DMA as it is marked broken\n");
3658
		host->flags &= ~SDHCI_USE_SDMA;
3659 3660
	}

3661
	if ((host->version >= SDHCI_SPEC_200) &&
3662
		(host->caps & SDHCI_CAN_DO_ADMA2))
3663
		host->flags |= SDHCI_USE_ADMA;
3664 3665 3666 3667 3668 3669 3670

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3671 3672 3673 3674 3675 3676 3677
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
3678
	if (sdhci_can_64bit_dma(host))
3679 3680
		host->flags |= SDHCI_USE_64_BIT_DMA;

3681
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3693 3694 3695
		}
	}

3696 3697
	/* SDMA does not support 64-bit DMA if v4 mode not set */
	if ((host->flags & SDHCI_USE_64_BIT_DMA) && !host->v4_mode)
3698 3699
		host->flags &= ~SDHCI_USE_SDMA;

3700
	if (host->flags & SDHCI_USE_ADMA) {
3701 3702 3703
		dma_addr_t dma;
		void *buf;

3704
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
3705
			host->adma_table_sz = host->adma_table_cnt *
3706 3707
					      SDHCI_ADMA2_64_DESC_SZ(host);
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ(host);
3708
		} else {
3709
			host->adma_table_sz = host->adma_table_cnt *
3710 3711 3712
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3713

3714
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3715 3716 3717 3718 3719
		/*
		 * Use zalloc to zero the reserved high 32-bits of 128-bit
		 * descriptors so that they never need to be written.
		 */
		buf = dma_zalloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
3720 3721
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3722
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3723 3724
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3725 3726
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3727 3728
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3729
			host->flags &= ~SDHCI_USE_ADMA;
3730 3731 3732 3733 3734
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3735

3736 3737 3738
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3739 3740
	}

3741 3742 3743 3744 3745
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3746
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3747
		host->dma_mask = DMA_BIT_MASK(64);
3748
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3749
	}
3750

3751
	if (host->version >= SDHCI_SPEC_300)
3752
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3753 3754
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3755
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3756 3757
			>> SDHCI_CLOCK_BASE_SHIFT;

3758
	host->max_clk *= 1000000;
3759 3760
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3761
		if (!host->ops->get_max_clock) {
3762 3763
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3764 3765
			ret = -ENODEV;
			goto undma;
3766 3767
		}
		host->max_clk = host->ops->get_max_clock(host);
3768
	}
3769

3770 3771 3772 3773
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3774
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3786 3787 3788
	/*
	 * Set host parameters.
	 */
3789 3790
	max_clk = host->max_clk;

3791
	if (host->ops->get_min_clock)
3792
		mmc->f_min = host->ops->get_min_clock(host);
3793 3794 3795
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3796
			max_clk = host->max_clk * host->clk_mul;
3797 3798 3799
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3800
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3801

3802
	if (!mmc->f_max || mmc->f_max > max_clk)
3803 3804
		mmc->f_max = max_clk;

3805
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3806
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3807
					SDHCI_TIMEOUT_CLK_SHIFT;
3808 3809 3810 3811

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

3812
		if (host->timeout_clk == 0) {
3813
			if (!host->ops->get_timeout_clock) {
3814 3815
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3816 3817
				ret = -ENODEV;
				goto undma;
3818
			}
3819

3820 3821 3822 3823
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
3824

3825 3826 3827
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3828
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3829
			host->ops->get_max_timeout_count(host) : 1 << 27;
3830 3831
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3832

3833 3834 3835 3836
	if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
	    !host->ops->get_max_timeout_count)
		mmc->max_busy_timeout = 0;

3837
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3838
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3839 3840 3841

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3842

3843 3844 3845 3846
	/*
	 * For v3 mode, Auto-CMD23 stuff only works in ADMA or PIO.
	 * For v4 mode, SDMA may use Auto-CMD23 as well.
	 */
A
Andrei Warkentin 已提交
3847
	if ((host->version >= SDHCI_SPEC_300) &&
3848
	    ((host->flags & SDHCI_USE_ADMA) ||
3849
	     !(host->flags & SDHCI_USE_SDMA) || host->v4_mode) &&
3850
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3851
		host->flags |= SDHCI_AUTO_CMD23;
3852
		DBG("Auto-CMD23 available\n");
3853
	} else {
3854
		DBG("Auto-CMD23 unavailable\n");
3855 3856
	}

3857 3858 3859 3860 3861 3862 3863
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3864
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3865
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3866

3867 3868 3869
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3870
	if (host->caps & SDHCI_CAN_DO_HISPD)
3871
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3872

3873
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3874
	    mmc_card_is_removable(mmc) &&
3875
	    mmc_gpio_get_cd(host->mmc) < 0)
3876 3877
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3878 3879
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
3880 3881

		/* If vqmmc provides no 1.8V signalling, then there's no UHS */
3882 3883
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3884 3885 3886
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3887 3888 3889 3890 3891 3892

		/* In eMMC case vqmmc might be a fixed 1.8V regulator */
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 2700000,
						    3600000))
			host->flags &= ~SDHCI_SIGNALING_330;

3893 3894 3895
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3896
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3897
		}
3898
	}
3899

3900 3901 3902
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
3903 3904 3905 3906 3907 3908 3909 3910 3911 3912
		/*
		 * The SDHCI controller in a SoC might support HS200/HS400
		 * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
		 * but if the board is modeled such that the IO lines are not
		 * connected to 1.8v then HS200/HS400 cannot be supported.
		 * Disable HS200/HS400 if the board does not have 1.8v connected
		 * to the IO lines. (Applicable for other modes in 1.8v)
		 */
		mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
		mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
3913
	}
3914

3915
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3916 3917
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3918 3919 3920
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3921
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3922
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3923 3924 3925
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3926
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3927
			mmc->caps2 |= MMC_CAP2_HS200;
3928
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3929
		mmc->caps |= MMC_CAP_UHS_SDR50;
3930
	}
3931

3932
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3933
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3934 3935
		mmc->caps2 |= MMC_CAP2_HS400;

3936 3937 3938 3939 3940 3941
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3942 3943
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3944 3945
		mmc->caps |= MMC_CAP_UHS_DDR50;

3946
	/* Does the host need tuning for SDR50? */
3947
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3948 3949
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3950
	/* Driver Type(s) (A, C, D) supported by the host */
3951
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3952
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3953
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3954
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3955
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3956 3957
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3958
	/* Initial value for re-tuning timer count */
3959 3960
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3961 3962 3963 3964 3965 3966 3967 3968 3969

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3970
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3971 3972
			     SDHCI_RETUNING_MODE_SHIFT;

3973
	ocr_avail = 0;
3974

3975 3976 3977 3978 3979 3980 3981 3982
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3983
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3984
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3998

3999
	if (host->caps & SDHCI_CAN_VDD_330) {
4000
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
4001

A
Aaron Lu 已提交
4002
		mmc->max_current_330 = ((max_current_caps &
4003 4004 4005 4006
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
4007
	if (host->caps & SDHCI_CAN_VDD_300) {
4008
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
4009

A
Aaron Lu 已提交
4010
		mmc->max_current_300 = ((max_current_caps &
4011 4012 4013 4014
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
4015
	if (host->caps & SDHCI_CAN_VDD_180) {
4016 4017
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
4018
		mmc->max_current_180 = ((max_current_caps &
4019 4020 4021 4022 4023
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

4024 4025 4026 4027 4028
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
4029
	if (mmc->ocr_avail)
4030
		ocr_avail = mmc->ocr_avail;
4031

4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
4044 4045

	if (mmc->ocr_avail == 0) {
4046 4047
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
4048 4049
		ret = -ENODEV;
		goto unreg;
4050 4051
	}

4052 4053 4054 4055 4056 4057 4058 4059 4060
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

4061 4062
	spin_lock_init(&host->lock);

4063 4064 4065 4066 4067 4068 4069
	/*
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
	 */
	mmc->max_req_size = 524288;

4070
	/*
4071 4072
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
4073
	 */
4074
	if (host->flags & SDHCI_USE_ADMA) {
4075
		mmc->max_segs = SDHCI_MAX_SEGS;
4076
	} else if (host->flags & SDHCI_USE_SDMA) {
4077
		mmc->max_segs = 1;
4078 4079 4080 4081 4082 4083 4084
		if (swiotlb_max_segment()) {
			unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
						IO_TLB_SEGSIZE;
			mmc->max_req_size = min(mmc->max_req_size,
						max_req_size);
		}
	} else { /* PIO */
4085
		mmc->max_segs = SDHCI_MAX_SEGS;
4086
	}
4087 4088 4089

	/*
	 * Maximum segment size. Could be one segment with the maximum number
4090 4091
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
4092
	 */
4093 4094 4095 4096 4097 4098
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
4099
		mmc->max_seg_size = mmc->max_req_size;
4100
	}
4101

4102 4103 4104 4105
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
4106 4107 4108
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
4109
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
4110 4111
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
4112 4113
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
4114 4115 4116 4117 4118
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
4119

4120 4121 4122
	/*
	 * Maximum block count.
	 */
4123
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
4124

4125
	if (mmc->max_segs == 1)
4126
		/* This may alter mmc->*_blk_* parameters */
4127
		sdhci_allocate_bounce_buffer(host);
4128

4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

4162 4163 4164 4165 4166
int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

4167 4168 4169 4170 4171 4172
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

4173 4174
	timer_setup(&host->timer, sdhci_timeout_timer, 0);
	timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4175

4176
	init_waitqueue_head(&host->buf_ready_int);
4177

4178 4179
	sdhci_init(host, 0);

4180 4181
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
4182 4183 4184
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
4185
		goto untasklet;
4186
	}
4187

4188
	ret = sdhci_led_register(host);
4189 4190 4191
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
4192
		goto unirq;
4193
	}
4194

4195 4196
	mmiowb();

4197 4198 4199
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
4200

4201
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4202
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4203 4204
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4205
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4206

4207 4208
	sdhci_enable_card_detection(host);

4209 4210
	return 0;

4211
unled:
4212
	sdhci_led_unregister(host);
4213
unirq:
4214
	sdhci_do_reset(host, SDHCI_RESET_ALL);
4215 4216
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4217
	free_irq(host->irq, host);
4218
untasklet:
4219
	tasklet_kill(&host->finish_tasklet);
4220

4221 4222
	return ret;
}
4223 4224 4225 4226 4227 4228 4229 4230 4231
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
4232

4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
4243
}
4244
EXPORT_SYMBOL_GPL(sdhci_add_host);
4245

P
Pierre Ossman 已提交
4246
void sdhci_remove_host(struct sdhci_host *host, int dead)
4247
{
4248
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
4249 4250 4251 4252 4253 4254 4255
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

4256
		if (sdhci_has_requests(host)) {
4257
			pr_err("%s: Controller removed during "
4258
				" transfer!\n", mmc_hostname(mmc));
4259
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
4260 4261 4262 4263 4264
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

4265 4266
	sdhci_disable_card_detection(host);

4267
	mmc_remove_host(mmc);
4268

4269
	sdhci_led_unregister(host);
4270

P
Pierre Ossman 已提交
4271
	if (!dead)
4272
		sdhci_do_reset(host, SDHCI_RESET_ALL);
4273

4274 4275
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4276 4277 4278
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
4279
	del_timer_sync(&host->data_timer);
4280 4281

	tasklet_kill(&host->finish_tasklet);
4282

4283 4284
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
4285

4286
	if (host->align_buffer)
4287 4288 4289
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
4290

4291
	host->adma_table = NULL;
4292
	host->align_buffer = NULL;
4293 4294
}

4295
EXPORT_SYMBOL_GPL(sdhci_remove_host);
4296

4297
void sdhci_free_host(struct sdhci_host *host)
4298
{
4299
	mmc_free_host(host->mmc);
4300 4301
}

4302
EXPORT_SYMBOL_GPL(sdhci_free_host);
4303 4304 4305 4306 4307 4308 4309 4310 4311

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
4312
	pr_info(DRIVER_NAME
4313
		": Secure Digital Host Controller Interface driver\n");
4314
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4315

4316
	return 0;
4317 4318 4319 4320 4321 4322 4323 4324 4325
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

4326
module_param(debug_quirks, uint, 0444);
4327
module_param(debug_quirks2, uint, 0444);
4328

4329
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4330
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4331
MODULE_LICENSE("GPL");
4332

4333
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4334
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");