sdhci.c 90.7 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42 43 44 45
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

46 47
#define MAX_TUNING_LOOP 40

48
static unsigned int debug_quirks = 0;
49
static unsigned int debug_quirks2;
50

51 52 53
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
54
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56
static int sdhci_do_get_cd(struct sdhci_host *host);
57

58
#ifdef CONFIG_PM
59 60
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
61 62
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
63 64 65 66 67 68 69 70 71
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
72 73 74 75 76 77
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
78 79
#endif

80 81
static void sdhci_dumpregs(struct sdhci_host *host)
{
82
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
83
		mmc_hostname(host->mmc));
84

85
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
86 87
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
88
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
89 90
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
91
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
92 93
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
94
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
95 96
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
97
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
98 99
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
100
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
101 102
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
103
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
104 105
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
106
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
107 108
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
109
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
110 111
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
112
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
113
		sdhci_readl(host, SDHCI_CAPABILITIES),
114
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
115
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
116
		sdhci_readw(host, SDHCI_COMMAND),
117
		sdhci_readl(host, SDHCI_MAX_CURRENT));
118
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
119
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
120

121 122 123 124 125 126 127 128 129 130 131
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
		else
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
	}
132

133
	pr_debug(DRIVER_NAME ": ===========================================\n");
134 135 136 137 138 139 140 141
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

142 143
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
144
	u32 present;
145

146
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
147
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
148 149
		return;

150 151 152
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
153

154 155 156 157 158
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
159 160 161

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
162 163 164 165 166 167 168 169 170 171 172 173
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

174
void sdhci_reset(struct sdhci_host *host, u8 mask)
175
{
176
	unsigned long timeout;
177

178
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
179

180
	if (mask & SDHCI_RESET_ALL) {
181
		host->clock = 0;
182 183 184 185
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
186

187 188 189 190
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
191
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
192
		if (timeout == 0) {
193
			pr_err("%s: Reset 0x%x never completed.\n",
194 195 196 197 198 199
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
200
	}
201 202 203 204 205 206
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
207
		if (!sdhci_do_get_cd(host))
208 209
			return;
	}
210

211
	host->ops->reset(host, mask);
212

213 214 215 216 217 218 219 220
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
221
	}
222 223
}

224 225 226
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
227
{
228
	if (soft)
229
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
230
	else
231
		sdhci_do_reset(host, SDHCI_RESET_ALL);
232

233 234 235 236 237 238 239 240
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
241 242 243 244 245 246

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
247
}
248

249 250
static void sdhci_reinit(struct sdhci_host *host)
{
251
	sdhci_init(host, 0);
252
	sdhci_enable_card_detection(host);
253 254 255 256 257 258
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

259
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
260
	ctrl |= SDHCI_CTRL_LED;
261
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
262 263 264 265 266 267
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

268
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
269
	ctrl &= ~SDHCI_CTRL_LED;
270
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
271 272
}

273
#ifdef SDHCI_USE_LEDS_CLASS
274 275 276 277 278 279 280 281
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

282 283 284
	if (host->runtime_suspended)
		goto out;

285 286 287 288
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
289
out:
290 291 292 293
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

294 295 296 297 298 299
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
300
static void sdhci_read_block_pio(struct sdhci_host *host)
301
{
302 303
	unsigned long flags;
	size_t blksize, len, chunk;
304
	u32 uninitialized_var(scratch);
305
	u8 *buf;
306

P
Pierre Ossman 已提交
307
	DBG("PIO reading\n");
308

P
Pierre Ossman 已提交
309
	blksize = host->data->blksz;
310
	chunk = 0;
311

312
	local_irq_save(flags);
313

P
Pierre Ossman 已提交
314
	while (blksize) {
F
Fabio Estevam 已提交
315
		BUG_ON(!sg_miter_next(&host->sg_miter));
316

317
		len = min(host->sg_miter.length, blksize);
318

319 320
		blksize -= len;
		host->sg_miter.consumed = len;
321

322
		buf = host->sg_miter.addr;
323

324 325
		while (len) {
			if (chunk == 0) {
326
				scratch = sdhci_readl(host, SDHCI_BUFFER);
327
				chunk = 4;
P
Pierre Ossman 已提交
328
			}
329 330 331 332 333 334 335

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
336
		}
P
Pierre Ossman 已提交
337
	}
338 339 340 341

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
342
}
343

P
Pierre Ossman 已提交
344 345
static void sdhci_write_block_pio(struct sdhci_host *host)
{
346 347 348 349
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
350

P
Pierre Ossman 已提交
351 352 353
	DBG("PIO writing\n");

	blksize = host->data->blksz;
354 355
	chunk = 0;
	scratch = 0;
356

357
	local_irq_save(flags);
358

P
Pierre Ossman 已提交
359
	while (blksize) {
F
Fabio Estevam 已提交
360
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
361

362 363 364 365 366 367
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
368

369 370 371 372 373 374 375 376
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
377
				sdhci_writel(host, scratch, SDHCI_BUFFER);
378 379
				chunk = 0;
				scratch = 0;
380 381 382
			}
		}
	}
383 384 385 386

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
387 388 389 390 391 392 393 394
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

395
	if (host->blocks == 0)
P
Pierre Ossman 已提交
396 397 398 399 400 401 402
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

403 404 405 406 407 408 409 410 411
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

412
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
413 414 415
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
416 417 418 419
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
420

421 422
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
423 424
			break;
	}
425

P
Pierre Ossman 已提交
426
	DBG("PIO transfer complete.\n");
427 428
}

429
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
430
				  struct mmc_data *data, int cookie)
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
{
	int sg_count;

	if (data->host_cookie == COOKIE_MAPPED) {
		data->host_cookie = COOKIE_GIVEN;
		return data->sg_count;
	}

	WARN_ON(data->host_cookie == COOKIE_GIVEN);

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				data->flags & MMC_DATA_WRITE ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE);

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
449
	data->host_cookie = cookie;
450 451 452 453

	return sg_count;
}

454 455 456
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
457
	return kmap_atomic(sg_page(sg)) + sg->offset;
458 459 460 461
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
462
	kunmap_atomic(buffer);
463 464 465
	local_irq_restore(*flags);
}

466 467
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
468
{
469
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
470

471
	/* 32-bit and 64-bit descriptors have these members in same position */
472 473
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
474 475 476 477
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
478 479
}

480 481
static void sdhci_adma_mark_end(void *desc)
{
482
	struct sdhci_adma2_64_desc *dma_desc = desc;
483

484
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
485
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
486 487
}

488 489
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
490 491 492
{
	struct scatterlist *sg;
	unsigned long flags;
493 494 495 496
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
497 498 499 500 501 502

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

503
	host->sg_count = sg_count;
504

505
	desc = host->adma_table;
506 507 508 509 510 511 512 513 514
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
515 516 517
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
518 519
		 * alignment.
		 */
520 521
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
522 523 524 525 526 527 528
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
529
			/* tran, valid */
530
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
531
					      ADMA2_TRAN_VALID);
532 533 534

			BUG_ON(offset > 65536);

535 536
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
537

538
			desc += host->desc_sz;
539 540 541 542 543 544 545

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

546 547 548 549 550 551
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
552 553 554 555 556

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
557
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
558 559
	}

560
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
561
		/* Mark the last descriptor as the terminating descriptor */
562
		if (desc != host->adma_table) {
563
			desc -= host->desc_sz;
564
			sdhci_adma_mark_end(desc);
565 566
		}
	} else {
567
		/* Add a terminating entry - nop, end, valid */
568
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
569
	}
570 571 572 573 574 575 576
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
577
	void *align;
578 579 580
	char *buffer;
	unsigned long flags;

581 582
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
583

584 585 586 587 588 589
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
590

591 592
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
593
					    data->sg_len, DMA_FROM_DEVICE);
594

595
			align = host->align_buffer;
596

597 598 599 600 601 602 603 604
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
605

606 607
					align += SDHCI_ADMA2_ALIGN;
				}
608 609 610 611 612
			}
		}
	}
}

613
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
614
{
615
	u8 count;
616
	struct mmc_data *data = cmd->data;
617
	unsigned target_timeout, current_timeout;
618

619 620 621 622 623 624
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
625
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
626
		return 0xE;
627

628
	/* Unspecified timeout, assume max */
629
	if (!data && !cmd->busy_timeout)
630
		return 0xE;
631

632 633
	/* timeout in us */
	if (!data)
634
		target_timeout = cmd->busy_timeout * 1000;
635
	else {
636
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
637 638 639 640 641 642 643 644 645 646 647 648 649
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000 * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
650
	}
651

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
672 673
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
674 675 676
		count = 0xE;
	}

677 678 679
	return count;
}

680 681 682 683 684 685
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
686
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
687
	else
688 689 690 691
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
692 693
}

694
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
695 696
{
	u8 count;
697 698 699 700 701 702 703 704 705 706 707

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
708
	u8 ctrl;
709
	struct mmc_data *data = cmd->data;
710 711 712

	WARN_ON(host->data);

713 714
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
715 716

	if (!data)
717 718 719 720 721 722 723 724 725
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
726
	host->data->bytes_xfered = 0;
727

728
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
729 730
		host->flags |= SDHCI_REQ_USE_DMA;

731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
751
					DBG("Reverting to PIO because of transfer size (%d)\n",
752 753 754 755 756 757
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
758 759 760 761 762 763
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
785
					DBG("Reverting to PIO because of bad alignment\n");
786 787 788 789 790 791 792
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

793
	if (host->flags & SDHCI_REQ_USE_DMA) {
794
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
811
		} else {
812 813 814
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
815 816 817
		}
	}

818 819 820 821 822 823
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
824
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
825 826
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
827 828 829 830 831 832
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
833
			ctrl |= SDHCI_CTRL_SDMA;
834
		}
835
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
836 837
	}

838
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
839 840 841 842 843 844 845 846
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
847
		host->blocks = data->blocks;
848
	}
849

850 851
	sdhci_set_transfer_irqs(host);

852 853 854
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
855
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
856 857 858
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
859
	struct mmc_command *cmd)
860
{
861
	u16 mode = 0;
862
	struct mmc_data *data = cmd->data;
863

864
	if (data == NULL) {
865 866 867 868
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
869
		/* clear Auto CMD settings for no data CMDs */
870 871
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
872
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
873
		}
874
		return;
875
	}
876

877 878
	WARN_ON(!host->data);

879 880 881
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

882
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
883
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
884 885 886 887
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
888 889
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
		    (cmd->opcode != SD_IO_RW_EXTENDED))
890
			mode |= SDHCI_TRNS_AUTO_CMD12;
891 892 893 894
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
895
	}
896

897 898
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
899
	if (host->flags & SDHCI_REQ_USE_DMA)
900 901
		mode |= SDHCI_TRNS_DMA;

902
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
903 904 905 906 907 908 909 910 911 912 913
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

914
	if (host->flags & SDHCI_REQ_USE_DMA) {
915 916
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
917 918 919 920 921 922

		if (data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				     (data->flags & MMC_DATA_READ) ?
				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
			data->host_cookie = COOKIE_UNMAPPED;
923
		}
924 925 926
	}

	/*
927 928 929 930 931
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
932
	 */
933 934
	if (data->error)
		data->bytes_xfered = 0;
935
	else
936
		data->bytes_xfered = data->blksz * data->blocks;
937

938 939 940 941 942 943 944 945 946
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

947 948 949 950
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
951
		if (data->error) {
952 953
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
954 955 956 957 958 959 960
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

961
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
962 963
{
	int flags;
964
	u32 mask;
965
	unsigned long timeout;
966 967 968

	WARN_ON(host->cmd);

969 970 971
	/* Initially, a command has no error */
	cmd->error = 0;

972
	/* Wait max 10 ms */
973
	timeout = 10;
974 975 976 977 978 979 980 981 982 983

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

984
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
985
		if (timeout == 0) {
986 987
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
988
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
989
			cmd->error = -EIO;
990 991 992
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
993 994 995
		timeout--;
		mdelay(1);
	}
996

997
	timeout = jiffies;
998 999
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1000 1001 1002
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1003 1004

	host->cmd = cmd;
1005
	host->busy_handle = 0;
1006

1007
	sdhci_prepare_data(host, cmd);
1008

1009
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1010

1011
	sdhci_set_transfer_mode(host, cmd);
1012

1013
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1014
		pr_err("%s: Unsupported response type!\n",
1015
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1016
		cmd->error = -EINVAL;
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1034 1035

	/* CMD19 is special in that the Data Present Select should be set */
1036 1037
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1038 1039
		flags |= SDHCI_CMD_DATA;

1040
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1041
}
1042
EXPORT_SYMBOL_GPL(sdhci_send_command);
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1054
				host->cmd->resp[i] = sdhci_readl(host,
1055 1056 1057
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1058
						sdhci_readb(host,
1059 1060 1061
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1062
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1063 1064 1065
		}
	}

1066 1067 1068 1069 1070
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1071

1072 1073 1074
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1075

1076 1077 1078 1079 1080
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1081 1082
}

1083 1084
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1085
	u16 preset = 0;
1086

1087 1088
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1089 1090
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1091
	case MMC_TIMING_UHS_SDR25:
1092 1093
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1094
	case MMC_TIMING_UHS_SDR50:
1095 1096
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1097 1098
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1099 1100
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1101
	case MMC_TIMING_UHS_DDR50:
1102
	case MMC_TIMING_MMC_DDR52:
1103 1104
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1105 1106 1107
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1108 1109 1110 1111 1112 1113 1114 1115 1116
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1117
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1118
{
1119
	int div = 0; /* Initialized for compiler warning */
1120
	int real_div = div, clk_mul = 1;
1121
	u16 clk = 0;
1122
	unsigned long timeout;
1123
	bool switch_base_clk = false;
1124

1125 1126
	host->mmc->actual_clock = 0;

1127
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1128 1129
	if (host->quirks2 & SDHCI_QUIRK2_NEED_DELAY_AFTER_INT_CLK_RST)
		mdelay(1);
1130 1131

	if (clock == 0)
1132
		return;
1133

1134
	if (host->version >= SDHCI_SPEC_300) {
1135
		if (host->preset_enabled) {
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1153 1154 1155 1156 1157
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1158 1159 1160 1161 1162
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1182 1183 1184 1185 1186 1187 1188 1189 1190
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1191
			}
1192
			real_div = div;
1193
			div >>= 1;
1194 1195 1196
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1197 1198 1199
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1200
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1201 1202 1203
			if ((host->max_clk / div) <= clock)
				break;
		}
1204
		real_div = div;
1205
		div >>= 1;
1206 1207
	}

1208
clock_set:
1209
	if (real_div)
1210
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1211
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1212 1213
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1214
	clk |= SDHCI_CLOCK_INT_EN;
1215
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1216

1217 1218
	/* Wait max 20 ms */
	timeout = 20;
1219
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1220 1221
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1222 1223
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1224 1225 1226
			sdhci_dumpregs(host);
			return;
		}
1227 1228 1229
		timeout--;
		mdelay(1);
	}
1230 1231

	clk |= SDHCI_CLOCK_CARD_EN;
1232
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1233
}
1234
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1235

1236 1237
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1238
{
1239
	struct mmc_host *mmc = host->mmc;
1240
	u8 pwr = 0;
1241

1242 1243
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1256 1257 1258
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1259 1260 1261 1262
		}
	}

	if (host->pwr == pwr)
1263
		return;
1264

1265 1266 1267
	host->pwr = pwr;

	if (pwr == 0) {
1268
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1269 1270
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1271
		vdd = 0;
1272 1273 1274 1275 1276 1277 1278
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1279

1280 1281 1282 1283 1284 1285 1286
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1287

1288
		pwr |= SDHCI_POWER_ON;
1289

1290
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1291

1292 1293
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1294

1295 1296 1297 1298 1299 1300 1301
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1302 1303 1304 1305 1306 1307

	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
		spin_lock_irq(&host->lock);
	}
1308 1309
}

1310 1311 1312 1313 1314 1315 1316 1317 1318
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1319
	int present;
1320 1321 1322 1323
	unsigned long flags;

	host = mmc_priv(mmc);

1324 1325
	sdhci_runtime_pm_get(host);

1326
	/* Firstly check card presence */
1327
	present = mmc->ops->get_cd(mmc);
1328

1329 1330 1331 1332
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1333
#ifndef SDHCI_USE_LEDS_CLASS
1334
	sdhci_activate_led(host);
1335
#endif
1336 1337 1338 1339 1340 1341

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1342 1343 1344 1345 1346
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1347 1348 1349

	host->mrq = mrq;

1350
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1351
		host->mrq->cmd->error = -ENOMEDIUM;
1352
		tasklet_schedule(&host->finish_tasklet);
1353
	} else {
1354
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1355 1356 1357
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1358
	}
1359

1360
	mmiowb();
1361 1362 1363
	spin_unlock_irqrestore(&host->lock, flags);
}

1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1404 1405
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1406 1407 1408 1409
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1410
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1411 1412 1413
{
	unsigned long flags;
	u8 ctrl;
1414
	struct mmc_host *mmc = host->mmc;
1415 1416 1417

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1418 1419
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1420 1421
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1422
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1423 1424
		return;
	}
P
Pierre Ossman 已提交
1425

1426 1427 1428 1429 1430
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1431
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1432
		sdhci_reinit(host);
1433 1434
	}

1435
	if (host->version >= SDHCI_SPEC_300 &&
1436 1437
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1438 1439
		sdhci_enable_preset_value(host, false);

1440
	if (!ios->clock || ios->clock != host->clock) {
1441
		host->ops->set_clock(host, ios->clock);
1442
		host->clock = ios->clock;
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1455
	}
1456

1457
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1458

1459 1460 1461
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1462
	host->ops->set_bus_width(host, ios->bus_width);
1463

1464
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1465

1466 1467 1468
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1469 1470 1471 1472
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1473
	if (host->version >= SDHCI_SPEC_300) {
1474 1475 1476
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1477 1478
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1479
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1480
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1481 1482
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1483
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1484
			ctrl |= SDHCI_CTRL_HISPD;
1485

1486
		if (!host->preset_enabled) {
1487
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1488 1489 1490 1491
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1492
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1493 1494 1495
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1496 1497
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1498 1499
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1500 1501 1502
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1503 1504
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1505 1506
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1507 1508

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1525
			host->ops->set_clock(host, host->clock);
1526
		}
1527 1528 1529 1530 1531 1532

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1533
		host->ops->set_uhs_signaling(host, ios->timing);
1534
		host->timing = ios->timing;
1535

1536 1537 1538 1539 1540
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1541 1542
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1543 1544 1545 1546 1547 1548 1549 1550
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1551
		/* Re-enable SD Clock */
1552
		host->ops->set_clock(host, host->clock);
1553 1554
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1555

1556 1557 1558 1559 1560
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1561
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1562
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1563

1564
	mmiowb();
1565 1566 1567
	spin_unlock_irqrestore(&host->lock, flags);
}

1568 1569 1570 1571 1572 1573 1574 1575 1576
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1577 1578 1579 1580 1581 1582 1583
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1584 1585
	/* If nonremovable, assume that the card is always present. */
	if (host->mmc->caps & MMC_CAP_NONREMOVABLE)
1586 1587
		return 1;

1588 1589 1590 1591
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1592 1593 1594
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

1595 1596 1597 1598
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1614
static int sdhci_check_ro(struct sdhci_host *host)
1615 1616
{
	unsigned long flags;
1617
	int is_readonly;
1618 1619 1620

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1621
	if (host->flags & SDHCI_DEVICE_DEAD)
1622 1623 1624
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1625
	else
1626 1627
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1628 1629 1630

	spin_unlock_irqrestore(&host->lock, flags);

1631 1632 1633
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1634 1635
}

1636 1637
#define SAMPLE_COUNT	5

1638
static int sdhci_do_get_ro(struct sdhci_host *host)
1639 1640 1641 1642
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1643
		return sdhci_check_ro(host);
1644 1645 1646

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1647
		if (sdhci_check_ro(host)) {
1648 1649 1650 1651 1652 1653 1654 1655
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1656 1657 1658 1659 1660 1661 1662 1663
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1664
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1665
{
1666 1667
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1668

1669 1670 1671 1672 1673
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1674

1675 1676
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1677
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1678
		if (enable)
1679
			host->ier |= SDHCI_INT_CARD_INT;
1680
		else
1681 1682 1683 1684
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1685 1686
		mmiowb();
	}
1687 1688 1689 1690 1691 1692
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1693

1694 1695
	sdhci_runtime_pm_get(host);

1696
	spin_lock_irqsave(&host->lock, flags);
1697 1698 1699 1700 1701
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1702
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1703
	spin_unlock_irqrestore(&host->lock, flags);
1704 1705

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1706 1707
}

1708
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1709
						struct mmc_ios *ios)
1710
{
1711
	struct mmc_host *mmc = host->mmc;
1712
	u16 ctrl;
1713
	int ret;
1714

1715 1716 1717 1718 1719 1720
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1721

1722 1723
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1724
	switch (ios->signal_voltage) {
1725 1726 1727 1728
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1729

1730 1731 1732
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1733
			if (ret) {
J
Joe Perches 已提交
1734 1735
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1736 1737 1738 1739 1740
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1741

1742 1743 1744 1745
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1746

J
Joe Perches 已提交
1747 1748
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1749 1750 1751

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1752 1753
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1754 1755
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1756 1757
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1758 1759 1760
				return -EIO;
			}
		}
1761 1762 1763 1764 1765

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1766 1767
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1768

1769 1770 1771 1772
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1773 1774 1775 1776
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1777

J
Joe Perches 已提交
1778 1779
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1780

1781 1782
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1783 1784 1785
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1786
			if (ret) {
J
Joe Perches 已提交
1787 1788
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1789
				return -EIO;
1790 1791
			}
		}
1792
		return 0;
1793
	default:
1794 1795
		/* No signal voltage switch required */
		return 0;
1796
	}
1797 1798
}

1799
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1800
	struct mmc_ios *ios)
1801 1802 1803 1804 1805 1806 1807
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1808
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1809 1810 1811 1812
	sdhci_runtime_pm_put(host);
	return err;
}

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1838
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1839
{
1840
	struct sdhci_host *host = mmc_priv(mmc);
1841 1842 1843
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1844
	unsigned long flags;
1845
	unsigned int tuning_count = 0;
1846
	bool hs400_tuning;
1847

1848
	sdhci_runtime_pm_get(host);
1849
	spin_lock_irqsave(&host->lock, flags);
1850

1851 1852 1853
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1854 1855 1856
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1857
	/*
W
Weijun Yang 已提交
1858 1859 1860
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
1861 1862
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1863
	 */
1864
	switch (host->timing) {
1865
	/* HS400 tuning is done in HS200 mode */
1866
	case MMC_TIMING_MMC_HS400:
1867 1868 1869
		err = -EINVAL;
		goto out_unlock;

1870
	case MMC_TIMING_MMC_HS200:
1871 1872 1873 1874 1875 1876 1877 1878
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1879
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
1880
	case MMC_TIMING_UHS_DDR50:
1881 1882 1883 1884 1885 1886 1887 1888 1889
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1890
		goto out_unlock;
1891 1892
	}

1893
	if (host->ops->platform_execute_tuning) {
1894
		spin_unlock_irqrestore(&host->lock, flags);
1895 1896 1897 1898 1899
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1900 1901
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1902 1903
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1916 1917
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1918 1919 1920 1921 1922 1923 1924

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1925
		struct mmc_request mrq = {NULL};
1926

1927
		cmd.opcode = opcode;
1928 1929 1930 1931 1932 1933
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1934 1935 1936
		if (tuning_loop_counter-- == 0)
			break;

1937 1938 1939 1940 1941 1942 1943 1944
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1970
		spin_unlock_irqrestore(&host->lock, flags);
1971 1972 1973 1974
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1975
		spin_lock_irqsave(&host->lock, flags);
1976 1977

		if (!host->tuning_done) {
1978
			pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1991 1992 1993 1994

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
1995 1996 1997 1998 1999 2000
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2001
	if (tuning_loop_counter < 0) {
2002 2003
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2004 2005
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
2006
		pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
2007
		err = -EIO;
2008 2009 2010
	}

out:
2011
	if (tuning_count) {
2012 2013 2014 2015 2016 2017 2018 2019
		/*
		 * In case tuning fails, host controllers which support
		 * re-tuning can try tuning again at a later time, when the
		 * re-tuning timer expires.  So for these controllers, we
		 * return 0. Since there might be other controllers who do not
		 * have this capability, we return error for them.
		 */
		err = 0;
2020 2021
	}

2022
	host->mmc->retune_period = err ? 0 : tuning_count;
2023

2024 2025
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2026
out_unlock:
2027
	spin_unlock_irqrestore(&host->lock, flags);
2028
	sdhci_runtime_pm_put(host);
2029 2030 2031 2032

	return err;
}

2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
static int sdhci_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
{
	struct sdhci_host *host = mmc_priv(card->host);

	if (!host->ops->select_drive_strength)
		return 0;

	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
						card_drv, drv_type);
}
2045 2046

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2047 2048 2049 2050 2051 2052 2053 2054 2055
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2056 2057 2058 2059 2060 2061 2062 2063
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2064
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2065 2066 2067 2068 2069 2070 2071

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2072
	}
2073 2074
}

2075 2076 2077 2078 2079 2080
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2081 2082 2083 2084 2085 2086 2087
	if (data->host_cookie == COOKIE_GIVEN ||
	    data->host_cookie == COOKIE_MAPPED)
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     data->flags & MMC_DATA_WRITE ?
			       DMA_TO_DEVICE : DMA_FROM_DEVICE);

	data->host_cookie = COOKIE_UNMAPPED;
2088 2089 2090 2091 2092 2093 2094
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

2095
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2096 2097

	if (host->flags & SDHCI_REQ_USE_DMA)
2098
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_MAPPED);
2099 2100
}

2101
static void sdhci_card_event(struct mmc_host *mmc)
2102
{
2103
	struct sdhci_host *host = mmc_priv(mmc);
2104
	unsigned long flags;
2105
	int present;
2106

2107 2108 2109 2110
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2111 2112
	present = sdhci_do_get_cd(host);

2113 2114
	spin_lock_irqsave(&host->lock, flags);

2115
	/* Check host->mrq first in case we are runtime suspended */
2116
	if (host->mrq && !present) {
2117
		pr_err("%s: Card removed during transfer!\n",
2118
			mmc_hostname(host->mmc));
2119
		pr_err("%s: Resetting controller.\n",
2120
			mmc_hostname(host->mmc));
2121

2122 2123
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2124

2125 2126
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2127 2128 2129
	}

	spin_unlock_irqrestore(&host->lock, flags);
2130 2131 2132 2133
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2134 2135
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2136
	.set_ios	= sdhci_set_ios,
2137
	.get_cd		= sdhci_get_cd,
2138 2139 2140 2141
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2142
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2143
	.execute_tuning			= sdhci_execute_tuning,
2144
	.select_drive_strength		= sdhci_select_drive_strength,
2145
	.card_event			= sdhci_card_event,
2146
	.card_busy	= sdhci_card_busy,
2147 2148 2149 2150 2151 2152 2153 2154
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2155 2156 2157 2158 2159 2160 2161 2162
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2163 2164
	spin_lock_irqsave(&host->lock, flags);

2165 2166 2167 2168
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2169 2170
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2171
		return;
2172
	}
2173 2174 2175 2176 2177

	del_timer(&host->timer);

	mrq = host->mrq;

2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				     (data->flags & MMC_DATA_READ) ?
				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2194 2195 2196 2197
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2198
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2199
	    ((mrq->cmd && mrq->cmd->error) ||
2200 2201 2202 2203
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2204 2205

		/* Some controllers need this kick or reset won't work here */
2206
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2207
			/* This is to force an update */
2208
			host->ops->set_clock(host, host->clock);
2209 2210 2211

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2212 2213
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2214 2215 2216 2217 2218 2219
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2220
#ifndef SDHCI_USE_LEDS_CLASS
2221
	sdhci_deactivate_led(host);
2222
#endif
2223

2224
	mmiowb();
2225 2226 2227
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2228
	sdhci_runtime_pm_put(host);
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2241 2242
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2243 2244 2245
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2246
			host->data->error = -ETIMEDOUT;
2247 2248 2249
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2250
				host->cmd->error = -ETIMEDOUT;
2251
			else
P
Pierre Ossman 已提交
2252
				host->mrq->cmd->error = -ETIMEDOUT;
2253 2254 2255 2256 2257

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2258
	mmiowb();
2259 2260 2261 2262 2263 2264 2265 2266 2267
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2268
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2269 2270 2271 2272
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2273 2274
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2275 2276 2277 2278
		sdhci_dumpregs(host);
		return;
	}

2279 2280 2281 2282 2283 2284
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2285

2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2303
		tasklet_schedule(&host->finish_tasklet);
2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
2320
			DBG("Cannot wait for busy signal when also doing a data transfer");
2321 2322 2323 2324
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2325
			return;
2326
		}
2327 2328 2329

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2330 2331 2332
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2333 2334 2335
	}

	if (intmask & SDHCI_INT_RESPONSE)
2336
		sdhci_finish_command(host);
2337 2338
}

2339
#ifdef CONFIG_MMC_DEBUG
2340
static void sdhci_adma_show_error(struct sdhci_host *host)
2341 2342
{
	const char *name = mmc_hostname(host->mmc);
2343
	void *desc = host->adma_table;
2344 2345 2346 2347

	sdhci_dumpregs(host);

	while (true) {
2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2361

2362
		desc += host->desc_sz;
2363

2364
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2365 2366 2367 2368
			break;
	}
}
#else
2369
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2370 2371
#endif

2372 2373
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2374
	u32 command;
2375 2376
	BUG_ON(intmask == 0);

2377 2378
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2379 2380 2381
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2382 2383 2384 2385 2386 2387
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2388 2389
	if (!host->data) {
		/*
2390 2391 2392
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2393
		 */
2394
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2395 2396 2397 2398 2399
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2400
			if (intmask & SDHCI_INT_DATA_END) {
2401 2402 2403 2404 2405 2406 2407 2408 2409
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2410 2411 2412
				return;
			}
		}
2413

2414 2415
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2416 2417 2418 2419 2420 2421
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2422
		host->data->error = -ETIMEDOUT;
2423 2424 2425 2426 2427
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2428
		host->data->error = -EILSEQ;
2429
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2430
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2431
		sdhci_adma_show_error(host);
2432
		host->data->error = -EIO;
2433 2434
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2435
	}
2436

P
Pierre Ossman 已提交
2437
	if (host->data->error)
2438 2439
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2440
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2441 2442
			sdhci_transfer_pio(host);

2443 2444 2445 2446
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2447 2448 2449 2450
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2451
		 */
2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2469

2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2482 2483 2484
	}
}

2485
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2486
{
2487
	irqreturn_t result = IRQ_NONE;
2488
	struct sdhci_host *host = dev_id;
2489
	u32 intmask, mask, unexpected = 0;
2490
	int max_loops = 16;
2491 2492 2493

	spin_lock(&host->lock);

2494
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2495
		spin_unlock(&host->lock);
2496
		return IRQ_NONE;
2497 2498
	}

2499
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2500
	if (!intmask || intmask == 0xffffffff) {
2501 2502 2503 2504
		result = IRQ_NONE;
		goto out;
	}

2505 2506 2507 2508 2509
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2510

2511 2512
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2513

2514 2515 2516
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2517

2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2529 2530 2531 2532 2533 2534
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2535 2536 2537

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2538 2539 2540 2541

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2542
		}
2543

2544
		if (intmask & SDHCI_INT_CMD_MASK)
2545 2546
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2547

2548 2549
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2550

2551 2552 2553
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2554

2555 2556 2557 2558 2559
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2560

2561 2562 2563 2564
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2565

2566 2567 2568 2569
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2570

2571 2572
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2573

2574 2575
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2576 2577 2578
out:
	spin_unlock(&host->lock);

2579 2580 2581 2582 2583
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2584

2585 2586 2587
	return result;
}

2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2599 2600 2601 2602 2603
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2616 2617 2618 2619 2620 2621 2622
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2638
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2639 2640 2641 2642 2643 2644 2645 2646 2647
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2648

2649
int sdhci_suspend_host(struct sdhci_host *host)
2650
{
2651 2652
	sdhci_disable_card_detection(host);

2653 2654
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2655

K
Kevin Liu 已提交
2656
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2657 2658 2659
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2660 2661 2662 2663 2664
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2665
	return 0;
2666 2667
}

2668
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2669

2670 2671
int sdhci_resume_host(struct sdhci_host *host)
{
2672
	int ret = 0;
2673

2674
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2675 2676 2677
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2678

2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2690

2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2702 2703
	sdhci_enable_card_detection(host);

2704
	return ret;
2705 2706
}

2707
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2720 2721
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
2722
	if (host->bus_on)
2723 2724 2725 2726 2727 2728 2729
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
2730
	if (!host->bus_on)
2731 2732 2733 2734 2735
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2736 2737 2738 2739
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2740 2741
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2742 2743

	spin_lock_irqsave(&host->lock, flags);
2744 2745 2746
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2747 2748
	spin_unlock_irqrestore(&host->lock, flags);

2749
	synchronize_hardirq(host->irq);
2750 2751 2752 2753 2754

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2755
	return 0;
2756 2757 2758 2759 2760 2761
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2762
	int host_flags = host->flags;
2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2774
	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2775 2776
	sdhci_do_set_ios(host, &host->mmc->ios);

2777 2778 2779 2780 2781 2782
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2783 2784 2785 2786 2787 2788

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2789
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2790 2791 2792 2793 2794 2795 2796
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2797
	return 0;
2798 2799 2800
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2801
#endif /* CONFIG_PM */
2802

2803 2804
/*****************************************************************************\
 *                                                                           *
2805
 * Device allocation/registration                                            *
2806 2807 2808
 *                                                                           *
\*****************************************************************************/

2809 2810
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2811 2812 2813 2814
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2815
	WARN_ON(dev == NULL);
2816

2817
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2818
	if (!mmc)
2819
		return ERR_PTR(-ENOMEM);
2820 2821 2822

	host = mmc_priv(mmc);
	host->mmc = mmc;
2823 2824
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
2825

2826 2827
	return host;
}
2828

2829
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2830

2831 2832 2833
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2834
	u32 caps[2] = {0, 0};
2835 2836
	u32 max_current_caps;
	unsigned int ocr_avail;
2837
	unsigned int override_timeout_clk;
2838
	u32 max_clk;
2839
	int ret;
2840

2841 2842 2843
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2844

2845
	mmc = host->mmc;
2846

2847 2848
	if (debug_quirks)
		host->quirks = debug_quirks;
2849 2850
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2851

2852 2853
	override_timeout_clk = host->timeout_clk;

2854
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2855

2856
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2857 2858
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2859
	if (host->version > SDHCI_SPEC_300) {
2860 2861
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
2862 2863
	}

2864
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2865
		sdhci_readl(host, SDHCI_CAPABILITIES);
2866

2867 2868 2869 2870
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2871

2872
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2873
		host->flags |= SDHCI_USE_SDMA;
2874
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2875
		DBG("Controller doesn't have SDMA capability\n");
2876
	else
2877
		host->flags |= SDHCI_USE_SDMA;
2878

2879
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2880
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2881
		DBG("Disabling DMA as it is marked broken\n");
2882
		host->flags &= ~SDHCI_USE_SDMA;
2883 2884
	}

2885 2886
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2887
		host->flags |= SDHCI_USE_ADMA;
2888 2889 2890 2891 2892 2893 2894

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2895 2896 2897 2898 2899 2900 2901
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
2902
	if (caps[0] & SDHCI_CAN_64BIT)
2903 2904
		host->flags |= SDHCI_USE_64_BIT_DMA;

2905
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2906 2907
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
J
Joe Perches 已提交
2908
				pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2909
					mmc_hostname(mmc));
2910 2911
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2912
			}
2913 2914 2915
		}
	}

2916 2917 2918 2919
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

2920
	if (host->flags & SDHCI_USE_ADMA) {
2921 2922 2923
		dma_addr_t dma;
		void *buf;

2924
		/*
2925 2926 2927 2928
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2929
		 */
2930 2931 2932 2933 2934 2935 2936 2937 2938
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
2939

2940
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
2941 2942 2943
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
2944
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2945 2946
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2947 2948
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
2949 2950
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2951
			host->flags &= ~SDHCI_USE_ADMA;
2952 2953 2954 2955 2956
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
2957

2958 2959 2960
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
2961 2962
	}

2963 2964 2965 2966 2967
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2968
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2969
		host->dma_mask = DMA_BIT_MASK(64);
2970
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2971
	}
2972

2973
	if (host->version >= SDHCI_SPEC_300)
2974
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2975 2976
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2977
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2978 2979
			>> SDHCI_CLOCK_BASE_SHIFT;

2980
	host->max_clk *= 1000000;
2981 2982
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2983
		if (!host->ops->get_max_clock) {
2984 2985
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
2986 2987 2988
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2989
	}
2990

2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3007 3008 3009
	/*
	 * Set host parameters.
	 */
3010 3011
	max_clk = host->max_clk;

3012
	if (host->ops->get_min_clock)
3013
		mmc->f_min = host->ops->get_min_clock(host);
3014 3015 3016
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3017
			max_clk = host->max_clk * host->clk_mul;
3018 3019 3020
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3021
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3022

3023 3024 3025
	if (!mmc->f_max || (mmc->f_max && (mmc->f_max > max_clk)))
		mmc->f_max = max_clk;

3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
3038 3039
		}

3040 3041
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
3042

3043
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3044
			host->ops->get_max_timeout_count(host) : 1 << 27;
3045 3046
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3047

3048 3049 3050
	if (override_timeout_clk)
		host->timeout_clk = override_timeout_clk;

3051
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3052
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3053 3054 3055

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3056

3057
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3058
	if ((host->version >= SDHCI_SPEC_300) &&
3059
	    ((host->flags & SDHCI_USE_ADMA) ||
3060 3061
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3062 3063 3064 3065 3066 3067
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3068 3069 3070 3071 3072 3073 3074
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3075
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3076
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3077

3078 3079 3080
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3081
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3082
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3083

3084
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3085 3086
	    !(mmc->caps & MMC_CAP_NONREMOVABLE) &&
	    IS_ERR_VALUE(mmc_gpio_get_cd(host->mmc)))
3087 3088
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3089 3090 3091 3092
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3093
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3094 3095 3096 3097
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3098 3099 3100
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3101 3102 3103
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3104
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3105
		}
3106
	}
3107

3108 3109 3110 3111
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3112 3113 3114
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3115 3116 3117
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3118
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3119
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3120 3121 3122
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3123
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3124
			mmc->caps2 |= MMC_CAP2_HS200;
3125
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3126 3127
		mmc->caps |= MMC_CAP_UHS_SDR50;

3128 3129 3130 3131
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
	    (caps[1] & SDHCI_SUPPORT_HS400))
		mmc->caps2 |= MMC_CAP2_HS400;

3132 3133 3134 3135 3136 3137
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3138 3139
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3140 3141
		mmc->caps |= MMC_CAP_UHS_DDR50;

3142
	/* Does the host need tuning for SDR50? */
3143 3144 3145
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3146
	/* Does the host need tuning for SDR104 / HS200? */
3147
	if (mmc->caps2 & MMC_CAP2_HS200)
3148
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3149

3150 3151 3152 3153 3154 3155 3156 3157
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3173
	ocr_avail = 0;
3174

3175 3176 3177 3178 3179 3180 3181 3182
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3183
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3184
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3198 3199

	if (caps[0] & SDHCI_CAN_VDD_330) {
3200
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3201

A
Aaron Lu 已提交
3202
		mmc->max_current_330 = ((max_current_caps &
3203 3204 3205 3206 3207
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3208
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3209

A
Aaron Lu 已提交
3210
		mmc->max_current_300 = ((max_current_caps &
3211 3212 3213 3214 3215
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3216 3217
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3218
		mmc->max_current_180 = ((max_current_caps &
3219 3220 3221 3222 3223
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3224 3225 3226 3227 3228
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3229
	if (mmc->ocr_avail)
3230
		ocr_avail = mmc->ocr_avail;
3231

3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3244 3245

	if (mmc->ocr_avail == 0) {
3246 3247
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3248
		return -ENODEV;
3249 3250
	}

3251 3252 3253
	spin_lock_init(&host->lock);

	/*
3254 3255
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3256
	 */
3257
	if (host->flags & SDHCI_USE_ADMA)
3258
		mmc->max_segs = SDHCI_MAX_SEGS;
3259
	else if (host->flags & SDHCI_USE_SDMA)
3260
		mmc->max_segs = 1;
3261
	else /* PIO */
3262
		mmc->max_segs = SDHCI_MAX_SEGS;
3263 3264

	/*
3265 3266 3267
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3268
	 */
3269
	mmc->max_req_size = 524288;
3270 3271 3272

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3273 3274
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3275
	 */
3276 3277 3278 3279 3280 3281
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3282
		mmc->max_seg_size = mmc->max_req_size;
3283
	}
3284

3285 3286 3287 3288
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3289 3290 3291
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3292
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3293 3294
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3295 3296
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3297 3298 3299 3300 3301
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3302

3303 3304 3305
	/*
	 * Maximum block count.
	 */
3306
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3307

3308 3309 3310 3311 3312 3313
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3314
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3315

3316
	init_waitqueue_head(&host->buf_ready_int);
3317

3318 3319
	sdhci_init(host, 0);

3320 3321
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3322 3323 3324
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3325
		goto untasklet;
3326
	}
3327 3328 3329 3330 3331

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3332
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3333 3334 3335
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3336 3337 3338 3339
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3340
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3341 3342 3343
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3344
		goto reset;
3345
	}
3346 3347
#endif

3348 3349
	mmiowb();

3350 3351
	mmc_add_host(mmc);

3352
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3353
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3354 3355
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3356
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3357

3358 3359
	sdhci_enable_card_detection(host);

3360 3361
	return 0;

3362
#ifdef SDHCI_USE_LEDS_CLASS
3363
reset:
3364
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3365 3366
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3367 3368
	free_irq(host->irq, host);
#endif
3369
untasklet:
3370 3371 3372 3373 3374
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3375
EXPORT_SYMBOL_GPL(sdhci_add_host);
3376

P
Pierre Ossman 已提交
3377
void sdhci_remove_host(struct sdhci_host *host, int dead)
3378
{
3379
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3380 3381 3382 3383 3384 3385 3386 3387
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3388
			pr_err("%s: Controller removed during "
3389
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3390 3391 3392 3393 3394 3395 3396 3397

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3398 3399
	sdhci_disable_card_detection(host);

3400
	mmc_remove_host(mmc);
3401

3402
#ifdef SDHCI_USE_LEDS_CLASS
3403 3404 3405
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3406
	if (!dead)
3407
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3408

3409 3410
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3411 3412 3413 3414 3415
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3416

3417 3418
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3419

3420
	if (host->align_buffer)
3421 3422 3423
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3424

3425
	host->adma_table = NULL;
3426
	host->align_buffer = NULL;
3427 3428
}

3429
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3430

3431
void sdhci_free_host(struct sdhci_host *host)
3432
{
3433
	mmc_free_host(host->mmc);
3434 3435
}

3436
EXPORT_SYMBOL_GPL(sdhci_free_host);
3437 3438 3439 3440 3441 3442 3443 3444 3445

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3446
	pr_info(DRIVER_NAME
3447
		": Secure Digital Host Controller Interface driver\n");
3448
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3449

3450
	return 0;
3451 3452 3453 3454 3455 3456 3457 3458 3459
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3460
module_param(debug_quirks, uint, 0444);
3461
module_param(debug_quirks2, uint, 0444);
3462

3463
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3464
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3465
MODULE_LICENSE("GPL");
3466

3467
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3468
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");