sdhci.c 84.7 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/slot-gpio.h>
32 33 34 35 36 37

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
38
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
39

40 41 42 43 44
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

45 46
#define MAX_TUNING_LOOP 40

47
static unsigned int debug_quirks = 0;
48
static unsigned int debug_quirks2;
49

50 51 52 53
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);
54
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
55
static void sdhci_tuning_timer(unsigned long data);
56
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
57

58 59 60 61 62 63 64 65 66 67 68 69 70 71
#ifdef CONFIG_PM_RUNTIME
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
#endif

72 73
static void sdhci_dumpregs(struct sdhci_host *host)
{
74
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
75
		mmc_hostname(host->mmc));
76

77
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
78 79
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
80
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
81 82
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
83
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
84 85
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
86
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
87 88
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
89
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
90 91
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
92
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
93 94
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
95
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
96 97
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
98
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
99 100
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
101
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
102 103
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
104
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
105
		sdhci_readl(host, SDHCI_CAPABILITIES),
106
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
107
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
108
		sdhci_readw(host, SDHCI_COMMAND),
109
		sdhci_readl(host, SDHCI_MAX_CURRENT));
110
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
111
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
112

113
	if (host->flags & SDHCI_USE_ADMA)
114
		pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
115 116 117
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

118
	pr_debug(DRIVER_NAME ": ===========================================\n");
119 120 121 122 123 124 125 126
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
{
	u32 ier;

	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	ier &= ~clear;
	ier |= set;
	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, 0, irqs);
}

static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, irqs, 0);
}

static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
150
	u32 present, irqs;
151

152
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
153
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
154 155
		return;

156 157 158 159
	present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
			      SDHCI_CARD_PRESENT;
	irqs = present ? SDHCI_INT_CARD_REMOVE : SDHCI_INT_CARD_INSERT;

160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
	if (enable)
		sdhci_unmask_irqs(host, irqs);
	else
		sdhci_mask_irqs(host, irqs);
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

176 177
static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
178
	unsigned long timeout;
179
	u32 uninitialized_var(ier);
180

181
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
182
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
183 184 185 186
			SDHCI_CARD_PRESENT))
			return;
	}

187 188 189
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		ier = sdhci_readl(host, SDHCI_INT_ENABLE);

190 191 192
	if (host->ops->platform_reset_enter)
		host->ops->platform_reset_enter(host, mask);

193
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
194

195
	if (mask & SDHCI_RESET_ALL)
196 197
		host->clock = 0;

198 199 200 201
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
202
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
203
		if (timeout == 0) {
204
			pr_err("%s: Reset 0x%x never completed.\n",
205 206 207 208 209 210
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
211
	}
212

213 214 215
	if (host->ops->platform_reset_exit)
		host->ops->platform_reset_exit(host, mask);

216 217
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
218 219 220 221 222

	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if ((host->ops->enable_dma) && (mask & SDHCI_RESET_ALL))
			host->ops->enable_dma(host);
	}
223 224
}

225 226 227
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
228
{
229 230 231 232
	if (soft)
		sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
	else
		sdhci_reset(host, SDHCI_RESET_ALL);
233

234 235
	sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
		SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
236 237
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
238
		SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
239 240 241 242 243 244

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
245
}
246

247 248
static void sdhci_reinit(struct sdhci_host *host)
{
249
	sdhci_init(host, 0);
250 251 252 253 254
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
255 256 257
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

258 259 260 261 262
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		host->mmc->max_blk_count =
			(host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
	}
263
	sdhci_enable_card_detection(host);
264 265 266 267 268 269
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

270
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
271
	ctrl |= SDHCI_CTRL_LED;
272
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
273 274 275 276 277 278
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

279
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
280
	ctrl &= ~SDHCI_CTRL_LED;
281
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
282 283
}

284
#ifdef SDHCI_USE_LEDS_CLASS
285 286 287 288 289 290 291 292
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

293 294 295
	if (host->runtime_suspended)
		goto out;

296 297 298 299
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
300
out:
301 302 303 304
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

305 306 307 308 309 310
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
311
static void sdhci_read_block_pio(struct sdhci_host *host)
312
{
313 314
	unsigned long flags;
	size_t blksize, len, chunk;
315
	u32 uninitialized_var(scratch);
316
	u8 *buf;
317

P
Pierre Ossman 已提交
318
	DBG("PIO reading\n");
319

P
Pierre Ossman 已提交
320
	blksize = host->data->blksz;
321
	chunk = 0;
322

323
	local_irq_save(flags);
324

P
Pierre Ossman 已提交
325
	while (blksize) {
326 327
		if (!sg_miter_next(&host->sg_miter))
			BUG();
328

329
		len = min(host->sg_miter.length, blksize);
330

331 332
		blksize -= len;
		host->sg_miter.consumed = len;
333

334
		buf = host->sg_miter.addr;
335

336 337
		while (len) {
			if (chunk == 0) {
338
				scratch = sdhci_readl(host, SDHCI_BUFFER);
339
				chunk = 4;
P
Pierre Ossman 已提交
340
			}
341 342 343 344 345 346 347

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
348
		}
P
Pierre Ossman 已提交
349
	}
350 351 352 353

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
354
}
355

P
Pierre Ossman 已提交
356 357
static void sdhci_write_block_pio(struct sdhci_host *host)
{
358 359 360 361
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
362

P
Pierre Ossman 已提交
363 364 365
	DBG("PIO writing\n");

	blksize = host->data->blksz;
366 367
	chunk = 0;
	scratch = 0;
368

369
	local_irq_save(flags);
370

P
Pierre Ossman 已提交
371
	while (blksize) {
372 373
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
374

375 376 377 378 379 380
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
381

382 383 384 385 386 387 388 389
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
390
				sdhci_writel(host, scratch, SDHCI_BUFFER);
391 392
				chunk = 0;
				scratch = 0;
393 394 395
			}
		}
	}
396 397 398 399

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
400 401 402 403 404 405 406 407
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

408
	if (host->blocks == 0)
P
Pierre Ossman 已提交
409 410 411 412 413 414 415
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

416 417 418 419 420 421 422 423 424
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

425
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
426 427 428
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
429 430 431 432
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
433

434 435
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
436 437
			break;
	}
438

P
Pierre Ossman 已提交
439
	DBG("PIO transfer complete.\n");
440 441
}

442 443 444
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
445
	return kmap_atomic(sg_page(sg)) + sg->offset;
446 447 448 449
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
450
	kunmap_atomic(buffer);
451 452 453
	local_irq_restore(*flags);
}

B
Ben Dooks 已提交
454 455
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
456 457
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
458

459 460
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
461

462 463 464 465
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
466 467
}

468
static int sdhci_adma_table_pre(struct sdhci_host *host,
469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
501
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
502
		goto fail;
503 504 505 506
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
507 508
	if (host->sg_count == 0)
		goto unmap_align;
509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
530
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
531 532 533 534
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
535 536
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
537 538 539 540 541 542 543 544 545 546 547 548 549 550

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
551 552
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
553 554 555 556 557 558 559 560 561
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

562 563 564 565 566 567 568 569 570 571 572 573
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
		if (desc != host->adma_desc) {
			desc -= 8;
			desc[0] |= 0x2; /* end */
		}
	} else {
		/*
		* Add a terminating entry.
		*/
574

575 576 577
		/* nop, end, valid */
		sdhci_set_adma_desc(desc, 0, 0, 0x3);
	}
578 579 580 581 582 583 584 585 586 587 588

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
589
	if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
590
		goto unmap_entries;
591
	BUG_ON(host->adma_addr & 0x3);
592 593 594 595 596 597 598 599 600 601 602

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
638
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
639 640 641 642 643 644 645 646 647 648 649 650
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

651
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
652
{
653
	u8 count;
654
	struct mmc_data *data = cmd->data;
655
	unsigned target_timeout, current_timeout;
656

657 658 659 660 661 662
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
663
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
664
		return 0xE;
665

666 667 668
	/* Unspecified timeout, assume max */
	if (!data && !cmd->cmd_timeout_ms)
		return 0xE;
669

670 671 672
	/* timeout in us */
	if (!data)
		target_timeout = cmd->cmd_timeout_ms * 1000;
673 674 675 676 677
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
678

679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
699 700
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
701 702 703
		count = 0xE;
	}

704 705 706
	return count;
}

707 708 709 710 711 712 713 714 715 716 717
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
		sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
	else
		sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
}

718
static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
719 720
{
	u8 count;
721
	u8 ctrl;
722
	struct mmc_data *data = cmd->data;
723
	int ret;
724 725 726

	WARN_ON(host->data);

727 728 729 730 731 732
	if (data || (cmd->flags & MMC_RSP_BUSY)) {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}

	if (!data)
733 734 735 736 737 738 739 740 741
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
742
	host->data->bytes_xfered = 0;
743

744
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
745 746
		host->flags |= SDHCI_REQ_USE_DMA;

747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
775 776 777 778 779 780
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

811 812 813 814 815 816 817 818 819
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
820
				host->flags &= ~SDHCI_REQ_USE_DMA;
821
			} else {
822 823
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
824 825
			}
		} else {
826
			int sg_cnt;
827

828
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
829 830 831 832
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
833
			if (sg_cnt == 0) {
834 835 836 837 838
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
839
				host->flags &= ~SDHCI_REQ_USE_DMA;
840
			} else {
841
				WARN_ON(sg_cnt != 1);
842 843
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
844 845 846 847
			}
		}
	}

848 849 850 851 852 853
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
854
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
855 856 857 858 859 860
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
861
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
862 863
	}

864
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
865 866 867 868 869 870 871 872
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
873
		host->blocks = data->blocks;
874
	}
875

876 877
	sdhci_set_transfer_irqs(host);

878 879 880
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
881
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
882 883 884
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
885
	struct mmc_command *cmd)
886 887
{
	u16 mode;
888
	struct mmc_data *data = cmd->data;
889 890 891 892

	if (data == NULL)
		return;

893 894
	WARN_ON(!host->data);

895
	mode = SDHCI_TRNS_BLK_CNT_EN;
896 897 898 899 900 901 902 903
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
904 905 906 907
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
908
	}
909

910 911
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
912
	if (host->flags & SDHCI_REQ_USE_DMA)
913 914
		mode |= SDHCI_TRNS_DMA;

915
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
916 917 918 919 920 921 922 923 924 925 926
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

927
	if (host->flags & SDHCI_REQ_USE_DMA) {
928 929 930 931 932 933 934
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
935 936 937
	}

	/*
938 939 940 941 942
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
943
	 */
944 945
	if (data->error)
		data->bytes_xfered = 0;
946
	else
947
		data->bytes_xfered = data->blksz * data->blocks;
948

949 950 951 952 953 954 955 956 957
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

958 959 960 961
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
962
		if (data->error) {
963 964 965 966 967 968 969 970 971 972 973 974
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
975
	u32 mask;
976
	unsigned long timeout;
977 978 979 980

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
981
	timeout = 10;
982 983 984 985 986 987 988 989 990 991

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

992
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
993
		if (timeout == 0) {
994
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
995
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
996
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
997
			cmd->error = -EIO;
998 999 1000
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1001 1002 1003
		timeout--;
		mdelay(1);
	}
1004 1005 1006 1007 1008

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

1009
	sdhci_prepare_data(host, cmd);
1010

1011
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1012

1013
	sdhci_set_transfer_mode(host, cmd);
1014

1015
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1016
		pr_err("%s: Unsupported response type!\n",
1017
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1018
		cmd->error = -EINVAL;
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1036 1037

	/* CMD19 is special in that the Data Present Select should be set */
1038 1039
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1040 1041
		flags |= SDHCI_CMD_DATA;

1042
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1055
				host->cmd->resp[i] = sdhci_readl(host,
1056 1057 1058
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1059
						sdhci_readb(host,
1060 1061 1062
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1063
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1064 1065 1066
		}
	}

P
Pierre Ossman 已提交
1067
	host->cmd->error = 0;
1068

1069 1070 1071 1072 1073
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1074

1075 1076 1077
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1078

1079 1080 1081 1082 1083
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1084 1085
}

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
	u16 ctrl, preset = 0;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

	switch (ctrl & SDHCI_CTRL_UHS_MASK) {
	case SDHCI_CTRL_UHS_SDR12:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	case SDHCI_CTRL_UHS_SDR25:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
	case SDHCI_CTRL_UHS_SDR50:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
	case SDHCI_CTRL_UHS_SDR104:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
	case SDHCI_CTRL_UHS_DDR50:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1117 1118
static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
1119
	int div = 0; /* Initialized for compiler warning */
1120
	int real_div = div, clk_mul = 1;
1121
	u16 clk = 0;
1122
	unsigned long timeout;
1123

1124
	if (clock && clock == host->clock)
1125 1126
		return;

1127 1128
	host->mmc->actual_clock = 0;

1129 1130 1131 1132 1133 1134
	if (host->ops->set_clock) {
		host->ops->set_clock(host, clock);
		if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
			return;
	}

1135
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1136 1137 1138 1139

	if (clock == 0)
		goto out;

1140
	if (host->version >= SDHCI_SPEC_300) {
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
		if (sdhci_readw(host, SDHCI_HOST_CONTROL2) &
			SDHCI_CTRL_PRESET_VAL_ENABLE) {
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1160 1161 1162 1163 1164
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1165 1166 1167 1168 1169
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1170
			/*
1171 1172
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1173
			 */
1174 1175 1176 1177
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1188
			}
1189
			real_div = div;
1190
			div >>= 1;
1191 1192 1193
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1194
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1195 1196 1197
			if ((host->max_clk / div) <= clock)
				break;
		}
1198
		real_div = div;
1199
		div >>= 1;
1200 1201
	}

1202
clock_set:
1203 1204 1205
	if (real_div)
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;

1206
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1207 1208
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1209
	clk |= SDHCI_CLOCK_INT_EN;
1210
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1211

1212 1213
	/* Wait max 20 ms */
	timeout = 20;
1214
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1215 1216
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1217
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1218
				"stabilised.\n", mmc_hostname(host->mmc));
1219 1220 1221
			sdhci_dumpregs(host);
			return;
		}
1222 1223 1224
		timeout--;
		mdelay(1);
	}
1225 1226

	clk |= SDHCI_CLOCK_CARD_EN;
1227
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1228 1229 1230 1231 1232

out:
	host->clock = clock;
}

1233 1234 1235 1236 1237 1238 1239 1240 1241
static inline void sdhci_update_clock(struct sdhci_host *host)
{
	unsigned int clock;

	clock = host->clock;
	host->clock = 0;
	sdhci_set_clock(host, clock);
}

A
Adrian Hunter 已提交
1242
static int sdhci_set_power(struct sdhci_host *host, unsigned short power)
1243
{
1244
	u8 pwr = 0;
1245

1246
	if (power != (unsigned short)-1) {
1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
		switch (1 << power) {
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
A
Adrian Hunter 已提交
1265
		return -1;
1266

1267 1268 1269
	host->pwr = pwr;

	if (pwr == 0) {
1270
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
A
Adrian Hunter 已提交
1271
		return 0;
1272 1273 1274 1275 1276 1277
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
1278
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1279
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1280

1281
	/*
1282
	 * At least the Marvell CaFe chip gets confused if we set the voltage
1283 1284
	 * and set turn on power at the same time, so set the voltage first.
	 */
1285
	if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1286
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1287

1288
	pwr |= SDHCI_POWER_ON;
1289

1290
	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1291 1292 1293 1294 1295

	/*
	 * Some controllers need an extra 10ms delay of 10ms before they
	 * can apply clock after applying power
	 */
1296
	if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1297
		mdelay(10);
A
Adrian Hunter 已提交
1298 1299

	return power;
1300 1301
}

1302 1303 1304 1305 1306 1307 1308 1309 1310
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1311
	int present;
1312
	unsigned long flags;
1313
	u32 tuning_opcode;
1314 1315 1316

	host = mmc_priv(mmc);

1317 1318
	sdhci_runtime_pm_get(host);

1319 1320 1321 1322
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1323
#ifndef SDHCI_USE_LEDS_CLASS
1324
	sdhci_activate_led(host);
1325
#endif
1326 1327 1328 1329 1330 1331

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1332 1333 1334 1335 1336
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1337 1338 1339

	host->mrq = mrq;

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
	/*
	 * Firstly check card presence from cd-gpio.  The return could
	 * be one of the following possibilities:
	 *     negative: cd-gpio is not available
	 *     zero: cd-gpio is used, and card is removed
	 *     one: cd-gpio is used, and card is present
	 */
	present = mmc_gpio_get_cd(host->mmc);
	if (present < 0) {
		/* If polling, assume that the card is always present. */
		if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
			present = 1;
		else
			present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
					SDHCI_CARD_PRESENT;
1355 1356
	}

1357
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1358
		host->mrq->cmd->error = -ENOMEDIUM;
1359
		tasklet_schedule(&host->finish_tasklet);
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
		 * is no on-going data transfer. If so, we need to execute
		 * tuning procedure before sending command.
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1384 1385
		}

1386
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1387 1388 1389
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1390
	}
1391

1392
	mmiowb();
1393 1394 1395
	spin_unlock_irqrestore(&host->lock, flags);
}

1396
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1397 1398
{
	unsigned long flags;
A
Adrian Hunter 已提交
1399
	int vdd_bit = -1;
1400 1401 1402 1403
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1404 1405 1406 1407 1408 1409
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
		if (host->vmmc && ios->power_mode == MMC_POWER_OFF)
			mmc_regulator_set_ocr(host->mmc, host->vmmc, 0);
		return;
	}
P
Pierre Ossman 已提交
1410

1411 1412 1413 1414 1415
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1416
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1417
		sdhci_reinit(host);
1418 1419
	}

1420 1421 1422 1423
	if (host->version >= SDHCI_SPEC_300 &&
		(ios->power_mode == MMC_POWER_UP))
		sdhci_enable_preset_value(host, false);

1424 1425 1426
	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
A
Adrian Hunter 已提交
1427
		vdd_bit = sdhci_set_power(host, -1);
1428
	else
A
Adrian Hunter 已提交
1429 1430 1431 1432 1433 1434 1435
		vdd_bit = sdhci_set_power(host, ios->vdd);

	if (host->vmmc && vdd_bit != -1) {
		spin_unlock_irqrestore(&host->lock, flags);
		mmc_regulator_set_ocr(host->mmc, host->vmmc, vdd_bit);
		spin_lock_irqsave(&host->lock, flags);
	}
1436

1437 1438 1439
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1440 1441 1442
	/*
	 * If your platform has 8-bit width support but is not a v3 controller,
	 * or if it requires special setup code, you should implement that in
1443
	 * platform_bus_width().
1444
	 */
1445 1446 1447
	if (host->ops->platform_bus_width) {
		host->ops->platform_bus_width(host, ios->bus_width);
	} else {
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
		if (ios->bus_width == MMC_BUS_WIDTH_8) {
			ctrl &= ~SDHCI_CTRL_4BITBUS;
			if (host->version >= SDHCI_SPEC_300)
				ctrl |= SDHCI_CTRL_8BITBUS;
		} else {
			if (host->version >= SDHCI_SPEC_300)
				ctrl &= ~SDHCI_CTRL_8BITBUS;
			if (ios->bus_width == MMC_BUS_WIDTH_4)
				ctrl |= SDHCI_CTRL_4BITBUS;
			else
				ctrl &= ~SDHCI_CTRL_4BITBUS;
		}
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
	}
1463

1464
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1465

1466 1467 1468
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1469 1470 1471 1472
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1473
	if (host->version >= SDHCI_SPEC_300) {
1474 1475 1476
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1477 1478
		if ((ios->timing == MMC_TIMING_MMC_HS200) ||
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1479 1480
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1481
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1482
			ctrl |= SDHCI_CTRL_HISPD;
1483 1484 1485

		ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1486
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1514
			sdhci_update_clock(host);
1515
		}
1516 1517 1518 1519 1520 1521 1522


		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1523 1524 1525 1526 1527 1528
		if (host->ops->set_uhs_signaling)
			host->ops->set_uhs_signaling(host, ios->timing);
		else {
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			/* Select Bus Speed Mode for host */
			ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1529 1530 1531
			if (ios->timing == MMC_TIMING_MMC_HS200)
				ctrl_2 |= SDHCI_CTRL_HS_SDR200;
			else if (ios->timing == MMC_TIMING_UHS_SDR12)
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
				ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
			else if (ios->timing == MMC_TIMING_UHS_SDR25)
				ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
			else if (ios->timing == MMC_TIMING_UHS_SDR50)
				ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
			else if (ios->timing == MMC_TIMING_UHS_SDR104)
				ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
			else if (ios->timing == MMC_TIMING_UHS_DDR50)
				ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
		}
1543

1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1558
		/* Re-enable SD Clock */
1559
		sdhci_update_clock(host);
1560 1561
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1562

1563 1564 1565 1566 1567
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1568
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1569 1570
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

1571
	mmiowb();
1572 1573 1574
	spin_unlock_irqrestore(&host->lock, flags);
}

1575 1576 1577 1578 1579 1580 1581 1582 1583
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1615
static int sdhci_check_ro(struct sdhci_host *host)
1616 1617
{
	unsigned long flags;
1618
	int is_readonly;
1619 1620 1621

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1622
	if (host->flags & SDHCI_DEVICE_DEAD)
1623 1624 1625
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1626
	else
1627 1628
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1629 1630 1631

	spin_unlock_irqrestore(&host->lock, flags);

1632 1633 1634
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1635 1636
}

1637 1638
#define SAMPLE_COUNT	5

1639
static int sdhci_do_get_ro(struct sdhci_host *host)
1640 1641 1642 1643
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1644
		return sdhci_check_ro(host);
1645 1646 1647

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1648
		if (sdhci_check_ro(host)) {
1649 1650 1651 1652 1653 1654 1655 1656
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1657 1658 1659 1660 1661 1662 1663 1664
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1665
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1666
{
1667 1668
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1669

1670 1671 1672 1673 1674
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1675

1676 1677
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
P
Pierre Ossman 已提交
1678 1679 1680
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1681 1682 1683 1684 1685 1686 1687 1688 1689
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

	/* SDIO IRQ will be enabled as appropriate in runtime resume */
	if (host->runtime_suspended)
		goto out;

P
Pierre Ossman 已提交
1690
	if (enable)
1691 1692 1693
		sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
	else
		sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
1694
out:
P
Pierre Ossman 已提交
1695
	mmiowb();
1696 1697 1698 1699 1700 1701
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1702

1703 1704
	spin_lock_irqsave(&host->lock, flags);
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1705 1706 1707
	spin_unlock_irqrestore(&host->lock, flags);
}

1708
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1709
						struct mmc_ios *ios)
1710
{
1711
	u16 ctrl;
1712
	int ret;
1713

1714 1715 1716 1717 1718 1719
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1720

1721 1722
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1723
	switch (ios->signal_voltage) {
1724 1725 1726 1727
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1728

1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
		if (host->vqmmc) {
			ret = regulator_set_voltage(host->vqmmc, 2700000, 3600000);
			if (ret) {
				pr_warning("%s: Switching to 3.3V signalling voltage "
						" failed\n", mmc_hostname(host->mmc));
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1739

1740 1741 1742 1743
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1744

1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
		pr_warning("%s: 3.3V regulator output did not became stable\n",
				mmc_hostname(host->mmc));

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
		if (host->vqmmc) {
			ret = regulator_set_voltage(host->vqmmc,
					1700000, 1950000);
			if (ret) {
				pr_warning("%s: Switching to 1.8V signalling voltage "
						" failed\n", mmc_hostname(host->mmc));
				return -EIO;
			}
		}
1759 1760 1761 1762 1763

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1764 1765
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1766

1767 1768
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1769

1770 1771 1772 1773
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1774

1775 1776
		pr_warning("%s: 1.8V regulator output did not became stable\n",
				mmc_hostname(host->mmc));
1777

1778 1779 1780 1781 1782 1783 1784 1785
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
		if (host->vqmmc) {
			ret = regulator_set_voltage(host->vqmmc, 1100000, 1300000);
			if (ret) {
				pr_warning("%s: Switching to 1.2V signalling voltage "
						" failed\n", mmc_hostname(host->mmc));
				return -EIO;
1786 1787
			}
		}
1788
		return 0;
1789
	default:
1790 1791
		/* No signal voltage switch required */
		return 0;
1792
	}
1793 1794
}

1795
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1796
	struct mmc_ios *ios)
1797 1798 1799 1800 1801 1802 1803
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1804
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1805 1806 1807 1808
	sdhci_runtime_pm_put(host);
	return err;
}

1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1822
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1823 1824 1825 1826 1827 1828 1829
{
	struct sdhci_host *host;
	u16 ctrl;
	u32 ier;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	unsigned long timeout;
	int err = 0;
1830
	bool requires_tuning_nonuhs = false;
1831 1832 1833

	host = mmc_priv(mmc);

1834
	sdhci_runtime_pm_get(host);
1835 1836 1837 1838 1839 1840
	disable_irq(host->irq);
	spin_lock(&host->lock);

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

	/*
1841 1842
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1843
	 * Capabilities register.
1844 1845
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1846
	 */
1847 1848 1849 1850 1851
	if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
	    (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
	     host->flags & SDHCI_HS200_NEEDS_TUNING))
		requires_tuning_nonuhs = true;

1852
	if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
1853
	    requires_tuning_nonuhs)
1854 1855 1856 1857
		ctrl |= SDHCI_CTRL_EXEC_TUNING;
	else {
		spin_unlock(&host->lock);
		enable_irq(host->irq);
1858
		sdhci_runtime_pm_put(host);
1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
		return 0;
	}

	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	timeout = 150;
	do {
		struct mmc_command cmd = {0};
1884
		struct mmc_request mrq = {NULL};
1885 1886 1887 1888

		if (!tuning_loop_counter && !timeout)
			break;

1889
		cmd.opcode = opcode;
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

		spin_unlock(&host->lock);
		enable_irq(host->irq);

		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
		disable_irq(host->irq);
		spin_lock(&host->lock);

		if (!host->tuning_done) {
1940
			pr_info(DRIVER_NAME ": Timeout waiting for "
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		tuning_loop_counter--;
		timeout--;
		mdelay(1);
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
	if (!tuning_loop_counter || !timeout) {
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
	} else {
		if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1970
			pr_info(DRIVER_NAME ": Tuning procedure"
1971 1972 1973 1974 1975 1976 1977
				" failed, falling back to fixed sampling"
				" clock\n");
			err = -EIO;
		}
	}

out:
1978 1979 1980 1981 1982 1983 1984 1985
	/*
	 * If this is the very first time we are here, we start the retuning
	 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
	 * flag won't be set, we check this condition before actually starting
	 * the timer.
	 */
	if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
1986
		host->flags |= SDHCI_USING_RETUNING_TIMER;
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
		mod_timer(&host->tuning_timer, jiffies +
			host->tuning_count * HZ);
		/* Tuning mode 1 limits the maximum data length to 4MB */
		mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
	} else {
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		/* Reload the new initial value for timer */
		if (host->tuning_mode == SDHCI_TUNING_MODE_1)
			mod_timer(&host->tuning_timer, jiffies +
				host->tuning_count * HZ);
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2004 2005
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2006
	 */
2007
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2008 2009
		err = 0;

2010 2011 2012
	sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
	spin_unlock(&host->lock);
	enable_irq(host->irq);
2013
	sdhci_runtime_pm_put(host);
2014 2015 2016 2017

	return err;
}

2018 2019

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
{
	u16 ctrl;

	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
	if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
		ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2036
		host->flags |= SDHCI_PV_ENABLED;
2037 2038 2039
	} else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
		ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2040
		host->flags &= ~SDHCI_PV_ENABLED;
2041
	}
2042 2043
}

2044
static void sdhci_card_event(struct mmc_host *mmc)
2045
{
2046
	struct sdhci_host *host = mmc_priv(mmc);
2047 2048 2049 2050
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

2051 2052 2053
	/* Check host->mrq first in case we are runtime suspended */
	if (host->mrq &&
	    !(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
2054
		pr_err("%s: Card removed during transfer!\n",
2055
			mmc_hostname(host->mmc));
2056
		pr_err("%s: Resetting controller.\n",
2057
			mmc_hostname(host->mmc));
2058

2059 2060
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
2061

2062 2063
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2064 2065 2066
	}

	spin_unlock_irqrestore(&host->lock, flags);
2067 2068 2069 2070 2071
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
2072
	.get_cd		= sdhci_get_cd,
2073 2074 2075 2076 2077 2078
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2079
	.card_busy	= sdhci_card_busy,
2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host*)param;

	sdhci_card_event(host->mmc);
2093

P
Pierre Ossman 已提交
2094
	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2105 2106
	spin_lock_irqsave(&host->lock, flags);

2107 2108 2109 2110
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2111 2112
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2113
		return;
2114
	}
2115 2116 2117 2118 2119 2120 2121 2122 2123

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2124
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2125
	    ((mrq->cmd && mrq->cmd->error) ||
P
Pierre Ossman 已提交
2126 2127 2128
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2129 2130

		/* Some controllers need this kick or reset won't work here */
2131
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2132
			/* This is to force an update */
2133
			sdhci_update_clock(host);
2134 2135 2136

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2137 2138 2139 2140 2141 2142 2143 2144
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2145
#ifndef SDHCI_USE_LEDS_CLASS
2146
	sdhci_deactivate_led(host);
2147
#endif
2148

2149
	mmiowb();
2150 2151 2152
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2153
	sdhci_runtime_pm_put(host);
2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2166
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2167
			"interrupt.\n", mmc_hostname(host->mmc));
2168 2169 2170
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2171
			host->data->error = -ETIMEDOUT;
2172 2173 2174
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2175
				host->cmd->error = -ETIMEDOUT;
2176
			else
P
Pierre Ossman 已提交
2177
				host->mrq->cmd->error = -ETIMEDOUT;
2178 2179 2180 2181 2182

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2183
	mmiowb();
2184 2185 2186
	spin_unlock_irqrestore(&host->lock, flags);
}

2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2212
		pr_err("%s: Got command interrupt 0x%08x even "
2213 2214
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2215 2216 2217 2218
		sdhci_dumpregs(host);
		return;
	}

2219
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2220 2221 2222 2223
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2224

2225
	if (host->cmd->error) {
2226
		tasklet_schedule(&host->finish_tasklet);
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2245
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
2246
			return;
2247 2248 2249

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2250 2251 2252
	}

	if (intmask & SDHCI_INT_RESPONSE)
2253
		sdhci_finish_command(host);
2254 2255
}

2256
#ifdef CONFIG_MMC_DEBUG
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

2285 2286
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2287
	u32 command;
2288 2289
	BUG_ON(intmask == 0);

2290 2291
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2292 2293 2294
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2295 2296 2297 2298 2299 2300
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2301 2302
	if (!host->data) {
		/*
2303 2304 2305
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2306
		 */
2307 2308 2309 2310 2311 2312
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
2313

2314
		pr_err("%s: Got data interrupt 0x%08x even "
2315 2316
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2317 2318 2319 2320 2321 2322
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2323
		host->data->error = -ETIMEDOUT;
2324 2325 2326 2327 2328
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2329
		host->data->error = -EILSEQ;
2330
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2331
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2332
		sdhci_show_adma_error(host);
2333
		host->data->error = -EIO;
2334 2335
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2336
	}
2337

P
Pierre Ossman 已提交
2338
	if (host->data->error)
2339 2340
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2341
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2342 2343
			sdhci_transfer_pio(host);

2344 2345 2346 2347
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2348 2349 2350 2351
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2352
		 */
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2370

2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2383 2384 2385
	}
}

2386
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2387 2388
{
	irqreturn_t result;
2389
	struct sdhci_host *host = dev_id;
2390 2391
	u32 intmask, unexpected = 0;
	int cardint = 0, max_loops = 16;
2392 2393 2394

	spin_lock(&host->lock);

2395 2396
	if (host->runtime_suspended) {
		spin_unlock(&host->lock);
2397
		pr_warning("%s: got irq while runtime suspended\n",
2398 2399 2400 2401
		       mmc_hostname(host->mmc));
		return IRQ_HANDLED;
	}

2402
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2403

2404
	if (!intmask || intmask == 0xffffffff) {
2405 2406 2407 2408
		result = IRQ_NONE;
		goto out;
	}

2409
again:
2410 2411
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
2412

2413
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431
		u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
			      SDHCI_CARD_PRESENT;

		/*
		 * There is a observation on i.mx esdhc.  INSERT bit will be
		 * immediately set again when it gets cleared, if a card is
		 * inserted.  We have to mask the irq to prevent interrupt
		 * storm which will freeze the system.  And the REMOVE gets
		 * the same situation.
		 *
		 * More testing are needed here to ensure it works for other
		 * platforms though.
		 */
		sdhci_mask_irqs(host, present ? SDHCI_INT_CARD_INSERT :
						SDHCI_INT_CARD_REMOVE);
		sdhci_unmask_irqs(host, present ? SDHCI_INT_CARD_REMOVE :
						  SDHCI_INT_CARD_INSERT);

2432
		sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2433 2434
			     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
2435
		tasklet_schedule(&host->card_tasklet);
2436
	}
2437

2438
	if (intmask & SDHCI_INT_CMD_MASK) {
2439 2440
		sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
			SDHCI_INT_STATUS);
2441
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2442 2443 2444
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
2445 2446
		sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
			SDHCI_INT_STATUS);
2447
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2448 2449 2450 2451
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

2452 2453
	intmask &= ~SDHCI_INT_ERROR;

2454
	if (intmask & SDHCI_INT_BUS_POWER) {
2455
		pr_err("%s: Card is consuming too much power!\n",
2456
			mmc_hostname(host->mmc));
2457
		sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
2458 2459
	}

2460
	intmask &= ~SDHCI_INT_BUS_POWER;
2461

P
Pierre Ossman 已提交
2462 2463 2464 2465 2466
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

2467
	if (intmask) {
2468
		unexpected |= intmask;
2469
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2470
	}
2471 2472 2473

	result = IRQ_HANDLED;

2474 2475 2476
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	if (intmask && --max_loops)
		goto again;
2477 2478 2479
out:
	spin_unlock(&host->lock);

2480 2481 2482 2483 2484
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2485 2486 2487 2488 2489 2490
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

void sdhci_disable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_disable_irq_wakeups);
2527

2528
int sdhci_suspend_host(struct sdhci_host *host)
2529
{
2530
	int ret;
2531

2532 2533 2534
	if (host->ops->platform_suspend)
		host->ops->platform_suspend(host);

2535 2536
	sdhci_disable_card_detection(host);

2537
	/* Disable tuning since we are suspending */
2538
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2539
		del_timer_sync(&host->tuning_timer);
2540 2541 2542
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

2543
	ret = mmc_suspend_host(host->mmc);
2544
	if (ret) {
2545
		if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2546 2547 2548 2549 2550 2551 2552
			host->flags |= SDHCI_NEEDS_RETUNING;
			mod_timer(&host->tuning_timer, jiffies +
					host->tuning_count * HZ);
		}

		sdhci_enable_card_detection(host);

2553
		return ret;
2554
	}
2555

K
Kevin Liu 已提交
2556 2557 2558 2559 2560 2561 2562
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
M
Marek Szyprowski 已提交
2563
	return ret;
2564 2565
}

2566
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2567

2568 2569 2570
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
2571

2572
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2573 2574 2575
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2576

K
Kevin Liu 已提交
2577 2578 2579 2580 2581 2582 2583 2584 2585
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
				  mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2586

2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2598 2599

	ret = mmc_resume_host(host->mmc);
2600 2601
	sdhci_enable_card_detection(host);

2602 2603 2604
	if (host->ops->platform_resume)
		host->ops->platform_resume(host);

2605
	/* Set the re-tuning expiration flag */
2606
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2607 2608
		host->flags |= SDHCI_NEEDS_RETUNING;

2609
	return ret;
2610 2611
}

2612
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2613 2614
#endif /* CONFIG_PM */

2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633
#ifdef CONFIG_PM_RUNTIME

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;
	int ret = 0;

	/* Disable tuning since we are suspending */
2634
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
	sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
	spin_unlock_irqrestore(&host->lock, flags);

	synchronize_irq(host->irq);

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
	int ret = 0, host_flags = host->flags;

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2671 2672 2673 2674 2675 2676
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2677 2678

	/* Set the re-tuning expiration flag */
2679
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
	if ((host->flags & SDHCI_SDIO_IRQ_ENABLED))
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

#endif

2701 2702
/*****************************************************************************\
 *                                                                           *
2703
 * Device allocation/registration                                            *
2704 2705 2706
 *                                                                           *
\*****************************************************************************/

2707 2708
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2709 2710 2711 2712
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2713
	WARN_ON(dev == NULL);
2714

2715
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2716
	if (!mmc)
2717
		return ERR_PTR(-ENOMEM);
2718 2719 2720 2721

	host = mmc_priv(mmc);
	host->mmc = mmc;

2722 2723
	return host;
}
2724

2725
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2726

2727 2728 2729
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2730
	u32 caps[2] = {0, 0};
2731 2732
	u32 max_current_caps;
	unsigned int ocr_avail;
2733
	int ret;
2734

2735 2736 2737
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2738

2739
	mmc = host->mmc;
2740

2741 2742
	if (debug_quirks)
		host->quirks = debug_quirks;
2743 2744
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2745

2746 2747
	sdhci_reset(host, SDHCI_RESET_ALL);

2748
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2749 2750
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2751
	if (host->version > SDHCI_SPEC_300) {
2752
		pr_err("%s: Unknown controller version (%d). "
2753
			"You may experience problems.\n", mmc_hostname(mmc),
2754
			host->version);
2755 2756
	}

2757
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2758
		sdhci_readl(host, SDHCI_CAPABILITIES);
2759

2760 2761 2762 2763
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2764

2765
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2766
		host->flags |= SDHCI_USE_SDMA;
2767
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2768
		DBG("Controller doesn't have SDMA capability\n");
2769
	else
2770
		host->flags |= SDHCI_USE_SDMA;
2771

2772
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2773
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2774
		DBG("Disabling DMA as it is marked broken\n");
2775
		host->flags &= ~SDHCI_USE_SDMA;
2776 2777
	}

2778 2779
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2780
		host->flags |= SDHCI_USE_ADMA;
2781 2782 2783 2784 2785 2786 2787

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2788
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2789 2790
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
2791
				pr_warning("%s: No suitable DMA "
2792 2793
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
2794 2795
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2796
			}
2797 2798 2799
		}
	}

2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
2811
			pr_warning("%s: Unable to allocate ADMA "
2812 2813 2814 2815 2816 2817
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

2818 2819 2820 2821 2822
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2823
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2824 2825 2826
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
2827

2828
	if (host->version >= SDHCI_SPEC_300)
2829
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2830 2831
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2832
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2833 2834
			>> SDHCI_CLOCK_BASE_SHIFT;

2835
	host->max_clk *= 1000000;
2836 2837
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2838
		if (!host->ops->get_max_clock) {
2839
			pr_err("%s: Hardware doesn't specify base clock "
2840 2841 2842 2843
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2844
	}
2845

2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2862 2863 2864 2865
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
2866
	mmc->f_max = host->max_clk;
2867
	if (host->ops->get_min_clock)
2868
		mmc->f_min = host->ops->get_min_clock(host);
2869 2870 2871 2872 2873 2874 2875
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
2876
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2877

2878 2879 2880 2881 2882 2883 2884
	host->timeout_clk =
		(caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
		if (host->ops->get_timeout_clock) {
			host->timeout_clk = host->ops->get_timeout_clock(host);
		} else if (!(host->quirks &
				SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
2885
			pr_err("%s: Hardware doesn't specify timeout clock "
2886 2887 2888 2889 2890 2891 2892 2893
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
	}
	if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;

	if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
2894
		host->timeout_clk = mmc->f_max / 1000;
2895

2896
	mmc->max_discard_to = (1 << 27) / host->timeout_clk;
2897

2898 2899 2900 2901
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
2902

2903
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
2904
	if ((host->version >= SDHCI_SPEC_300) &&
2905
	    ((host->flags & SDHCI_USE_ADMA) ||
A
Andrei Warkentin 已提交
2906
	     !(host->flags & SDHCI_USE_SDMA))) {
2907 2908 2909 2910 2911 2912
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

2913 2914 2915 2916 2917 2918 2919
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
2920
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
2921
		mmc->caps |= MMC_CAP_4_BIT_DATA;
2922

2923 2924 2925
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

2926
	if (caps[0] & SDHCI_CAN_DO_HISPD)
2927
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
2928

2929
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
2930
	    !(host->mmc->caps & MMC_CAP_NONREMOVABLE))
2931 2932
		mmc->caps |= MMC_CAP_NEEDS_POLL;

2933 2934
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
	host->vqmmc = regulator_get(mmc_dev(mmc), "vqmmc");
2935 2936 2937 2938 2939 2940
	if (IS_ERR_OR_NULL(host->vqmmc)) {
		if (PTR_ERR(host->vqmmc) < 0) {
			pr_info("%s: no vqmmc regulator found\n",
				mmc_hostname(mmc));
			host->vqmmc = NULL;
		}
2941
	} else {
2942
		regulator_enable(host->vqmmc);
2943 2944
		if (!regulator_is_supported_voltage(host->vqmmc, 1700000,
			1950000))
2945 2946 2947 2948
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
	}
2949

2950 2951 2952 2953
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

2954 2955 2956
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
	if (caps[1] & SDHCI_SUPPORT_SDR104)
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
	else if (caps[1] & SDHCI_SUPPORT_SDR50)
		mmc->caps |= MMC_CAP_UHS_SDR50;

	if (caps[1] & SDHCI_SUPPORT_DDR50)
		mmc->caps |= MMC_CAP_UHS_DDR50;

2968
	/* Does the host need tuning for SDR50? */
2969 2970 2971
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

2972 2973 2974 2975
	/* Does the host need tuning for HS200? */
	if (mmc->caps2 & MMC_CAP2_HS200)
		host->flags |= SDHCI_HS200_NEEDS_TUNING;

2976 2977 2978 2979 2980 2981 2982 2983
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

2999
	ocr_avail = 0;
3000 3001

	host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
3002 3003 3004 3005 3006 3007
	if (IS_ERR_OR_NULL(host->vmmc)) {
		if (PTR_ERR(host->vmmc) < 0) {
			pr_info("%s: no vmmc regulator found\n",
				mmc_hostname(mmc));
			host->vmmc = NULL;
		}
3008
	}
3009

3010
#ifdef CONFIG_REGULATOR
3011 3012 3013 3014 3015
	/*
	 * Voltage range check makes sense only if regulator reports
	 * any voltage value.
	 */
	if (host->vmmc && regulator_get_voltage(host->vmmc) > 0) {
3016 3017
		ret = regulator_is_supported_voltage(host->vmmc, 2700000,
			3600000);
3018 3019 3020 3021
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_330)))
			caps[0] &= ~SDHCI_CAN_VDD_330;
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_300)))
			caps[0] &= ~SDHCI_CAN_VDD_300;
3022 3023
		ret = regulator_is_supported_voltage(host->vmmc, 1700000,
			1950000);
3024 3025 3026 3027 3028
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_180)))
			caps[0] &= ~SDHCI_CAN_VDD_180;
	}
#endif /* CONFIG_REGULATOR */

3029 3030 3031 3032 3033 3034 3035 3036
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051
	if (!max_current_caps && host->vmmc) {
		u32 curr = regulator_get_current_limit(host->vmmc);
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3052 3053

	if (caps[0] & SDHCI_CAN_VDD_330) {
3054
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3055

A
Aaron Lu 已提交
3056
		mmc->max_current_330 = ((max_current_caps &
3057 3058 3059 3060 3061
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3062
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3063

A
Aaron Lu 已提交
3064
		mmc->max_current_300 = ((max_current_caps &
3065 3066 3067 3068 3069
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3070 3071
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3072
		mmc->max_current_180 = ((max_current_caps &
3073 3074 3075 3076 3077
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3090 3091

	if (mmc->ocr_avail == 0) {
3092
		pr_err("%s: Hardware doesn't report any "
3093
			"support voltages.\n", mmc_hostname(mmc));
3094
		return -ENODEV;
3095 3096
	}

3097 3098 3099
	spin_lock_init(&host->lock);

	/*
3100 3101
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3102
	 */
3103
	if (host->flags & SDHCI_USE_ADMA)
3104
		mmc->max_segs = 128;
3105
	else if (host->flags & SDHCI_USE_SDMA)
3106
		mmc->max_segs = 1;
3107
	else /* PIO */
3108
		mmc->max_segs = 128;
3109 3110

	/*
3111
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
3112
	 * size (512KiB).
3113
	 */
3114
	mmc->max_req_size = 524288;
3115 3116 3117

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3118 3119
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3120
	 */
3121 3122 3123 3124 3125 3126
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3127
		mmc->max_seg_size = mmc->max_req_size;
3128
	}
3129

3130 3131 3132 3133
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3134 3135 3136
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3137
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3138 3139
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
3140
			pr_warning("%s: Invalid maximum block size, "
3141 3142 3143 3144 3145 3146
				"assuming 512 bytes\n", mmc_hostname(mmc));
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3147

3148 3149 3150
	/*
	 * Maximum block count.
	 */
3151
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3152

3153 3154 3155 3156 3157 3158 3159 3160
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3161
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3162

3163
	if (host->version >= SDHCI_SPEC_300) {
3164 3165
		init_waitqueue_head(&host->buf_ready_int);

3166 3167 3168 3169 3170 3171
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3172
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
3173
		mmc_hostname(mmc), host);
3174 3175 3176
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3177
		goto untasklet;
3178
	}
3179

3180
	sdhci_init(host, 0);
3181 3182 3183 3184 3185

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3186
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3187 3188 3189
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3190 3191 3192 3193
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3194
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3195 3196 3197
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3198
		goto reset;
3199
	}
3200 3201
#endif

3202 3203
	mmiowb();

3204 3205
	mmc_add_host(mmc);

3206
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3207
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3208 3209
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3210

3211 3212
	sdhci_enable_card_detection(host);

3213 3214
	return 0;

3215
#ifdef SDHCI_USE_LEDS_CLASS
3216 3217
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
3218
	sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
3219 3220
	free_irq(host->irq, host);
#endif
3221
untasklet:
3222 3223 3224 3225 3226 3227
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3228
EXPORT_SYMBOL_GPL(sdhci_add_host);
3229

P
Pierre Ossman 已提交
3230
void sdhci_remove_host(struct sdhci_host *host, int dead)
3231
{
P
Pierre Ossman 已提交
3232 3233 3234 3235 3236 3237 3238 3239
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3240
			pr_err("%s: Controller removed during "
P
Pierre Ossman 已提交
3241 3242 3243 3244 3245 3246 3247 3248 3249
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3250 3251
	sdhci_disable_card_detection(host);

3252
	mmc_remove_host(host->mmc);
3253

3254
#ifdef SDHCI_USE_LEDS_CLASS
3255 3256 3257
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3258 3259
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
3260

3261
	sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
3262 3263 3264 3265 3266 3267
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
3268

3269 3270
	if (host->vmmc) {
		regulator_disable(host->vmmc);
M
Marek Szyprowski 已提交
3271
		regulator_put(host->vmmc);
3272
	}
M
Marek Szyprowski 已提交
3273

3274 3275 3276 3277 3278
	if (host->vqmmc) {
		regulator_disable(host->vqmmc);
		regulator_put(host->vqmmc);
	}

3279 3280 3281 3282 3283
	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
3284 3285
}

3286
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3287

3288
void sdhci_free_host(struct sdhci_host *host)
3289
{
3290
	mmc_free_host(host->mmc);
3291 3292
}

3293
EXPORT_SYMBOL_GPL(sdhci_free_host);
3294 3295 3296 3297 3298 3299 3300 3301 3302

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3303
	pr_info(DRIVER_NAME
3304
		": Secure Digital Host Controller Interface driver\n");
3305
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3306

3307
	return 0;
3308 3309 3310 3311 3312 3313 3314 3315 3316
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3317
module_param(debug_quirks, uint, 0444);
3318
module_param(debug_quirks2, uint, 0444);
3319

3320
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3321
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3322
MODULE_LICENSE("GPL");
3323

3324
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3325
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");