sdhci.c 87.0 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/slot-gpio.h>
32 33 34 35 36 37

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
38
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
39

40 41 42 43 44
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

45 46
#define MAX_TUNING_LOOP 40

47 48
#define ADMA_SIZE	((128 * 2 + 1) * 4)

49
static unsigned int debug_quirks = 0;
50
static unsigned int debug_quirks2;
51

52 53 54
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
55
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
56
static void sdhci_tuning_timer(unsigned long data);
57
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
58

59 60 61
#ifdef CONFIG_PM_RUNTIME
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
62 63
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
64 65 66 67 68 69 70 71 72
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
73 74 75 76 77 78
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
79 80
#endif

81 82
static void sdhci_dumpregs(struct sdhci_host *host)
{
83
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
84
		mmc_hostname(host->mmc));
85

86
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
87 88
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
89
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
90 91
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
92
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
93 94
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
95
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
96 97
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
98
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
99 100
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
101
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
102 103
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
104
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
105 106
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
107
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
108 109
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
110
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
111 112
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
113
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
114
		sdhci_readl(host, SDHCI_CAPABILITIES),
115
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
116
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
117
		sdhci_readw(host, SDHCI_COMMAND),
118
		sdhci_readl(host, SDHCI_MAX_CURRENT));
119
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
120
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
121

122
	if (host->flags & SDHCI_USE_ADMA)
123
		pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
124 125 126
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

127
	pr_debug(DRIVER_NAME ": ===========================================\n");
128 129 130 131 132 133 134 135
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

136 137
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
138
	u32 present;
139

140
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
141
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
142 143
		return;

144 145 146
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
147

148 149 150 151 152
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
153 154 155

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
156 157 158 159 160 161 162 163 164 165 166 167
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

168
void sdhci_reset(struct sdhci_host *host, u8 mask)
169
{
170
	unsigned long timeout;
171

172
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
173

174
	if (mask & SDHCI_RESET_ALL) {
175
		host->clock = 0;
176 177 178 179
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
180

181 182 183 184
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
185
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
186
		if (timeout == 0) {
187
			pr_err("%s: Reset 0x%x never completed.\n",
188 189 190 191 192 193
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
194
	}
195 196 197 198 199 200 201 202 203 204
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}
205

206
	host->ops->reset(host, mask);
207

208 209 210 211
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if ((host->ops->enable_dma) && (mask & SDHCI_RESET_ALL))
			host->ops->enable_dma(host);
	}
212 213
}

214 215 216
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
217
{
218
	if (soft)
219
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
220
	else
221
		sdhci_do_reset(host, SDHCI_RESET_ALL);
222

223 224 225 226 227 228 229 230
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
231 232 233 234 235 236

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
237
}
238

239 240
static void sdhci_reinit(struct sdhci_host *host)
{
241
	sdhci_init(host, 0);
242 243 244 245 246
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
247 248 249
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

250 251 252 253 254
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		host->mmc->max_blk_count =
			(host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
	}
255
	sdhci_enable_card_detection(host);
256 257 258 259 260 261
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

262
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
263
	ctrl |= SDHCI_CTRL_LED;
264
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
265 266 267 268 269 270
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

271
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
272
	ctrl &= ~SDHCI_CTRL_LED;
273
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
274 275
}

276
#ifdef SDHCI_USE_LEDS_CLASS
277 278 279 280 281 282 283 284
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

285 286 287
	if (host->runtime_suspended)
		goto out;

288 289 290 291
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
292
out:
293 294 295 296
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

297 298 299 300 301 302
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
303
static void sdhci_read_block_pio(struct sdhci_host *host)
304
{
305 306
	unsigned long flags;
	size_t blksize, len, chunk;
307
	u32 uninitialized_var(scratch);
308
	u8 *buf;
309

P
Pierre Ossman 已提交
310
	DBG("PIO reading\n");
311

P
Pierre Ossman 已提交
312
	blksize = host->data->blksz;
313
	chunk = 0;
314

315
	local_irq_save(flags);
316

P
Pierre Ossman 已提交
317
	while (blksize) {
318 319
		if (!sg_miter_next(&host->sg_miter))
			BUG();
320

321
		len = min(host->sg_miter.length, blksize);
322

323 324
		blksize -= len;
		host->sg_miter.consumed = len;
325

326
		buf = host->sg_miter.addr;
327

328 329
		while (len) {
			if (chunk == 0) {
330
				scratch = sdhci_readl(host, SDHCI_BUFFER);
331
				chunk = 4;
P
Pierre Ossman 已提交
332
			}
333 334 335 336 337 338 339

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
340
		}
P
Pierre Ossman 已提交
341
	}
342 343 344 345

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
346
}
347

P
Pierre Ossman 已提交
348 349
static void sdhci_write_block_pio(struct sdhci_host *host)
{
350 351 352 353
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
354

P
Pierre Ossman 已提交
355 356 357
	DBG("PIO writing\n");

	blksize = host->data->blksz;
358 359
	chunk = 0;
	scratch = 0;
360

361
	local_irq_save(flags);
362

P
Pierre Ossman 已提交
363
	while (blksize) {
364 365
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
366

367 368 369 370 371 372
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
373

374 375 376 377 378 379 380 381
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
382
				sdhci_writel(host, scratch, SDHCI_BUFFER);
383 384
				chunk = 0;
				scratch = 0;
385 386 387
			}
		}
	}
388 389 390 391

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
392 393 394 395 396 397 398 399
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

400
	if (host->blocks == 0)
P
Pierre Ossman 已提交
401 402 403 404 405 406 407
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

408 409 410 411 412 413 414 415 416
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

417
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
418 419 420
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
421 422 423 424
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
425

426 427
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
428 429
			break;
	}
430

P
Pierre Ossman 已提交
431
	DBG("PIO transfer complete.\n");
432 433
}

434 435 436
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
437
	return kmap_atomic(sg_page(sg)) + sg->offset;
438 439 440 441
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
442
	kunmap_atomic(buffer);
443 444 445
	local_irq_restore(*flags);
}

B
Ben Dooks 已提交
446 447
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
448 449
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
450

451 452
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
453

454 455 456 457
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
458 459
}

460
static int sdhci_adma_table_pre(struct sdhci_host *host,
461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
488
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
489
		goto fail;
490 491 492 493
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
494 495
	if (host->sg_count == 0)
		goto unmap_align;
496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
517
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
518 519 520 521
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
522 523
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
524 525 526 527 528 529 530 531 532 533 534 535 536 537

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
538 539
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
540 541 542 543 544 545
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
546
		WARN_ON((desc - host->adma_desc) > ADMA_SIZE);
547 548
	}

549 550 551 552 553 554 555 556 557 558 559 560
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
		if (desc != host->adma_desc) {
			desc -= 8;
			desc[0] |= 0x2; /* end */
		}
	} else {
		/*
		* Add a terminating entry.
		*/
561

562 563 564
		/* nop, end, valid */
		sdhci_set_adma_desc(desc, 0, 0, 0x3);
	}
565 566 567 568 569 570 571 572 573

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

574 575 576 577 578 579 580
	return 0;

unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
581 582 583 584 585 586 587 588 589 590 591 592
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;
593
	bool has_unaligned;
594 595 596 597 598 599 600 601 602

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

603 604 605 606 607 608 609 610 611
	/* Do a quick scan of the SG list for any unaligned mappings */
	has_unaligned = false;
	for_each_sg(data->sg, sg, host->sg_count, i)
		if (sg_dma_address(sg) & 3) {
			has_unaligned = true;
			break;
		}

	if (has_unaligned && data->flags & MMC_DATA_READ) {
612 613 614 615 616 617 618 619 620 621
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
622
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
623 624 625 626 627 628 629 630 631 632 633 634
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

635
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
636
{
637
	u8 count;
638
	struct mmc_data *data = cmd->data;
639
	unsigned target_timeout, current_timeout;
640

641 642 643 644 645 646
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
647
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
648
		return 0xE;
649

650
	/* Unspecified timeout, assume max */
651
	if (!data && !cmd->busy_timeout)
652
		return 0xE;
653

654 655
	/* timeout in us */
	if (!data)
656
		target_timeout = cmd->busy_timeout * 1000;
657 658 659 660 661
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
662

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
683 684
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
685 686 687
		count = 0xE;
	}

688 689 690
	return count;
}

691 692 693 694 695 696
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
697
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
698
	else
699 700 701 702
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
703 704
}

705
static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
706 707
{
	u8 count;
708
	u8 ctrl;
709
	struct mmc_data *data = cmd->data;
710
	int ret;
711 712 713

	WARN_ON(host->data);

714 715 716 717 718 719
	if (data || (cmd->flags & MMC_RSP_BUSY)) {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}

	if (!data)
720 721 722 723 724 725 726 727 728
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
729
	host->data->bytes_xfered = 0;
730

731
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
732 733
		host->flags |= SDHCI_REQ_USE_DMA;

734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
762 763 764 765 766 767
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

798 799 800 801 802 803 804 805 806
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
807
				host->flags &= ~SDHCI_REQ_USE_DMA;
808
			} else {
809 810
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
811 812
			}
		} else {
813
			int sg_cnt;
814

815
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
816 817 818 819
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
820
			if (sg_cnt == 0) {
821 822 823 824 825
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
826
				host->flags &= ~SDHCI_REQ_USE_DMA;
827
			} else {
828
				WARN_ON(sg_cnt != 1);
829 830
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
831 832 833 834
			}
		}
	}

835 836 837 838 839 840
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
841
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
842 843 844 845 846 847
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
848
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
849 850
	}

851
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
852 853 854 855 856 857 858 859
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
860
		host->blocks = data->blocks;
861
	}
862

863 864
	sdhci_set_transfer_irqs(host);

865 866 867
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
868
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
869 870 871
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
872
	struct mmc_command *cmd)
873 874
{
	u16 mode;
875
	struct mmc_data *data = cmd->data;
876

877 878 879 880 881
	if (data == NULL) {
		/* clear Auto CMD settings for no data CMDs */
		mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
		sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
882
		return;
883
	}
884

885 886
	WARN_ON(!host->data);

887
	mode = SDHCI_TRNS_BLK_CNT_EN;
888 889 890 891 892 893 894 895
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
896 897 898 899
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
900
	}
901

902 903
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
904
	if (host->flags & SDHCI_REQ_USE_DMA)
905 906
		mode |= SDHCI_TRNS_DMA;

907
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
908 909 910 911 912 913 914 915 916 917 918
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

919
	if (host->flags & SDHCI_REQ_USE_DMA) {
920 921 922 923 924 925 926
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
927 928 929
	}

	/*
930 931 932 933 934
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
935
	 */
936 937
	if (data->error)
		data->bytes_xfered = 0;
938
	else
939
		data->bytes_xfered = data->blksz * data->blocks;
940

941 942 943 944 945 946 947 948 949
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

950 951 952 953
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
954
		if (data->error) {
955 956
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
957 958 959 960 961 962 963
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

964
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
965 966
{
	int flags;
967
	u32 mask;
968
	unsigned long timeout;
969 970 971 972

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
973
	timeout = 10;
974 975 976 977 978 979 980 981 982 983

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

984
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
985
		if (timeout == 0) {
986
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
987
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
988
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
989
			cmd->error = -EIO;
990 991 992
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
993 994 995
		timeout--;
		mdelay(1);
	}
996

997
	timeout = jiffies;
998 999
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1000 1001 1002
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1003 1004 1005

	host->cmd = cmd;

1006
	sdhci_prepare_data(host, cmd);
1007

1008
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1009

1010
	sdhci_set_transfer_mode(host, cmd);
1011

1012
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1013
		pr_err("%s: Unsupported response type!\n",
1014
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1015
		cmd->error = -EINVAL;
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1033 1034

	/* CMD19 is special in that the Data Present Select should be set */
1035 1036
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1037 1038
		flags |= SDHCI_CMD_DATA;

1039
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1040
}
1041
EXPORT_SYMBOL_GPL(sdhci_send_command);
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1053
				host->cmd->resp[i] = sdhci_readl(host,
1054 1055 1056
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1057
						sdhci_readb(host,
1058 1059 1060
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1061
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1062 1063 1064
		}
	}

P
Pierre Ossman 已提交
1065
	host->cmd->error = 0;
1066

1067 1068 1069 1070 1071
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1072

1073 1074 1075
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1076

1077 1078 1079 1080 1081
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1082 1083
}

1084 1085
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1086
	u16 preset = 0;
1087

1088 1089
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1090 1091
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1092
	case MMC_TIMING_UHS_SDR25:
1093 1094
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1095
	case MMC_TIMING_UHS_SDR50:
1096 1097
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1098 1099
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1100 1101
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1102
	case MMC_TIMING_UHS_DDR50:
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1114
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1115
{
1116
	int div = 0; /* Initialized for compiler warning */
1117
	int real_div = div, clk_mul = 1;
1118
	u16 clk = 0;
1119
	unsigned long timeout;
1120

1121 1122
	host->mmc->actual_clock = 0;

1123
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1124 1125

	if (clock == 0)
1126
		return;
1127

1128
	if (host->version >= SDHCI_SPEC_300) {
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
		if (sdhci_readw(host, SDHCI_HOST_CONTROL2) &
			SDHCI_CTRL_PRESET_VAL_ENABLE) {
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1148 1149 1150 1151 1152
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1153 1154 1155 1156 1157
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1158
			/*
1159 1160
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1161
			 */
1162 1163 1164 1165
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1176
			}
1177
			real_div = div;
1178
			div >>= 1;
1179 1180 1181
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1182
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1183 1184 1185
			if ((host->max_clk / div) <= clock)
				break;
		}
1186
		real_div = div;
1187
		div >>= 1;
1188 1189
	}

1190
clock_set:
1191 1192 1193
	if (real_div)
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;

1194
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1195 1196
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1197
	clk |= SDHCI_CLOCK_INT_EN;
1198
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1199

1200 1201
	/* Wait max 20 ms */
	timeout = 20;
1202
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1203 1204
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1205
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1206
				"stabilised.\n", mmc_hostname(host->mmc));
1207 1208 1209
			sdhci_dumpregs(host);
			return;
		}
1210 1211 1212
		timeout--;
		mdelay(1);
	}
1213 1214

	clk |= SDHCI_CLOCK_CARD_EN;
1215
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1216
}
1217
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1218

A
Adrian Hunter 已提交
1219
static int sdhci_set_power(struct sdhci_host *host, unsigned short power)
1220
{
1221
	u8 pwr = 0;
1222

1223
	if (power != (unsigned short)-1) {
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
		switch (1 << power) {
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
A
Adrian Hunter 已提交
1242
		return -1;
1243

1244 1245 1246
	host->pwr = pwr;

	if (pwr == 0) {
1247
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1248 1249
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
A
Adrian Hunter 已提交
1250
		return 0;
1251 1252 1253 1254 1255 1256
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
1257
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1258
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1259

1260
	/*
1261
	 * At least the Marvell CaFe chip gets confused if we set the voltage
1262 1263
	 * and set turn on power at the same time, so set the voltage first.
	 */
1264
	if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1265
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1266

1267
	pwr |= SDHCI_POWER_ON;
1268

1269
	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1270

1271 1272 1273
	if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
		sdhci_runtime_pm_bus_on(host);

1274 1275 1276 1277
	/*
	 * Some controllers need an extra 10ms delay of 10ms before they
	 * can apply clock after applying power
	 */
1278
	if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1279
		mdelay(10);
A
Adrian Hunter 已提交
1280 1281

	return power;
1282 1283
}

1284 1285 1286 1287 1288 1289 1290 1291 1292
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1293
	int present;
1294
	unsigned long flags;
1295
	u32 tuning_opcode;
1296 1297 1298

	host = mmc_priv(mmc);

1299 1300
	sdhci_runtime_pm_get(host);

1301 1302 1303 1304
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1305
#ifndef SDHCI_USE_LEDS_CLASS
1306
	sdhci_activate_led(host);
1307
#endif
1308 1309 1310 1311 1312 1313

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1314 1315 1316 1317 1318
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1319 1320 1321

	host->mrq = mrq;

1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
	/*
	 * Firstly check card presence from cd-gpio.  The return could
	 * be one of the following possibilities:
	 *     negative: cd-gpio is not available
	 *     zero: cd-gpio is used, and card is removed
	 *     one: cd-gpio is used, and card is present
	 */
	present = mmc_gpio_get_cd(host->mmc);
	if (present < 0) {
		/* If polling, assume that the card is always present. */
		if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
			present = 1;
		else
			present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
					SDHCI_CARD_PRESENT;
1337 1338
	}

1339
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1340
		host->mrq->cmd->error = -ENOMEDIUM;
1341
		tasklet_schedule(&host->finish_tasklet);
1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
		 * is no on-going data transfer. If so, we need to execute
		 * tuning procedure before sending command.
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
1353 1354 1355 1356 1357 1358
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
1359 1360 1361 1362 1363 1364 1365

				/* Here we need to set the host->mrq to NULL,
				 * in case the pending finish_tasklet
				 * finishes it incorrectly.
				 */
				host->mrq = NULL;

1366 1367 1368 1369 1370 1371 1372
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1373 1374
		}

1375
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1376 1377 1378
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1379
	}
1380

1381
	mmiowb();
1382 1383 1384
	spin_unlock_irqrestore(&host->lock, flags);
}

1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1429
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1430 1431
{
	unsigned long flags;
A
Adrian Hunter 已提交
1432
	int vdd_bit = -1;
1433 1434 1435 1436
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1437 1438 1439 1440 1441 1442
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
		if (host->vmmc && ios->power_mode == MMC_POWER_OFF)
			mmc_regulator_set_ocr(host->mmc, host->vmmc, 0);
		return;
	}
P
Pierre Ossman 已提交
1443

1444 1445 1446 1447 1448
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1449
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1450
		sdhci_reinit(host);
1451 1452
	}

1453
	if (host->version >= SDHCI_SPEC_300 &&
1454 1455
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1456 1457
		sdhci_enable_preset_value(host, false);

1458
	if (!ios->clock || ios->clock != host->clock) {
1459
		host->ops->set_clock(host, ios->clock);
1460 1461
		host->clock = ios->clock;
	}
1462 1463

	if (ios->power_mode == MMC_POWER_OFF)
A
Adrian Hunter 已提交
1464
		vdd_bit = sdhci_set_power(host, -1);
1465
	else
A
Adrian Hunter 已提交
1466 1467 1468 1469 1470 1471 1472
		vdd_bit = sdhci_set_power(host, ios->vdd);

	if (host->vmmc && vdd_bit != -1) {
		spin_unlock_irqrestore(&host->lock, flags);
		mmc_regulator_set_ocr(host->mmc, host->vmmc, vdd_bit);
		spin_lock_irqsave(&host->lock, flags);
	}
1473

1474 1475 1476
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1477
	host->ops->set_bus_width(host, ios->bus_width);
1478

1479
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1480

1481 1482 1483
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1484 1485 1486 1487
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1488
	if (host->version >= SDHCI_SPEC_300) {
1489 1490 1491
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1492
		if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1493
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1494
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1495 1496
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1497
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1498
			ctrl |= SDHCI_CTRL_HISPD;
1499 1500 1501

		ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
1502
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1530
			host->ops->set_clock(host, host->clock);
1531
		}
1532 1533 1534 1535 1536 1537 1538


		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1539
		host->ops->set_uhs_signaling(host, ios->timing);
1540
		host->timing = ios->timing;
1541

1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1556
		/* Re-enable SD Clock */
1557
		host->ops->set_clock(host, host->clock);
1558 1559
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1560

1561 1562 1563 1564 1565
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1566
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1567
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1568

1569
	mmiowb();
1570 1571 1572
	spin_unlock_irqrestore(&host->lock, flags);
}

1573 1574 1575 1576 1577 1578 1579 1580 1581
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1613
static int sdhci_check_ro(struct sdhci_host *host)
1614 1615
{
	unsigned long flags;
1616
	int is_readonly;
1617 1618 1619

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1620
	if (host->flags & SDHCI_DEVICE_DEAD)
1621 1622 1623
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1624
	else
1625 1626
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1627 1628 1629

	spin_unlock_irqrestore(&host->lock, flags);

1630 1631 1632
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1633 1634
}

1635 1636
#define SAMPLE_COUNT	5

1637
static int sdhci_do_get_ro(struct sdhci_host *host)
1638 1639 1640 1641
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1642
		return sdhci_check_ro(host);
1643 1644 1645

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1646
		if (sdhci_check_ro(host)) {
1647 1648 1649 1650 1651 1652 1653 1654
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1655 1656 1657 1658 1659 1660 1661 1662
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1663
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1664
{
1665 1666
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1667

1668 1669 1670 1671 1672
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1673

1674 1675
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1676
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1677
		if (enable)
1678
			host->ier |= SDHCI_INT_CARD_INT;
1679
		else
1680 1681 1682 1683
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1684 1685
		mmiowb();
	}
1686 1687 1688 1689 1690 1691
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1692

1693 1694
	sdhci_runtime_pm_get(host);

1695
	spin_lock_irqsave(&host->lock, flags);
1696 1697 1698 1699 1700
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1701
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1702
	spin_unlock_irqrestore(&host->lock, flags);
1703 1704

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1705 1706
}

1707
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1708
						struct mmc_ios *ios)
1709
{
1710
	u16 ctrl;
1711
	int ret;
1712

1713 1714 1715 1716 1717 1718
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1719

1720 1721
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1722
	switch (ios->signal_voltage) {
1723 1724 1725 1726
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1727

1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
		if (host->vqmmc) {
			ret = regulator_set_voltage(host->vqmmc, 2700000, 3600000);
			if (ret) {
				pr_warning("%s: Switching to 3.3V signalling voltage "
						" failed\n", mmc_hostname(host->mmc));
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1738

1739 1740 1741 1742
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1743

1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
		pr_warning("%s: 3.3V regulator output did not became stable\n",
				mmc_hostname(host->mmc));

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
		if (host->vqmmc) {
			ret = regulator_set_voltage(host->vqmmc,
					1700000, 1950000);
			if (ret) {
				pr_warning("%s: Switching to 1.8V signalling voltage "
						" failed\n", mmc_hostname(host->mmc));
				return -EIO;
			}
		}
1758 1759 1760 1761 1762

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1763 1764
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1765

1766 1767
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1768

1769 1770 1771 1772
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1773

1774 1775
		pr_warning("%s: 1.8V regulator output did not became stable\n",
				mmc_hostname(host->mmc));
1776

1777 1778 1779 1780 1781 1782 1783 1784
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
		if (host->vqmmc) {
			ret = regulator_set_voltage(host->vqmmc, 1100000, 1300000);
			if (ret) {
				pr_warning("%s: Switching to 1.2V signalling voltage "
						" failed\n", mmc_hostname(host->mmc));
				return -EIO;
1785 1786
			}
		}
1787
		return 0;
1788
	default:
1789 1790
		/* No signal voltage switch required */
		return 0;
1791
	}
1792 1793
}

1794
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1795
	struct mmc_ios *ios)
1796 1797 1798 1799 1800 1801 1802
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1803
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1804 1805 1806 1807
	sdhci_runtime_pm_put(host);
	return err;
}

1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1821
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1822
{
1823
	struct sdhci_host *host = mmc_priv(mmc);
1824 1825 1826 1827
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	unsigned long timeout;
	int err = 0;
1828
	unsigned long flags;
1829

1830
	sdhci_runtime_pm_get(host);
1831
	spin_lock_irqsave(&host->lock, flags);
1832 1833

	/*
1834 1835
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1836
	 * Capabilities register.
1837 1838
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1839
	 */
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
	switch (host->timing) {
	case MMC_TIMING_MMC_HS200:
	case MMC_TIMING_UHS_SDR104:
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1852
		spin_unlock_irqrestore(&host->lock, flags);
1853
		sdhci_runtime_pm_put(host);
1854 1855 1856
		return 0;
	}

1857
	if (host->ops->platform_execute_tuning) {
1858
		spin_unlock_irqrestore(&host->lock, flags);
1859 1860 1861 1862 1863
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1864 1865
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1878 1879
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1880 1881 1882 1883 1884 1885 1886 1887

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	timeout = 150;
	do {
		struct mmc_command cmd = {0};
1888
		struct mmc_request mrq = {NULL};
1889 1890 1891 1892

		if (!tuning_loop_counter && !timeout)
			break;

1893
		cmd.opcode = opcode;
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1933
		spin_unlock_irqrestore(&host->lock, flags);
1934 1935 1936 1937
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1938
		spin_lock_irqsave(&host->lock, flags);
1939 1940

		if (!host->tuning_done) {
1941
			pr_info(DRIVER_NAME ": Timeout waiting for "
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		tuning_loop_counter--;
		timeout--;
1959 1960 1961 1962

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
1963 1964 1965 1966 1967 1968 1969 1970 1971
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
	if (!tuning_loop_counter || !timeout) {
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1972
		err = -EIO;
1973 1974
	} else {
		if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
1975
			pr_info(DRIVER_NAME ": Tuning procedure"
1976 1977 1978 1979 1980 1981 1982
				" failed, falling back to fixed sampling"
				" clock\n");
			err = -EIO;
		}
	}

out:
1983 1984 1985 1986 1987 1988 1989 1990
	/*
	 * If this is the very first time we are here, we start the retuning
	 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
	 * flag won't be set, we check this condition before actually starting
	 * the timer.
	 */
	if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
1991
		host->flags |= SDHCI_USING_RETUNING_TIMER;
1992 1993 1994 1995
		mod_timer(&host->tuning_timer, jiffies +
			host->tuning_count * HZ);
		/* Tuning mode 1 limits the maximum data length to 4MB */
		mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
1996
	} else if (host->flags & SDHCI_USING_RETUNING_TIMER) {
1997 1998
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		/* Reload the new initial value for timer */
1999 2000
		mod_timer(&host->tuning_timer, jiffies +
			  host->tuning_count * HZ);
2001 2002 2003 2004 2005 2006 2007
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2008 2009
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2010
	 */
2011
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2012 2013
		err = 0;

2014 2015
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2016
	spin_unlock_irqrestore(&host->lock, flags);
2017
	sdhci_runtime_pm_put(host);
2018 2019 2020 2021

	return err;
}

2022 2023

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
{
	u16 ctrl;

	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
	if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
		ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2040
		host->flags |= SDHCI_PV_ENABLED;
2041 2042 2043
	} else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
		ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2044
		host->flags &= ~SDHCI_PV_ENABLED;
2045
	}
2046 2047
}

2048
static void sdhci_card_event(struct mmc_host *mmc)
2049
{
2050
	struct sdhci_host *host = mmc_priv(mmc);
2051 2052
	unsigned long flags;

2053 2054 2055 2056
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2057 2058
	spin_lock_irqsave(&host->lock, flags);

2059
	/* Check host->mrq first in case we are runtime suspended */
2060
	if (host->mrq && !sdhci_do_get_cd(host)) {
2061
		pr_err("%s: Card removed during transfer!\n",
2062
			mmc_hostname(host->mmc));
2063
		pr_err("%s: Resetting controller.\n",
2064
			mmc_hostname(host->mmc));
2065

2066 2067
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2068

2069 2070
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2071 2072 2073
	}

	spin_unlock_irqrestore(&host->lock, flags);
2074 2075 2076 2077 2078
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
2079
	.get_cd		= sdhci_get_cd,
2080 2081 2082 2083 2084 2085
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2086
	.card_busy	= sdhci_card_busy,
2087 2088 2089 2090 2091 2092 2093 2094
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2095 2096 2097 2098 2099 2100 2101 2102
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2103 2104
	spin_lock_irqsave(&host->lock, flags);

2105 2106 2107 2108
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2109 2110
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2111
		return;
2112
	}
2113 2114 2115 2116 2117 2118 2119 2120 2121

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2122
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2123
	    ((mrq->cmd && mrq->cmd->error) ||
P
Pierre Ossman 已提交
2124 2125 2126
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2127 2128

		/* Some controllers need this kick or reset won't work here */
2129
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2130
			/* This is to force an update */
2131
			host->ops->set_clock(host, host->clock);
2132 2133 2134

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2135 2136
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2137 2138 2139 2140 2141 2142
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2143
#ifndef SDHCI_USE_LEDS_CLASS
2144
	sdhci_deactivate_led(host);
2145
#endif
2146

2147
	mmiowb();
2148 2149 2150
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2151
	sdhci_runtime_pm_put(host);
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2164
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2165
			"interrupt.\n", mmc_hostname(host->mmc));
2166 2167 2168
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2169
			host->data->error = -ETIMEDOUT;
2170 2171 2172
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2173
				host->cmd->error = -ETIMEDOUT;
2174
			else
P
Pierre Ossman 已提交
2175
				host->mrq->cmd->error = -ETIMEDOUT;
2176 2177 2178 2179 2180

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2181
	mmiowb();
2182 2183 2184
	spin_unlock_irqrestore(&host->lock, flags);
}

2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2210
		pr_err("%s: Got command interrupt 0x%08x even "
2211 2212
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2213 2214 2215 2216
		sdhci_dumpregs(host);
		return;
	}

2217
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2218 2219 2220 2221
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2222

2223
	if (host->cmd->error) {
2224
		tasklet_schedule(&host->finish_tasklet);
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2243
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
2244
			return;
2245 2246 2247

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2248 2249 2250
	}

	if (intmask & SDHCI_INT_RESPONSE)
2251
		sdhci_finish_command(host);
2252 2253
}

2254
#ifdef CONFIG_MMC_DEBUG
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

2283 2284
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2285
	u32 command;
2286 2287
	BUG_ON(intmask == 0);

2288 2289
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2290 2291 2292
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2293 2294 2295 2296 2297 2298
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2299 2300
	if (!host->data) {
		/*
2301 2302 2303
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2304
		 */
2305 2306 2307 2308 2309 2310
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
2311

2312
		pr_err("%s: Got data interrupt 0x%08x even "
2313 2314
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2315 2316 2317 2318 2319 2320
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2321
		host->data->error = -ETIMEDOUT;
2322 2323 2324 2325 2326
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2327
		host->data->error = -EILSEQ;
2328
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2329
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2330
		sdhci_show_adma_error(host);
2331
		host->data->error = -EIO;
2332 2333
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2334
	}
2335

P
Pierre Ossman 已提交
2336
	if (host->data->error)
2337 2338
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2339
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2340 2341
			sdhci_transfer_pio(host);

2342 2343 2344 2345
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2346 2347 2348 2349
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2350
		 */
2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2368

2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2381 2382 2383
	}
}

2384
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2385
{
2386
	irqreturn_t result = IRQ_NONE;
2387
	struct sdhci_host *host = dev_id;
2388
	u32 intmask, mask, unexpected = 0;
2389
	int max_loops = 16;
2390 2391 2392

	spin_lock(&host->lock);

2393
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2394
		spin_unlock(&host->lock);
2395
		return IRQ_NONE;
2396 2397
	}

2398
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2399
	if (!intmask || intmask == 0xffffffff) {
2400 2401 2402 2403
		result = IRQ_NONE;
		goto out;
	}

2404 2405 2406 2407 2408
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2409

2410 2411
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2412

2413 2414 2415
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2416

2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2428 2429 2430 2431 2432 2433
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2434 2435 2436

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2437 2438 2439 2440

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2441
		}
2442

2443 2444
		if (intmask & SDHCI_INT_CMD_MASK)
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2445

2446 2447
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2448

2449 2450 2451
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2452

2453 2454 2455 2456 2457
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2458

2459 2460 2461 2462
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2463

2464 2465 2466 2467
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2468

2469 2470
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2471

2472 2473
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2474 2475 2476
out:
	spin_unlock(&host->lock);

2477 2478 2479 2480 2481
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2482

2483 2484 2485
	return result;
}

2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2497 2498 2499 2500 2501
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2514 2515 2516 2517 2518 2519 2520
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

void sdhci_disable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_disable_irq_wakeups);
2547

2548
int sdhci_suspend_host(struct sdhci_host *host)
2549
{
2550 2551
	sdhci_disable_card_detection(host);

2552
	/* Disable tuning since we are suspending */
2553
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2554
		del_timer_sync(&host->tuning_timer);
2555 2556 2557
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

K
Kevin Liu 已提交
2558
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2559 2560 2561
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2562 2563 2564 2565 2566
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2567
	return 0;
2568 2569
}

2570
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2571

2572 2573
int sdhci_resume_host(struct sdhci_host *host)
{
2574
	int ret = 0;
2575

2576
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2577 2578 2579
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2580

K
Kevin Liu 已提交
2581
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2582 2583 2584
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
K
Kevin Liu 已提交
2585 2586 2587 2588 2589 2590
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2591

2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2603

2604 2605
	sdhci_enable_card_detection(host);

2606
	/* Set the re-tuning expiration flag */
2607
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2608 2609
		host->flags |= SDHCI_NEEDS_RETUNING;

2610
	return ret;
2611 2612
}

2613
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2614 2615
#endif /* CONFIG_PM */

2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
#ifdef CONFIG_PM_RUNTIME

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->runtime_suspended || host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (host->runtime_suspended || !host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2645 2646 2647 2648 2649 2650
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;
	int ret = 0;

	/* Disable tuning since we are suspending */
2651
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2652 2653 2654 2655 2656
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
2657 2658 2659
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2660 2661
	spin_unlock_irqrestore(&host->lock, flags);

2662
	synchronize_hardirq(host->irq);
2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
	int ret = 0, host_flags = host->flags;

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2690 2691 2692 2693 2694 2695
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2696 2697

	/* Set the re-tuning expiration flag */
2698
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2699 2700 2701 2702 2703 2704 2705
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2706
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

#endif

2720 2721
/*****************************************************************************\
 *                                                                           *
2722
 * Device allocation/registration                                            *
2723 2724 2725
 *                                                                           *
\*****************************************************************************/

2726 2727
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2728 2729 2730 2731
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2732
	WARN_ON(dev == NULL);
2733

2734
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2735
	if (!mmc)
2736
		return ERR_PTR(-ENOMEM);
2737 2738 2739 2740

	host = mmc_priv(mmc);
	host->mmc = mmc;

2741 2742
	return host;
}
2743

2744
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2745

2746 2747 2748
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2749
	u32 caps[2] = {0, 0};
2750 2751
	u32 max_current_caps;
	unsigned int ocr_avail;
2752
	int ret;
2753

2754 2755 2756
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2757

2758
	mmc = host->mmc;
2759

2760 2761
	if (debug_quirks)
		host->quirks = debug_quirks;
2762 2763
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2764

2765
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2766

2767
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2768 2769
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2770
	if (host->version > SDHCI_SPEC_300) {
2771
		pr_err("%s: Unknown controller version (%d). "
2772
			"You may experience problems.\n", mmc_hostname(mmc),
2773
			host->version);
2774 2775
	}

2776
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2777
		sdhci_readl(host, SDHCI_CAPABILITIES);
2778

2779 2780 2781 2782
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2783

2784
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2785
		host->flags |= SDHCI_USE_SDMA;
2786
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2787
		DBG("Controller doesn't have SDMA capability\n");
2788
	else
2789
		host->flags |= SDHCI_USE_SDMA;
2790

2791
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2792
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2793
		DBG("Disabling DMA as it is marked broken\n");
2794
		host->flags &= ~SDHCI_USE_SDMA;
2795 2796
	}

2797 2798
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2799
		host->flags |= SDHCI_USE_ADMA;
2800 2801 2802 2803 2804 2805 2806

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2807
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2808 2809
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
2810
				pr_warning("%s: No suitable DMA "
2811 2812
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
2813 2814
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2815
			}
2816 2817 2818
		}
	}

2819 2820 2821 2822 2823 2824
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
2825 2826 2827
		host->adma_desc = dma_alloc_coherent(mmc_dev(host->mmc),
						     ADMA_SIZE, &host->adma_addr,
						     GFP_KERNEL);
2828 2829
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
2830 2831
			dma_free_coherent(mmc_dev(host->mmc), ADMA_SIZE,
					  host->adma_desc, host->adma_addr);
2832
			kfree(host->align_buffer);
2833
			pr_warning("%s: Unable to allocate ADMA "
2834 2835 2836
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
			host->adma_desc = NULL;
			host->align_buffer = NULL;
		} else if (host->adma_addr & 3) {
			pr_warning("%s: unable to allocate aligned ADMA descriptor\n",
				   mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
			dma_free_coherent(mmc_dev(host->mmc), ADMA_SIZE,
					  host->adma_desc, host->adma_addr);
			kfree(host->align_buffer);
			host->adma_desc = NULL;
			host->align_buffer = NULL;
2848 2849 2850
		}
	}

2851 2852 2853 2854 2855
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2856
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2857 2858 2859
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
2860

2861
	if (host->version >= SDHCI_SPEC_300)
2862
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2863 2864
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2865
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2866 2867
			>> SDHCI_CLOCK_BASE_SHIFT;

2868
	host->max_clk *= 1000000;
2869 2870
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2871
		if (!host->ops->get_max_clock) {
2872
			pr_err("%s: Hardware doesn't specify base clock "
2873 2874 2875 2876
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2877
	}
2878

2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

2895 2896 2897 2898
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
2899
	mmc->f_max = host->max_clk;
2900
	if (host->ops->get_min_clock)
2901
		mmc->f_min = host->ops->get_min_clock(host);
2902 2903 2904 2905 2906 2907 2908
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
2909
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
2910

2911 2912 2913 2914 2915 2916 2917
	host->timeout_clk =
		(caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
		if (host->ops->get_timeout_clock) {
			host->timeout_clk = host->ops->get_timeout_clock(host);
		} else if (!(host->quirks &
				SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
2918
			pr_err("%s: Hardware doesn't specify timeout clock "
2919 2920 2921 2922 2923 2924 2925 2926
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
	}
	if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;

	if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
2927
		host->timeout_clk = mmc->f_max / 1000;
2928

2929
	mmc->max_busy_timeout = (1 << 27) / host->timeout_clk;
2930

2931
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
2932
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
2933 2934 2935

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
2936

2937
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
2938
	if ((host->version >= SDHCI_SPEC_300) &&
2939
	    ((host->flags & SDHCI_USE_ADMA) ||
A
Andrei Warkentin 已提交
2940
	     !(host->flags & SDHCI_USE_SDMA))) {
2941 2942 2943 2944 2945 2946
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

2947 2948 2949 2950 2951 2952 2953
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
2954
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
2955
		mmc->caps |= MMC_CAP_4_BIT_DATA;
2956

2957 2958 2959
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

2960
	if (caps[0] & SDHCI_CAN_DO_HISPD)
2961
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
2962

2963
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
2964
	    !(host->mmc->caps & MMC_CAP_NONREMOVABLE))
2965 2966
		mmc->caps |= MMC_CAP_NEEDS_POLL;

2967
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
2968
	host->vqmmc = regulator_get_optional(mmc_dev(mmc), "vqmmc");
2969 2970 2971 2972 2973 2974
	if (IS_ERR_OR_NULL(host->vqmmc)) {
		if (PTR_ERR(host->vqmmc) < 0) {
			pr_info("%s: no vqmmc regulator found\n",
				mmc_hostname(mmc));
			host->vqmmc = NULL;
		}
2975
	} else {
2976
		ret = regulator_enable(host->vqmmc);
2977 2978
		if (!regulator_is_supported_voltage(host->vqmmc, 1700000,
			1950000))
2979 2980 2981
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
2982 2983 2984 2985 2986
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
			host->vqmmc = NULL;
		}
2987
	}
2988

2989 2990 2991 2992
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

2993 2994 2995
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
2996 2997 2998
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
2999
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3000
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3001 3002 3003
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3004 3005
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
			mmc->caps2 |= MMC_CAP2_HS200;
3006
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3007 3008
		mmc->caps |= MMC_CAP_UHS_SDR50;

3009 3010
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3011 3012
		mmc->caps |= MMC_CAP_UHS_DDR50;

3013
	/* Does the host need tuning for SDR50? */
3014 3015 3016
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3017
	/* Does the host need tuning for SDR104 / HS200? */
3018
	if (mmc->caps2 & MMC_CAP2_HS200)
3019
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3020

3021 3022 3023 3024 3025 3026 3027 3028
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3044
	ocr_avail = 0;
3045

3046
	host->vmmc = regulator_get_optional(mmc_dev(mmc), "vmmc");
3047 3048 3049 3050 3051 3052
	if (IS_ERR_OR_NULL(host->vmmc)) {
		if (PTR_ERR(host->vmmc) < 0) {
			pr_info("%s: no vmmc regulator found\n",
				mmc_hostname(mmc));
			host->vmmc = NULL;
		}
3053
	}
3054

3055
#ifdef CONFIG_REGULATOR
3056 3057 3058 3059 3060
	/*
	 * Voltage range check makes sense only if regulator reports
	 * any voltage value.
	 */
	if (host->vmmc && regulator_get_voltage(host->vmmc) > 0) {
3061 3062
		ret = regulator_is_supported_voltage(host->vmmc, 2700000,
			3600000);
3063 3064 3065 3066
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_330)))
			caps[0] &= ~SDHCI_CAN_VDD_330;
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_300)))
			caps[0] &= ~SDHCI_CAN_VDD_300;
3067 3068
		ret = regulator_is_supported_voltage(host->vmmc, 1700000,
			1950000);
3069 3070 3071 3072 3073
		if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_180)))
			caps[0] &= ~SDHCI_CAN_VDD_180;
	}
#endif /* CONFIG_REGULATOR */

3074 3075 3076 3077 3078 3079 3080 3081
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096
	if (!max_current_caps && host->vmmc) {
		u32 curr = regulator_get_current_limit(host->vmmc);
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3097 3098

	if (caps[0] & SDHCI_CAN_VDD_330) {
3099
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3100

A
Aaron Lu 已提交
3101
		mmc->max_current_330 = ((max_current_caps &
3102 3103 3104 3105 3106
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3107
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3108

A
Aaron Lu 已提交
3109
		mmc->max_current_300 = ((max_current_caps &
3110 3111 3112 3113 3114
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3115 3116
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3117
		mmc->max_current_180 = ((max_current_caps &
3118 3119 3120 3121 3122
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3123 3124 3125
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3138 3139

	if (mmc->ocr_avail == 0) {
3140
		pr_err("%s: Hardware doesn't report any "
3141
			"support voltages.\n", mmc_hostname(mmc));
3142
		return -ENODEV;
3143 3144
	}

3145 3146 3147
	spin_lock_init(&host->lock);

	/*
3148 3149
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3150
	 */
3151
	if (host->flags & SDHCI_USE_ADMA)
3152
		mmc->max_segs = 128;
3153
	else if (host->flags & SDHCI_USE_SDMA)
3154
		mmc->max_segs = 1;
3155
	else /* PIO */
3156
		mmc->max_segs = 128;
3157 3158

	/*
3159
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
3160
	 * size (512KiB).
3161
	 */
3162
	mmc->max_req_size = 524288;
3163 3164 3165

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3166 3167
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3168
	 */
3169 3170 3171 3172 3173 3174
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3175
		mmc->max_seg_size = mmc->max_req_size;
3176
	}
3177

3178 3179 3180 3181
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3182 3183 3184
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3185
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3186 3187
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
3188
			pr_warning("%s: Invalid maximum block size, "
3189 3190 3191 3192 3193 3194
				"assuming 512 bytes\n", mmc_hostname(mmc));
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3195

3196 3197 3198
	/*
	 * Maximum block count.
	 */
3199
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3200

3201 3202 3203 3204 3205 3206
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3207
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3208

3209
	if (host->version >= SDHCI_SPEC_300) {
3210 3211
		init_waitqueue_head(&host->buf_ready_int);

3212 3213 3214 3215 3216 3217
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3218 3219
	sdhci_init(host, 0);

3220 3221
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3222 3223 3224
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3225
		goto untasklet;
3226
	}
3227 3228 3229 3230 3231

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3232
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3233 3234 3235
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3236 3237 3238 3239
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3240
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3241 3242 3243
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3244
		goto reset;
3245
	}
3246 3247
#endif

3248 3249
	mmiowb();

3250 3251
	mmc_add_host(mmc);

3252
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3253
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3254 3255
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3256

3257 3258
	sdhci_enable_card_detection(host);

3259 3260
	return 0;

3261
#ifdef SDHCI_USE_LEDS_CLASS
3262
reset:
3263
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3264 3265
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3266 3267
	free_irq(host->irq, host);
#endif
3268
untasklet:
3269 3270 3271 3272 3273
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3274
EXPORT_SYMBOL_GPL(sdhci_add_host);
3275

P
Pierre Ossman 已提交
3276
void sdhci_remove_host(struct sdhci_host *host, int dead)
3277
{
P
Pierre Ossman 已提交
3278 3279 3280 3281 3282 3283 3284 3285
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3286
			pr_err("%s: Controller removed during "
P
Pierre Ossman 已提交
3287 3288 3289 3290 3291 3292 3293 3294 3295
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3296 3297
	sdhci_disable_card_detection(host);

3298
	mmc_remove_host(host->mmc);
3299

3300
#ifdef SDHCI_USE_LEDS_CLASS
3301 3302 3303
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3304
	if (!dead)
3305
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3306

3307 3308
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3309 3310 3311 3312 3313
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3314

3315 3316
	if (host->vmmc) {
		regulator_disable(host->vmmc);
M
Marek Szyprowski 已提交
3317
		regulator_put(host->vmmc);
3318
	}
M
Marek Szyprowski 已提交
3319

3320 3321 3322 3323 3324
	if (host->vqmmc) {
		regulator_disable(host->vqmmc);
		regulator_put(host->vqmmc);
	}

3325 3326 3327
	if (host->adma_desc)
		dma_free_coherent(mmc_dev(host->mmc), ADMA_SIZE,
				  host->adma_desc, host->adma_addr);
3328 3329 3330 3331
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
3332 3333
}

3334
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3335

3336
void sdhci_free_host(struct sdhci_host *host)
3337
{
3338
	mmc_free_host(host->mmc);
3339 3340
}

3341
EXPORT_SYMBOL_GPL(sdhci_free_host);
3342 3343 3344 3345 3346 3347 3348 3349 3350

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3351
	pr_info(DRIVER_NAME
3352
		": Secure Digital Host Controller Interface driver\n");
3353
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3354

3355
	return 0;
3356 3357 3358 3359 3360 3361 3362 3363 3364
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3365
module_param(debug_quirks, uint, 0444);
3366
module_param(debug_quirks2, uint, 0444);
3367

3368
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3369
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3370
MODULE_LICENSE("GPL");
3371

3372
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3373
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");