sdhci.c 48.0 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/dma-mapping.h>
20
#include <linux/slab.h>
21
#include <linux/scatterlist.h>
22

23 24
#include <linux/leds.h>

25 26 27 28 29 30 31
#include <linux/mmc/host.h>

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
32
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
33

34 35 36 37 38
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

39
static unsigned int debug_quirks = 0;
40

41 42 43 44 45 46 47 48 49 50 51
static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);

static void sdhci_dumpregs(struct sdhci_host *host)
{
	printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");

	printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
52 53
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
54
	printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
55 56
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
57
	printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
58 59
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
60
	printk(KERN_DEBUG DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
61 62
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
63
	printk(KERN_DEBUG DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
64 65
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
66
	printk(KERN_DEBUG DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
67 68
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
69
	printk(KERN_DEBUG DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
70 71
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
72
	printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
73 74
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
75
	printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
76 77
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
78
	printk(KERN_DEBUG DRIVER_NAME ": Caps:     0x%08x | Max curr: 0x%08x\n",
79 80
		sdhci_readl(host, SDHCI_CAPABILITIES),
		sdhci_readl(host, SDHCI_MAX_CURRENT));
81

82 83 84 85 86
	if (host->flags & SDHCI_USE_ADMA)
		printk(KERN_DEBUG DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

87 88 89 90 91 92 93 94 95
	printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
{
	u32 ier;

	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	ier &= ~clear;
	ier |= set;
	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, 0, irqs);
}

static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, irqs, 0);
}

static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
	u32 irqs = SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT;

121 122 123
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return;

124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
	if (enable)
		sdhci_unmask_irqs(host, irqs);
	else
		sdhci_mask_irqs(host, irqs);
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

140 141
static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
142
	unsigned long timeout;
143
	u32 uninitialized_var(ier);
144

145
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
146
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
147 148 149 150
			SDHCI_CARD_PRESENT))
			return;
	}

151 152 153
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		ier = sdhci_readl(host, SDHCI_INT_ENABLE);

154
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
155

156
	if (mask & SDHCI_RESET_ALL)
157 158
		host->clock = 0;

159 160 161 162
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
163
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
164
		if (timeout == 0) {
P
Pierre Ossman 已提交
165
			printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
166 167 168 169 170 171
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
172
	}
173 174 175

	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
176 177
}

178 179 180
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
181
{
182 183 184 185
	if (soft)
		sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
	else
		sdhci_reset(host, SDHCI_RESET_ALL);
186

187 188
	sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
		SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
189 190
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
191
		SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
192 193 194 195 196 197

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
198
}
199

200 201
static void sdhci_reinit(struct sdhci_host *host)
{
202
	sdhci_init(host, 0);
203
	sdhci_enable_card_detection(host);
204 205 206 207 208 209
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

210
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
211
	ctrl |= SDHCI_CTRL_LED;
212
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
213 214 215 216 217 218
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

219
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
220
	ctrl &= ~SDHCI_CTRL_LED;
221
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
222 223
}

224
#ifdef SDHCI_USE_LEDS_CLASS
225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);

	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

242 243 244 245 246 247
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
248
static void sdhci_read_block_pio(struct sdhci_host *host)
249
{
250 251
	unsigned long flags;
	size_t blksize, len, chunk;
252
	u32 uninitialized_var(scratch);
253
	u8 *buf;
254

P
Pierre Ossman 已提交
255
	DBG("PIO reading\n");
256

P
Pierre Ossman 已提交
257
	blksize = host->data->blksz;
258
	chunk = 0;
259

260
	local_irq_save(flags);
261

P
Pierre Ossman 已提交
262
	while (blksize) {
263 264
		if (!sg_miter_next(&host->sg_miter))
			BUG();
265

266
		len = min(host->sg_miter.length, blksize);
267

268 269
		blksize -= len;
		host->sg_miter.consumed = len;
270

271
		buf = host->sg_miter.addr;
272

273 274
		while (len) {
			if (chunk == 0) {
275
				scratch = sdhci_readl(host, SDHCI_BUFFER);
276
				chunk = 4;
P
Pierre Ossman 已提交
277
			}
278 279 280 281 282 283 284

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
285
		}
P
Pierre Ossman 已提交
286
	}
287 288 289 290

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
291
}
292

P
Pierre Ossman 已提交
293 294
static void sdhci_write_block_pio(struct sdhci_host *host)
{
295 296 297 298
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
299

P
Pierre Ossman 已提交
300 301 302
	DBG("PIO writing\n");

	blksize = host->data->blksz;
303 304
	chunk = 0;
	scratch = 0;
305

306
	local_irq_save(flags);
307

P
Pierre Ossman 已提交
308
	while (blksize) {
309 310
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
311

312 313 314 315 316 317
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
318

319 320 321 322 323 324 325 326
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
327
				sdhci_writel(host, scratch, SDHCI_BUFFER);
328 329
				chunk = 0;
				scratch = 0;
330 331 332
			}
		}
	}
333 334 335 336

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
337 338 339 340 341 342 343 344
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

345
	if (host->blocks == 0)
P
Pierre Ossman 已提交
346 347 348 349 350 351 352
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

353 354 355 356 357 358 359 360 361
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

362
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
363 364 365
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
366 367 368 369
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
370

371 372
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
373 374
			break;
	}
375

P
Pierre Ossman 已提交
376
	DBG("PIO transfer complete.\n");
377 378
}

379 380 381 382 383 384 385 386 387 388 389 390
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
	return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
	kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
	local_irq_restore(*flags);
}

B
Ben Dooks 已提交
391 392
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
393 394
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
395

396 397
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
398

399 400 401 402
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
403 404
}

405
static int sdhci_adma_table_pre(struct sdhci_host *host,
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
438
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
439
		goto fail;
440 441 442 443
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
444 445
	if (host->sg_count == 0)
		goto unmap_align;
446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
467
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
468 469 470 471
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
472 473
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
474 475 476 477 478 479 480 481 482 483 484 485 486 487

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
488 489
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
490 491 492 493 494 495 496 497 498 499 500 501 502
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

	/*
	 * Add a terminating entry.
	 */

B
Ben Dooks 已提交
503 504
	/* nop, end, valid */
	sdhci_set_adma_desc(desc, 0, 0, 0x3);
505 506 507 508 509 510 511 512 513 514 515

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
516
	if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
517
		goto unmap_entries;
518
	BUG_ON(host->adma_addr & 0x3);
519 520 521 522 523 524 525 526 527 528 529

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
565
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
566 567 568 569 570 571 572 573 574 575 576 577
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

578
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_data *data)
579
{
580 581
	u8 count;
	unsigned target_timeout, current_timeout;
582

583 584 585 586 587 588
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
589
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
590
		return 0xE;
591

592 593 594
	/* timeout in us */
	target_timeout = data->timeout_ns / 1000 +
		data->timeout_clks / host->clock;
595

596 597 598
	if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
		host->timeout_clk = host->clock / 1000;

599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
		printk(KERN_WARNING "%s: Too large timeout requested!\n",
			mmc_hostname(host->mmc));
		count = 0xE;
	}

624 625 626
	return count;
}

627 628 629 630 631 632 633 634 635 636 637
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
		sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
	else
		sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
}

638 639 640
static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
{
	u8 count;
641
	u8 ctrl;
642
	int ret;
643 644 645 646 647 648 649 650 651 652 653 654 655 656 657

	WARN_ON(host->data);

	if (data == NULL)
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;

	count = sdhci_calc_timeout(host, data);
658
	sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
659

660
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
661 662
		host->flags |= SDHCI_REQ_USE_DMA;

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
691 692 693 694 695 696
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

727 728 729 730 731 732 733 734 735
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
736
				host->flags &= ~SDHCI_REQ_USE_DMA;
737
			} else {
738 739
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
740 741
			}
		} else {
742
			int sg_cnt;
743

744
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
745 746 747 748
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
749
			if (sg_cnt == 0) {
750 751 752 753 754
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
755
				host->flags &= ~SDHCI_REQ_USE_DMA;
756
			} else {
757
				WARN_ON(sg_cnt != 1);
758 759
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
760 761 762 763
			}
		}
	}

764 765 766 767 768 769
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
770
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
771 772 773 774 775 776
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
777
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
778 779
	}

780
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
781 782 783 784 785 786 787 788
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
789
		host->blocks = data->blocks;
790
	}
791

792 793
	sdhci_set_transfer_irqs(host);

794
	/* We do not handle DMA boundaries, so set it to max (512 KiB) */
795 796
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, data->blksz), SDHCI_BLOCK_SIZE);
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
797 798 799 800 801 802 803 804 805 806
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
	struct mmc_data *data)
{
	u16 mode;

	if (data == NULL)
		return;

807 808
	WARN_ON(!host->data);

809 810 811 812 813
	mode = SDHCI_TRNS_BLK_CNT_EN;
	if (data->blocks > 1)
		mode |= SDHCI_TRNS_MULTI;
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
814
	if (host->flags & SDHCI_REQ_USE_DMA)
815 816
		mode |= SDHCI_TRNS_DMA;

817
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
818 819 820 821 822 823 824 825 826 827 828
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

829
	if (host->flags & SDHCI_REQ_USE_DMA) {
830 831 832 833 834 835 836
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
837 838 839
	}

	/*
840 841 842 843 844
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
845
	 */
846 847
	if (data->error)
		data->bytes_xfered = 0;
848
	else
849
		data->bytes_xfered = data->blksz * data->blocks;
850 851 852 853 854 855

	if (data->stop) {
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
856
		if (data->error) {
857 858 859 860 861 862 863 864 865 866 867 868
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
869
	u32 mask;
870
	unsigned long timeout;
871 872 873 874

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
875
	timeout = 10;
876 877 878 879 880 881 882 883 884 885

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

886
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
887
		if (timeout == 0) {
888
			printk(KERN_ERR "%s: Controller never released "
P
Pierre Ossman 已提交
889
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
890
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
891
			cmd->error = -EIO;
892 893 894
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
895 896 897
		timeout--;
		mdelay(1);
	}
898 899 900 901 902 903 904

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

	sdhci_prepare_data(host, cmd->data);

905
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
906

907 908
	sdhci_set_transfer_mode(host, cmd->data);

909
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
P
Pierre Ossman 已提交
910
		printk(KERN_ERR "%s: Unsupported response type!\n",
911
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
912
		cmd->error = -EINVAL;
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
	if (cmd->data)
		flags |= SDHCI_CMD_DATA;

933
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
934 935 936 937 938 939 940 941 942 943 944 945
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
946
				host->cmd->resp[i] = sdhci_readl(host,
947 948 949
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
950
						sdhci_readb(host,
951 952 953
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
954
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
955 956 957
		}
	}

P
Pierre Ossman 已提交
958
	host->cmd->error = 0;
959

960 961 962 963
	if (host->data && host->data_early)
		sdhci_finish_data(host);

	if (!host->cmd->data)
964 965 966 967 968 969 970 971 972
		tasklet_schedule(&host->finish_tasklet);

	host->cmd = NULL;
}

static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	int div;
	u16 clk;
973
	unsigned long timeout;
974 975 976 977

	if (clock == host->clock)
		return;

978 979 980 981 982 983
	if (host->ops->set_clock) {
		host->ops->set_clock(host, clock);
		if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
			return;
	}

984
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
985 986 987 988 989 990 991 992 993 994 995 996

	if (clock == 0)
		goto out;

	for (div = 1;div < 256;div *= 2) {
		if ((host->max_clk / div) <= clock)
			break;
	}
	div >>= 1;

	clk = div << SDHCI_DIVIDER_SHIFT;
	clk |= SDHCI_CLOCK_INT_EN;
997
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
998

999 1000
	/* Wait max 20 ms */
	timeout = 20;
1001
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1002 1003
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
1004 1005
			printk(KERN_ERR "%s: Internal clock never "
				"stabilised.\n", mmc_hostname(host->mmc));
1006 1007 1008
			sdhci_dumpregs(host);
			return;
		}
1009 1010 1011
		timeout--;
		mdelay(1);
	}
1012 1013

	clk |= SDHCI_CLOCK_CARD_EN;
1014
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1015 1016 1017 1018 1019

out:
	host->clock = clock;
}

1020 1021 1022 1023
static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
{
	u8 pwr;

1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
	if (power == (unsigned short)-1)
		pwr = 0;
	else {
		switch (1 << power) {
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1045 1046
		return;

1047 1048 1049
	host->pwr = pwr;

	if (pwr == 0) {
1050
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1051
		return;
1052 1053 1054 1055 1056 1057
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
1058
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1059
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1060

1061
	/*
1062
	 * At least the Marvell CaFe chip gets confused if we set the voltage
1063 1064
	 * and set turn on power at the same time, so set the voltage first.
	 */
1065
	if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1066
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1067

1068
	pwr |= SDHCI_POWER_ON;
1069

1070
	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1071 1072 1073 1074 1075

	/*
	 * Some controllers need an extra 10ms delay of 10ms before they
	 * can apply clock after applying power
	 */
1076
	if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1077
		mdelay(10);
1078 1079
}

1080 1081 1082 1083 1084 1085 1086 1087 1088
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1089
	bool present;
1090 1091 1092 1093 1094 1095 1096 1097
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1098
#ifndef SDHCI_USE_LEDS_CLASS
1099
	sdhci_activate_led(host);
1100
#endif
1101 1102 1103

	host->mrq = mrq;

1104 1105 1106 1107 1108 1109 1110 1111
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		present = true;
	else
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				SDHCI_CARD_PRESENT;

	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1112
		host->mrq->cmd->error = -ENOMEDIUM;
1113 1114 1115 1116
		tasklet_schedule(&host->finish_tasklet);
	} else
		sdhci_send_command(host, mrq->cmd);

1117
	mmiowb();
1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host;
	unsigned long flags;
	u8 ctrl;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1131 1132 1133
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1134 1135 1136 1137 1138
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1139
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1140
		sdhci_reinit(host);
1141 1142 1143 1144 1145
	}

	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
1146
		sdhci_set_power(host, -1);
1147
	else
1148
		sdhci_set_power(host, ios->vdd);
1149

1150
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1151

1152 1153 1154 1155
	if (ios->bus_width == MMC_BUS_WIDTH_4)
		ctrl |= SDHCI_CTRL_4BITBUS;
	else
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1156 1157 1158 1159 1160 1161

	if (ios->timing == MMC_TIMING_SD_HS)
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1162
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1163

1164 1165 1166 1167 1168
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1169
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1170 1171
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1172
out:
1173
	mmiowb();
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
	spin_unlock_irqrestore(&host->lock, flags);
}

static int sdhci_get_ro(struct mmc_host *mmc)
{
	struct sdhci_host *host;
	unsigned long flags;
	int present;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1187 1188 1189
	if (host->flags & SDHCI_DEVICE_DEAD)
		present = 0;
	else
1190
		present = sdhci_readl(host, SDHCI_PRESENT_STATE);
1191 1192 1193

	spin_unlock_irqrestore(&host->lock, flags);

1194 1195
	if (host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT)
		return !!(present & SDHCI_WRITE_PROTECT);
1196 1197 1198
	return !(present & SDHCI_WRITE_PROTECT);
}

P
Pierre Ossman 已提交
1199 1200 1201 1202 1203 1204 1205 1206 1207
static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1208 1209 1210
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

P
Pierre Ossman 已提交
1211
	if (enable)
1212 1213 1214
		sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
	else
		sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
1215
out:
P
Pierre Ossman 已提交
1216 1217 1218 1219 1220
	mmiowb();

	spin_unlock_irqrestore(&host->lock, flags);
}

1221
static const struct mmc_host_ops sdhci_ops = {
1222 1223 1224
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
	.get_ro		= sdhci_get_ro,
P
Pierre Ossman 已提交
1225
	.enable_sdio_irq = sdhci_enable_sdio_irq,
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

1243
	if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
1244 1245 1246 1247 1248 1249 1250 1251 1252
		if (host->mrq) {
			printk(KERN_ERR "%s: Card removed during transfer!\n",
				mmc_hostname(host->mmc));
			printk(KERN_ERR "%s: Resetting controller.\n",
				mmc_hostname(host->mmc));

			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1253
			host->mrq->cmd->error = -ENOMEDIUM;
1254 1255 1256 1257 1258 1259
			tasklet_schedule(&host->finish_tasklet);
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);

P
Pierre Ossman 已提交
1260
	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
1281 1282 1283 1284 1285
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
		(mrq->cmd->error ||
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
1286 1287

		/* Some controllers need this kick or reset won't work here */
1288
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
			unsigned int clock;

			/* This is to force an update */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
		}

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
1299 1300 1301 1302 1303 1304 1305 1306
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

1307
#ifndef SDHCI_USE_LEDS_CLASS
1308
	sdhci_deactivate_led(host);
1309
#endif
1310

1311
	mmiowb();
1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
P
Pierre Ossman 已提交
1327 1328
		printk(KERN_ERR "%s: Timeout waiting for hardware "
			"interrupt.\n", mmc_hostname(host->mmc));
1329 1330 1331
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
1332
			host->data->error = -ETIMEDOUT;
1333 1334 1335
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
1336
				host->cmd->error = -ETIMEDOUT;
1337
			else
P
Pierre Ossman 已提交
1338
				host->mrq->cmd->error = -ETIMEDOUT;
1339 1340 1341 1342 1343

			tasklet_schedule(&host->finish_tasklet);
		}
	}

1344
	mmiowb();
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
1359 1360 1361
		printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1362 1363 1364 1365
		sdhci_dumpregs(host);
		return;
	}

1366
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
1367 1368 1369 1370
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
1371

1372
	if (host->cmd->error) {
1373
		tasklet_schedule(&host->finish_tasklet);
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
1392
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
1393
			return;
1394 1395 1396

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
1397 1398 1399
	}

	if (intmask & SDHCI_INT_RESPONSE)
1400
		sdhci_finish_command(host);
1401 1402
}

1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
#ifdef DEBUG
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

1432 1433 1434 1435 1436 1437
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->data) {
		/*
1438 1439 1440
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
1441
		 */
1442 1443 1444 1445 1446 1447
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
1448

1449 1450 1451
		printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1452 1453 1454 1455 1456 1457
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
1458 1459 1460
		host->data->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
		host->data->error = -EILSEQ;
1461 1462 1463
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
		printk(KERN_ERR "%s: ADMA error\n", mmc_hostname(host->mmc));
		sdhci_show_adma_error(host);
1464
		host->data->error = -EIO;
1465
	}
1466

P
Pierre Ossman 已提交
1467
	if (host->data->error)
1468 1469
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
1470
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
1471 1472
			sdhci_transfer_pio(host);

1473 1474 1475 1476 1477 1478
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
		 */
		if (intmask & SDHCI_INT_DMA_END)
1479 1480
			sdhci_writel(host, sdhci_readl(host, SDHCI_DMA_ADDRESS),
				SDHCI_DMA_ADDRESS);
1481

1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
1494 1495 1496
	}
}

1497
static irqreturn_t sdhci_irq(int irq, void *dev_id)
1498 1499 1500 1501
{
	irqreturn_t result;
	struct sdhci_host* host = dev_id;
	u32 intmask;
P
Pierre Ossman 已提交
1502
	int cardint = 0;
1503 1504 1505

	spin_lock(&host->lock);

1506
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
1507

1508
	if (!intmask || intmask == 0xffffffff) {
1509 1510 1511 1512
		result = IRQ_NONE;
		goto out;
	}

1513 1514
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
1515

1516
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
1517 1518
		sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
			SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
1519
		tasklet_schedule(&host->card_tasklet);
1520
	}
1521

1522
	intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
1523

1524
	if (intmask & SDHCI_INT_CMD_MASK) {
1525 1526
		sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
			SDHCI_INT_STATUS);
1527
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
1528 1529 1530
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
1531 1532
		sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
			SDHCI_INT_STATUS);
1533
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
1534 1535 1536 1537
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

1538 1539
	intmask &= ~SDHCI_INT_ERROR;

1540
	if (intmask & SDHCI_INT_BUS_POWER) {
1541
		printk(KERN_ERR "%s: Card is consuming too much power!\n",
1542
			mmc_hostname(host->mmc));
1543
		sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
1544 1545
	}

1546
	intmask &= ~SDHCI_INT_BUS_POWER;
1547

P
Pierre Ossman 已提交
1548 1549 1550 1551 1552
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

1553
	if (intmask) {
P
Pierre Ossman 已提交
1554
		printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
1555
			mmc_hostname(host->mmc), intmask);
1556 1557
		sdhci_dumpregs(host);

1558
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
1559
	}
1560 1561 1562

	result = IRQ_HANDLED;

1563
	mmiowb();
1564 1565 1566
out:
	spin_unlock(&host->lock);

P
Pierre Ossman 已提交
1567 1568 1569 1570 1571 1572
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM

1584
int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
1585
{
1586
	int ret;
1587

1588 1589
	sdhci_disable_card_detection(host);

1590 1591 1592
	ret = mmc_suspend_host(host->mmc, state);
	if (ret)
		return ret;
1593

1594
	free_irq(host->irq, host);
1595 1596 1597 1598

	return 0;
}

1599
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
1600

1601 1602 1603
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
1604

1605
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1606 1607 1608
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
1609

1610 1611
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
			  mmc_hostname(host->mmc), host);
1612 1613
	if (ret)
		return ret;
1614

1615
	sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
1616 1617 1618
	mmiowb();

	ret = mmc_resume_host(host->mmc);
1619 1620
	sdhci_enable_card_detection(host);

1621
	return ret;
1622 1623
}

1624
EXPORT_SYMBOL_GPL(sdhci_resume_host);
1625 1626 1627 1628 1629

#endif /* CONFIG_PM */

/*****************************************************************************\
 *                                                                           *
1630
 * Device allocation/registration                                            *
1631 1632 1633
 *                                                                           *
\*****************************************************************************/

1634 1635
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
1636 1637 1638 1639
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

1640
	WARN_ON(dev == NULL);
1641

1642
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
1643
	if (!mmc)
1644
		return ERR_PTR(-ENOMEM);
1645 1646 1647 1648

	host = mmc_priv(mmc);
	host->mmc = mmc;

1649 1650
	return host;
}
1651

1652
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
1653

1654 1655 1656 1657 1658
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
	unsigned int caps;
	int ret;
1659

1660 1661 1662
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
1663

1664
	mmc = host->mmc;
1665

1666 1667
	if (debug_quirks)
		host->quirks = debug_quirks;
1668

1669 1670
	sdhci_reset(host, SDHCI_RESET_ALL);

1671
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
1672 1673 1674
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
	if (host->version > SDHCI_SPEC_200) {
1675
		printk(KERN_ERR "%s: Unknown controller version (%d). "
1676
			"You may experience problems.\n", mmc_hostname(mmc),
1677
			host->version);
1678 1679
	}

1680
	caps = sdhci_readl(host, SDHCI_CAPABILITIES);
1681

1682
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
1683 1684 1685
		host->flags |= SDHCI_USE_SDMA;
	else if (!(caps & SDHCI_CAN_DO_SDMA))
		DBG("Controller doesn't have SDMA capability\n");
1686
	else
1687
		host->flags |= SDHCI_USE_SDMA;
1688

1689
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
1690
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
1691
		DBG("Disabling DMA as it is marked broken\n");
1692
		host->flags &= ~SDHCI_USE_SDMA;
1693 1694
	}

1695 1696
	if ((host->version >= SDHCI_SPEC_200) && (caps & SDHCI_CAN_DO_ADMA2))
		host->flags |= SDHCI_USE_ADMA;
1697 1698 1699 1700 1701 1702 1703

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

1704
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1705 1706 1707 1708 1709
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
				printk(KERN_WARNING "%s: No suitable DMA "
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
1710 1711
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
1712
			}
1713 1714 1715
		}
	}

1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
			printk(KERN_WARNING "%s: Unable to allocate ADMA "
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

1734 1735 1736 1737 1738
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
1739
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
1740 1741 1742
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
1743

1744 1745
	host->max_clk =
		(caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
1746
	host->max_clk *= 1000000;
1747 1748
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
1749 1750 1751 1752 1753 1754 1755
		if (!host->ops->get_max_clock) {
			printk(KERN_ERR
			       "%s: Hardware doesn't specify base clock "
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
1756
	}
1757

1758 1759 1760
	host->timeout_clk =
		(caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
1761 1762 1763 1764
		if (host->ops->get_timeout_clock) {
			host->timeout_clk = host->ops->get_timeout_clock(host);
		} else if (!(host->quirks &
				SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
1765 1766 1767 1768 1769
			printk(KERN_ERR
			       "%s: Hardware doesn't specify timeout clock "
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
1770 1771 1772
	}
	if (caps & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;
1773 1774 1775 1776 1777

	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
1778 1779
	if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK &&
			host->ops->set_clock && host->ops->get_min_clock)
1780 1781 1782
		mmc->f_min = host->ops->get_min_clock(host);
	else
		mmc->f_min = host->max_clk / 256;
1783
	mmc->f_max = host->max_clk;
1784 1785 1786 1787
	mmc->caps = MMC_CAP_SDIO_IRQ;

	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
		mmc->caps |= MMC_CAP_4_BIT_DATA;
1788

1789
	if (caps & SDHCI_CAN_DO_HISPD)
1790 1791
		mmc->caps |= MMC_CAP_SD_HIGHSPEED;

1792 1793 1794
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		mmc->caps |= MMC_CAP_NEEDS_POLL;

1795 1796 1797
	mmc->ocr_avail = 0;
	if (caps & SDHCI_CAN_VDD_330)
		mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
P
Pierre Ossman 已提交
1798
	if (caps & SDHCI_CAN_VDD_300)
1799
		mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
P
Pierre Ossman 已提交
1800
	if (caps & SDHCI_CAN_VDD_180)
1801
		mmc->ocr_avail |= MMC_VDD_165_195;
1802 1803 1804

	if (mmc->ocr_avail == 0) {
		printk(KERN_ERR "%s: Hardware doesn't report any "
1805
			"support voltages.\n", mmc_hostname(mmc));
1806
		return -ENODEV;
1807 1808
	}

1809 1810 1811
	spin_lock_init(&host->lock);

	/*
1812 1813
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
1814
	 */
1815 1816
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_hw_segs = 128;
1817
	else if (host->flags & SDHCI_USE_SDMA)
1818
		mmc->max_hw_segs = 1;
1819 1820 1821
	else /* PIO */
		mmc->max_hw_segs = 128;
	mmc->max_phys_segs = 128;
1822 1823

	/*
1824
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
1825
	 * size (512KiB).
1826
	 */
1827
	mmc->max_req_size = 524288;
1828 1829 1830

	/*
	 * Maximum segment size. Could be one segment with the maximum number
1831 1832
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
1833
	 */
1834 1835 1836 1837
	if (host->flags & SDHCI_USE_ADMA)
		mmc->max_seg_size = 65536;
	else
		mmc->max_seg_size = mmc->max_req_size;
1838

1839 1840 1841 1842
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
		mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >>
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
			printk(KERN_WARNING "%s: Invalid maximum block size, "
				"assuming 512 bytes\n", mmc_hostname(mmc));
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
1856

1857 1858 1859
	/*
	 * Maximum block count.
	 */
1860
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
1861

1862 1863 1864 1865 1866 1867 1868 1869
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

1870
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
1871

1872
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
1873
		mmc_hostname(mmc), host);
1874
	if (ret)
1875
		goto untasklet;
1876

1877
	sdhci_init(host, 0);
1878 1879 1880 1881 1882

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

1883
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
1884 1885 1886
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
1887 1888 1889 1890
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

1891
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
1892 1893 1894 1895
	if (ret)
		goto reset;
#endif

1896 1897
	mmiowb();

1898 1899
	mmc_add_host(mmc);

1900
	printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s\n",
1901
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
1902 1903
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
1904

1905 1906
	sdhci_enable_card_detection(host);

1907 1908
	return 0;

1909
#ifdef SDHCI_USE_LEDS_CLASS
1910 1911 1912 1913
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
	free_irq(host->irq, host);
#endif
1914
untasklet:
1915 1916 1917 1918 1919 1920
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

1921
EXPORT_SYMBOL_GPL(sdhci_add_host);
1922

P
Pierre Ossman 已提交
1923
void sdhci_remove_host(struct sdhci_host *host, int dead)
1924
{
P
Pierre Ossman 已提交
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
			printk(KERN_ERR "%s: Controller removed during "
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

1943 1944
	sdhci_disable_card_detection(host);

1945
	mmc_remove_host(host->mmc);
1946

1947
#ifdef SDHCI_USE_LEDS_CLASS
1948 1949 1950
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
1951 1952
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
1953 1954 1955 1956 1957 1958 1959

	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
1960 1961 1962 1963 1964 1965

	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
1966 1967
}

1968
EXPORT_SYMBOL_GPL(sdhci_remove_host);
1969

1970
void sdhci_free_host(struct sdhci_host *host)
1971
{
1972
	mmc_free_host(host->mmc);
1973 1974
}

1975
EXPORT_SYMBOL_GPL(sdhci_free_host);
1976 1977 1978 1979 1980 1981 1982 1983 1984 1985

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
	printk(KERN_INFO DRIVER_NAME
1986
		": Secure Digital Host Controller Interface driver\n");
1987 1988
	printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");

1989
	return 0;
1990 1991 1992 1993 1994 1995 1996 1997 1998
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

1999
module_param(debug_quirks, uint, 0444);
2000

2001
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
2002
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
2003
MODULE_LICENSE("GPL");
2004

2005
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");