sdhci.c 52.4 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/dma-mapping.h>
20
#include <linux/slab.h>
21
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
22
#include <linux/regulator/consumer.h>
23

24 25
#include <linux/leds.h>

26
#include <linux/mmc/mmc.h>
27 28 29 30 31 32 33
#include <linux/mmc/host.h>

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
34
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
35

36 37 38 39 40
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

41
static unsigned int debug_quirks = 0;
42

43 44 45 46 47 48 49
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
static void sdhci_finish_command(struct sdhci_host *);

static void sdhci_dumpregs(struct sdhci_host *host)
{
50 51
	printk(KERN_DEBUG DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
		mmc_hostname(host->mmc));
52 53

	printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
54 55
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
56
	printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
57 58
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
59
	printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
60 61
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
62
	printk(KERN_DEBUG DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
63 64
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
65
	printk(KERN_DEBUG DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
66 67
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
68
	printk(KERN_DEBUG DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
69 70
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
71
	printk(KERN_DEBUG DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
72 73
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
74
	printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
75 76
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
77
	printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
78 79
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
80
	printk(KERN_DEBUG DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
81
		sdhci_readl(host, SDHCI_CAPABILITIES),
82 83 84
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
	printk(KERN_DEBUG DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
		sdhci_readw(host, SDHCI_COMMAND),
85
		sdhci_readl(host, SDHCI_MAX_CURRENT));
86

87 88 89 90 91
	if (host->flags & SDHCI_USE_ADMA)
		printk(KERN_DEBUG DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
		       readl(host->ioaddr + SDHCI_ADMA_ERROR),
		       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));

92 93 94 95 96 97 98 99 100
	printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
{
	u32 ier;

	ier = sdhci_readl(host, SDHCI_INT_ENABLE);
	ier &= ~clear;
	ier |= set;
	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, 0, irqs);
}

static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
{
	sdhci_clear_set_irqs(host, irqs, 0);
}

static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
	u32 irqs = SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT;

126 127 128
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return;

129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
	if (enable)
		sdhci_unmask_irqs(host, irqs);
	else
		sdhci_mask_irqs(host, irqs);
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

145 146
static void sdhci_reset(struct sdhci_host *host, u8 mask)
{
147
	unsigned long timeout;
148
	u32 uninitialized_var(ier);
149

150
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
151
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
152 153 154 155
			SDHCI_CARD_PRESENT))
			return;
	}

156 157 158
	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		ier = sdhci_readl(host, SDHCI_INT_ENABLE);

159
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
160

161
	if (mask & SDHCI_RESET_ALL)
162 163
		host->clock = 0;

164 165 166 167
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
168
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
169
		if (timeout == 0) {
P
Pierre Ossman 已提交
170
			printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
171 172 173 174 175 176
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
177
	}
178 179 180

	if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
		sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
181 182
}

183 184 185
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
186
{
187 188 189 190
	if (soft)
		sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
	else
		sdhci_reset(host, SDHCI_RESET_ALL);
191

192 193
	sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
		SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
194 195
		SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
		SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
196
		SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
197 198 199 200 201 202

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
203
}
204

205 206
static void sdhci_reinit(struct sdhci_host *host)
{
207
	sdhci_init(host, 0);
208
	sdhci_enable_card_detection(host);
209 210 211 212 213 214
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

215
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
216
	ctrl |= SDHCI_CTRL_LED;
217
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
218 219 220 221 222 223
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

224
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
225
	ctrl &= ~SDHCI_CTRL_LED;
226
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
227 228
}

229
#ifdef SDHCI_USE_LEDS_CLASS
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);

	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

247 248 249 250 251 252
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
253
static void sdhci_read_block_pio(struct sdhci_host *host)
254
{
255 256
	unsigned long flags;
	size_t blksize, len, chunk;
257
	u32 uninitialized_var(scratch);
258
	u8 *buf;
259

P
Pierre Ossman 已提交
260
	DBG("PIO reading\n");
261

P
Pierre Ossman 已提交
262
	blksize = host->data->blksz;
263
	chunk = 0;
264

265
	local_irq_save(flags);
266

P
Pierre Ossman 已提交
267
	while (blksize) {
268 269
		if (!sg_miter_next(&host->sg_miter))
			BUG();
270

271
		len = min(host->sg_miter.length, blksize);
272

273 274
		blksize -= len;
		host->sg_miter.consumed = len;
275

276
		buf = host->sg_miter.addr;
277

278 279
		while (len) {
			if (chunk == 0) {
280
				scratch = sdhci_readl(host, SDHCI_BUFFER);
281
				chunk = 4;
P
Pierre Ossman 已提交
282
			}
283 284 285 286 287 288 289

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
290
		}
P
Pierre Ossman 已提交
291
	}
292 293 294 295

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
296
}
297

P
Pierre Ossman 已提交
298 299
static void sdhci_write_block_pio(struct sdhci_host *host)
{
300 301 302 303
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
304

P
Pierre Ossman 已提交
305 306 307
	DBG("PIO writing\n");

	blksize = host->data->blksz;
308 309
	chunk = 0;
	scratch = 0;
310

311
	local_irq_save(flags);
312

P
Pierre Ossman 已提交
313
	while (blksize) {
314 315
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
316

317 318 319 320 321 322
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
323

324 325 326 327 328 329 330 331
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
332
				sdhci_writel(host, scratch, SDHCI_BUFFER);
333 334
				chunk = 0;
				scratch = 0;
335 336 337
			}
		}
	}
338 339 340 341

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
342 343 344 345 346 347 348 349
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

350
	if (host->blocks == 0)
P
Pierre Ossman 已提交
351 352 353 354 355 356 357
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

358 359 360 361 362 363 364 365 366
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

367
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
368 369 370
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
371 372 373 374
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
375

376 377
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
378 379
			break;
	}
380

P
Pierre Ossman 已提交
381
	DBG("PIO transfer complete.\n");
382 383
}

384 385 386 387 388 389 390 391 392 393 394 395
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
	return kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
	kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
	local_irq_restore(*flags);
}

B
Ben Dooks 已提交
396 397
static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
{
398 399
	__le32 *dataddr = (__le32 __force *)(desc + 4);
	__le16 *cmdlen = (__le16 __force *)desc;
B
Ben Dooks 已提交
400

401 402
	/* SDHCI specification says ADMA descriptors should be 4 byte
	 * aligned, so using 16 or 32bit operations should be safe. */
B
Ben Dooks 已提交
403

404 405 406 407
	cmdlen[0] = cpu_to_le16(cmd);
	cmdlen[1] = cpu_to_le16(len);

	dataddr[0] = cpu_to_le32(addr);
B
Ben Dooks 已提交
408 409
}

410
static int sdhci_adma_table_pre(struct sdhci_host *host,
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
	struct mmc_data *data)
{
	int direction;

	u8 *desc;
	u8 *align;
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	/*
	 * The ADMA descriptor table is mapped further down as we
	 * need to fill it with data first.
	 */

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
		host->align_buffer, 128 * 4, direction);
443
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
444
		goto fail;
445 446 447 448
	BUG_ON(host->align_addr & 0x3);

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
449 450
	if (host->sg_count == 0)
		goto unmap_align;
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471

	desc = host->adma_desc;
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
		offset = (4 - (addr & 0x3)) & 0x3;
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
472
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
473 474 475 476
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
477 478
			/* tran, valid */
			sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
479 480 481 482 483 484 485 486 487 488 489 490 491 492

			BUG_ON(offset > 65536);

			align += 4;
			align_addr += 4;

			desc += 8;

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
493 494
		/* tran, valid */
		sdhci_set_adma_desc(desc, addr, len, 0x21);
495 496 497 498 499 500 501 502 503
		desc += 8;

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
		WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
	}

504 505 506 507 508 509 510 511 512 513 514 515
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
		if (desc != host->adma_desc) {
			desc -= 8;
			desc[0] |= 0x2; /* end */
		}
	} else {
		/*
		* Add a terminating entry.
		*/
516

517 518 519
		/* nop, end, valid */
		sdhci_set_adma_desc(desc, 0, 0, 0x3);
	}
520 521 522 523 524 525 526 527 528 529 530

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
			host->align_addr, 128 * 4, direction);
	}

	host->adma_addr = dma_map_single(mmc_dev(host->mmc),
		host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
531
	if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
532
		goto unmap_entries;
533
	BUG_ON(host->adma_addr & 0x3);
534 535 536 537 538 539 540 541 542 543 544

	return 0;

unmap_entries:
	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);
fail:
	return -EINVAL;
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
	u8 *align;
	char *buffer;
	unsigned long flags;

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
		(128 * 2 + 1) * 4, DMA_TO_DEVICE);

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
		128 * 4, direction);

	if (data->flags & MMC_DATA_READ) {
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
			if (sg_dma_address(sg) & 0x3) {
				size = 4 - (sg_dma_address(sg) & 0x3);

				buffer = sdhci_kmap_atomic(sg, &flags);
580
				WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
581 582 583 584 585 586 587 588 589 590 591 592
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

				align += 4;
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

593
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
594
{
595
	u8 count;
596
	struct mmc_data *data = cmd->data;
597
	unsigned target_timeout, current_timeout;
598

599 600 601 602 603 604
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
605
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
606
		return 0xE;
607

608 609 610
	/* Unspecified timeout, assume max */
	if (!data && !cmd->cmd_timeout_ms)
		return 0xE;
611

612 613 614 615 616 617
	/* timeout in us */
	if (!data)
		target_timeout = cmd->cmd_timeout_ms * 1000;
	else
		target_timeout = data->timeout_ns / 1000 +
			data->timeout_clks / host->clock;
618

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
639 640
		printk(KERN_WARNING "%s: Too large timeout requested for CMD%d!\n",
		       mmc_hostname(host->mmc), cmd->opcode);
641 642 643
		count = 0xE;
	}

644 645 646
	return count;
}

647 648 649 650 651 652 653 654 655 656 657
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
		sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
	else
		sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
}

658
static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
659 660
{
	u8 count;
661
	u8 ctrl;
662
	struct mmc_data *data = cmd->data;
663
	int ret;
664 665 666

	WARN_ON(host->data);

667 668 669 670 671 672
	if (data || (cmd->flags & MMC_RSP_BUSY)) {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}

	if (!data)
673 674 675 676 677 678 679 680 681 682
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;

683
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
684 685
		host->flags |= SDHCI_REQ_USE_DMA;

686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
714 715 716 717 718 719
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

750 751 752 753 754 755 756 757 758
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
759
				host->flags &= ~SDHCI_REQ_USE_DMA;
760
			} else {
761 762
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
763 764
			}
		} else {
765
			int sg_cnt;
766

767
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
768 769 770 771
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
772
			if (sg_cnt == 0) {
773 774 775 776 777
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
778
				host->flags &= ~SDHCI_REQ_USE_DMA;
779
			} else {
780
				WARN_ON(sg_cnt != 1);
781 782
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
783 784 785 786
			}
		}
	}

787 788 789 790 791 792
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
793
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
794 795 796 797 798 799
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
			(host->flags & SDHCI_USE_ADMA))
			ctrl |= SDHCI_CTRL_ADMA32;
		else
			ctrl |= SDHCI_CTRL_SDMA;
800
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
801 802
	}

803
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
804 805 806 807 808 809 810 811
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
812
		host->blocks = data->blocks;
813
	}
814

815 816
	sdhci_set_transfer_irqs(host);

817
	/* We do not handle DMA boundaries, so set it to max (512 KiB) */
818 819
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, data->blksz), SDHCI_BLOCK_SIZE);
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
820 821 822 823 824 825 826 827 828 829
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
	struct mmc_data *data)
{
	u16 mode;

	if (data == NULL)
		return;

830 831
	WARN_ON(!host->data);

832
	mode = SDHCI_TRNS_BLK_CNT_EN;
833 834 835 836 837 838
	if (data->blocks > 1) {
		if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
			mode |= SDHCI_TRNS_MULTI | SDHCI_TRNS_ACMD12;
		else
			mode |= SDHCI_TRNS_MULTI;
	}
839 840
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
841
	if (host->flags & SDHCI_REQ_USE_DMA)
842 843
		mode |= SDHCI_TRNS_DMA;

844
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
845 846 847 848 849 850 851 852 853 854 855
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

856
	if (host->flags & SDHCI_REQ_USE_DMA) {
857 858 859 860 861 862 863
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
864 865 866
	}

	/*
867 868 869 870 871
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
872
	 */
873 874
	if (data->error)
		data->bytes_xfered = 0;
875
	else
876
		data->bytes_xfered = data->blksz * data->blocks;
877 878 879 880 881 882

	if (data->stop) {
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
883
		if (data->error) {
884 885 886 887 888 889 890 891 892 893 894 895
			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
{
	int flags;
896
	u32 mask;
897
	unsigned long timeout;
898 899 900 901

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
902
	timeout = 10;
903 904 905 906 907 908 909 910 911 912

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

913
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
914
		if (timeout == 0) {
915
			printk(KERN_ERR "%s: Controller never released "
P
Pierre Ossman 已提交
916
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
917
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
918
			cmd->error = -EIO;
919 920 921
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
922 923 924
		timeout--;
		mdelay(1);
	}
925 926 927 928 929

	mod_timer(&host->timer, jiffies + 10 * HZ);

	host->cmd = cmd;

930
	sdhci_prepare_data(host, cmd);
931

932
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
933

934 935
	sdhci_set_transfer_mode(host, cmd->data);

936
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
P
Pierre Ossman 已提交
937
		printk(KERN_ERR "%s: Unsupported response type!\n",
938
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
939
		cmd->error = -EINVAL;
940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
	if (cmd->data)
		flags |= SDHCI_CMD_DATA;

960
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
961 962 963 964 965 966 967 968 969 970 971 972
}

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
973
				host->cmd->resp[i] = sdhci_readl(host,
974 975 976
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
977
						sdhci_readb(host,
978 979 980
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
981
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
982 983 984
		}
	}

P
Pierre Ossman 已提交
985
	host->cmd->error = 0;
986

987 988 989 990
	if (host->data && host->data_early)
		sdhci_finish_data(host);

	if (!host->cmd->data)
991 992 993 994 995 996 997 998 999
		tasklet_schedule(&host->finish_tasklet);

	host->cmd = NULL;
}

static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	int div;
	u16 clk;
1000
	unsigned long timeout;
1001 1002 1003 1004

	if (clock == host->clock)
		return;

1005 1006 1007 1008 1009 1010
	if (host->ops->set_clock) {
		host->ops->set_clock(host, clock);
		if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
			return;
	}

1011
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1012 1013 1014 1015

	if (clock == 0)
		goto out;

1016 1017 1018 1019 1020
	if (host->version >= SDHCI_SPEC_300) {
		/* Version 3.00 divisors must be a multiple of 2. */
		if (host->max_clk <= clock)
			div = 1;
		else {
1021
			for (div = 2; div < SDHCI_MAX_DIV_SPEC_300; div += 2) {
1022 1023 1024 1025 1026 1027
				if ((host->max_clk / div) <= clock)
					break;
			}
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1028
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1029 1030 1031
			if ((host->max_clk / div) <= clock)
				break;
		}
1032 1033 1034
	}
	div >>= 1;

1035 1036 1037
	clk = (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1038
	clk |= SDHCI_CLOCK_INT_EN;
1039
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1040

1041 1042
	/* Wait max 20 ms */
	timeout = 20;
1043
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1044 1045
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
P
Pierre Ossman 已提交
1046 1047
			printk(KERN_ERR "%s: Internal clock never "
				"stabilised.\n", mmc_hostname(host->mmc));
1048 1049 1050
			sdhci_dumpregs(host);
			return;
		}
1051 1052 1053
		timeout--;
		mdelay(1);
	}
1054 1055

	clk |= SDHCI_CLOCK_CARD_EN;
1056
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1057 1058 1059 1060 1061

out:
	host->clock = clock;
}

1062 1063
static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
{
1064
	u8 pwr = 0;
1065

1066
	if (power != (unsigned short)-1) {
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
		switch (1 << power) {
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1085 1086
		return;

1087 1088 1089
	host->pwr = pwr;

	if (pwr == 0) {
1090
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1091
		return;
1092 1093 1094 1095 1096 1097
	}

	/*
	 * Spec says that we should clear the power reg before setting
	 * a new value. Some controllers don't seem to like this though.
	 */
1098
	if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1099
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1100

1101
	/*
1102
	 * At least the Marvell CaFe chip gets confused if we set the voltage
1103 1104
	 * and set turn on power at the same time, so set the voltage first.
	 */
1105
	if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1106
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1107

1108
	pwr |= SDHCI_POWER_ON;
1109

1110
	sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1111 1112 1113 1114 1115

	/*
	 * Some controllers need an extra 10ms delay of 10ms before they
	 * can apply clock after applying power
	 */
1116
	if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1117
		mdelay(10);
1118 1119
}

1120 1121 1122 1123 1124 1125 1126 1127 1128
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1129
	bool present;
1130 1131 1132 1133 1134 1135 1136 1137
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1138
#ifndef SDHCI_USE_LEDS_CLASS
1139
	sdhci_activate_led(host);
1140
#endif
1141 1142 1143 1144 1145 1146
	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12) {
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1147 1148 1149

	host->mrq = mrq;

1150 1151 1152 1153 1154 1155 1156 1157
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		present = true;
	else
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				SDHCI_CARD_PRESENT;

	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1158
		host->mrq->cmd->error = -ENOMEDIUM;
1159 1160 1161 1162
		tasklet_schedule(&host->finish_tasklet);
	} else
		sdhci_send_command(host, mrq->cmd);

1163
	mmiowb();
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host;
	unsigned long flags;
	u8 ctrl;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1177 1178 1179
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

1180 1181 1182 1183 1184
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1185
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1186
		sdhci_reinit(host);
1187 1188 1189 1190 1191
	}

	sdhci_set_clock(host, ios->clock);

	if (ios->power_mode == MMC_POWER_OFF)
1192
		sdhci_set_power(host, -1);
1193
	else
1194
		sdhci_set_power(host, ios->vdd);
1195

1196 1197 1198
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
	/*
	 * If your platform has 8-bit width support but is not a v3 controller,
	 * or if it requires special setup code, you should implement that in
	 * platform_8bit_width().
	 */
	if (host->ops->platform_8bit_width)
		host->ops->platform_8bit_width(host, ios->bus_width);
	else {
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
		if (ios->bus_width == MMC_BUS_WIDTH_8) {
			ctrl &= ~SDHCI_CTRL_4BITBUS;
			if (host->version >= SDHCI_SPEC_300)
				ctrl |= SDHCI_CTRL_8BITBUS;
		} else {
			if (host->version >= SDHCI_SPEC_300)
				ctrl &= ~SDHCI_CTRL_8BITBUS;
			if (ios->bus_width == MMC_BUS_WIDTH_4)
				ctrl |= SDHCI_CTRL_4BITBUS;
			else
				ctrl &= ~SDHCI_CTRL_4BITBUS;
		}
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
	}
1222

1223
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1224

1225 1226 1227
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1228 1229 1230 1231
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1232
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1233

1234 1235 1236 1237 1238
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1239
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1240 1241
		sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1242
out:
1243
	mmiowb();
1244 1245 1246 1247 1248 1249 1250
	spin_unlock_irqrestore(&host->lock, flags);
}

static int sdhci_get_ro(struct mmc_host *mmc)
{
	struct sdhci_host *host;
	unsigned long flags;
1251
	int is_readonly;
1252 1253 1254 1255 1256

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1257
	if (host->flags & SDHCI_DEVICE_DEAD)
1258 1259 1260
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1261
	else
1262 1263
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1264 1265 1266

	spin_unlock_irqrestore(&host->lock, flags);

1267 1268 1269
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1270 1271
}

P
Pierre Ossman 已提交
1272 1273 1274 1275 1276 1277 1278 1279 1280
static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = mmc_priv(mmc);

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1281 1282 1283
	if (host->flags & SDHCI_DEVICE_DEAD)
		goto out;

P
Pierre Ossman 已提交
1284
	if (enable)
1285 1286 1287
		sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
	else
		sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
1288
out:
P
Pierre Ossman 已提交
1289 1290 1291 1292 1293
	mmiowb();

	spin_unlock_irqrestore(&host->lock, flags);
}

1294
static const struct mmc_host_ops sdhci_ops = {
1295 1296 1297
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
	.get_ro		= sdhci_get_ro,
P
Pierre Ossman 已提交
1298
	.enable_sdio_irq = sdhci_enable_sdio_irq,
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

static void sdhci_tasklet_card(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)param;

	spin_lock_irqsave(&host->lock, flags);

1316
	if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
1317 1318 1319 1320 1321 1322 1323 1324 1325
		if (host->mrq) {
			printk(KERN_ERR "%s: Card removed during transfer!\n",
				mmc_hostname(host->mmc));
			printk(KERN_ERR "%s: Resetting controller.\n",
				mmc_hostname(host->mmc));

			sdhci_reset(host, SDHCI_RESET_CMD);
			sdhci_reset(host, SDHCI_RESET_DATA);

P
Pierre Ossman 已提交
1326
			host->mrq->cmd->error = -ENOMEDIUM;
1327 1328 1329 1330 1331 1332
			tasklet_schedule(&host->finish_tasklet);
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);

P
Pierre Ossman 已提交
1333
	mmc_detect_change(host->mmc, msecs_to_jiffies(200));
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

1344 1345 1346 1347 1348 1349 1350
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
	if (!host->mrq)
		return;

1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	spin_lock_irqsave(&host->lock, flags);

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
1361
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
1362
	    ((mrq->cmd && mrq->cmd->error) ||
P
Pierre Ossman 已提交
1363 1364 1365
		 (mrq->data && (mrq->data->error ||
		  (mrq->data->stop && mrq->data->stop->error))) ||
		   (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
1366 1367

		/* Some controllers need this kick or reset won't work here */
1368
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
			unsigned int clock;

			/* This is to force an update */
			clock = host->clock;
			host->clock = 0;
			sdhci_set_clock(host, clock);
		}

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
1379 1380 1381 1382 1383 1384 1385 1386
		sdhci_reset(host, SDHCI_RESET_CMD);
		sdhci_reset(host, SDHCI_RESET_DATA);
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

1387
#ifndef SDHCI_USE_LEDS_CLASS
1388
	sdhci_deactivate_led(host);
1389
#endif
1390

1391
	mmiowb();
1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
P
Pierre Ossman 已提交
1407 1408
		printk(KERN_ERR "%s: Timeout waiting for hardware "
			"interrupt.\n", mmc_hostname(host->mmc));
1409 1410 1411
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
1412
			host->data->error = -ETIMEDOUT;
1413 1414 1415
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
1416
				host->cmd->error = -ETIMEDOUT;
1417
			else
P
Pierre Ossman 已提交
1418
				host->mrq->cmd->error = -ETIMEDOUT;
1419 1420 1421 1422 1423

			tasklet_schedule(&host->finish_tasklet);
		}
	}

1424
	mmiowb();
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
1439 1440 1441
		printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1442 1443 1444 1445
		sdhci_dumpregs(host);
		return;
	}

1446
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
1447 1448 1449 1450
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
1451

1452
	if (host->cmd->error) {
1453
		tasklet_schedule(&host->finish_tasklet);
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
1472
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
1473
			return;
1474 1475 1476

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
1477 1478 1479
	}

	if (intmask & SDHCI_INT_RESPONSE)
1480
		sdhci_finish_command(host);
1481 1482
}

1483
#ifdef CONFIG_MMC_DEBUG
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
static void sdhci_show_adma_error(struct sdhci_host *host)
{
	const char *name = mmc_hostname(host->mmc);
	u8 *desc = host->adma_desc;
	__le32 *dma;
	__le16 *len;
	u8 attr;

	sdhci_dumpregs(host);

	while (true) {
		dma = (__le32 *)(desc + 4);
		len = (__le16 *)(desc + 2);
		attr = *desc;

		DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
		    name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);

		desc += 8;

		if (attr & 2)
			break;
	}
}
#else
static void sdhci_show_adma_error(struct sdhci_host *host) { }
#endif

1512 1513 1514 1515 1516 1517
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
	BUG_ON(intmask == 0);

	if (!host->data) {
		/*
1518 1519 1520
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
1521
		 */
1522 1523 1524 1525 1526 1527
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
			if (intmask & SDHCI_INT_DATA_END) {
				sdhci_finish_command(host);
				return;
			}
		}
1528

1529 1530 1531
		printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
1532 1533 1534 1535 1536 1537
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
1538
		host->data->error = -ETIMEDOUT;
1539 1540 1541 1542 1543
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
1544
		host->data->error = -EILSEQ;
1545 1546 1547
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
		printk(KERN_ERR "%s: ADMA error\n", mmc_hostname(host->mmc));
		sdhci_show_adma_error(host);
1548
		host->data->error = -EIO;
1549
	}
1550

P
Pierre Ossman 已提交
1551
	if (host->data->error)
1552 1553
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
1554
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
1555 1556
			sdhci_transfer_pio(host);

1557 1558 1559 1560 1561 1562
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
		 */
		if (intmask & SDHCI_INT_DMA_END)
1563 1564
			sdhci_writel(host, sdhci_readl(host, SDHCI_DMA_ADDRESS),
				SDHCI_DMA_ADDRESS);
1565

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
1578 1579 1580
	}
}

1581
static irqreturn_t sdhci_irq(int irq, void *dev_id)
1582 1583 1584 1585
{
	irqreturn_t result;
	struct sdhci_host* host = dev_id;
	u32 intmask;
P
Pierre Ossman 已提交
1586
	int cardint = 0;
1587 1588 1589

	spin_lock(&host->lock);

1590
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
1591

1592
	if (!intmask || intmask == 0xffffffff) {
1593 1594 1595 1596
		result = IRQ_NONE;
		goto out;
	}

1597 1598
	DBG("*** %s got interrupt: 0x%08x\n",
		mmc_hostname(host->mmc), intmask);
1599

1600
	if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
1601 1602
		sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
			SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
1603
		tasklet_schedule(&host->card_tasklet);
1604
	}
1605

1606
	intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
1607

1608
	if (intmask & SDHCI_INT_CMD_MASK) {
1609 1610
		sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
			SDHCI_INT_STATUS);
1611
		sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
1612 1613 1614
	}

	if (intmask & SDHCI_INT_DATA_MASK) {
1615 1616
		sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
			SDHCI_INT_STATUS);
1617
		sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
1618 1619 1620 1621
	}

	intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);

1622 1623
	intmask &= ~SDHCI_INT_ERROR;

1624
	if (intmask & SDHCI_INT_BUS_POWER) {
1625
		printk(KERN_ERR "%s: Card is consuming too much power!\n",
1626
			mmc_hostname(host->mmc));
1627
		sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
1628 1629
	}

1630
	intmask &= ~SDHCI_INT_BUS_POWER;
1631

P
Pierre Ossman 已提交
1632 1633 1634 1635 1636
	if (intmask & SDHCI_INT_CARD_INT)
		cardint = 1;

	intmask &= ~SDHCI_INT_CARD_INT;

1637
	if (intmask) {
P
Pierre Ossman 已提交
1638
		printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
1639
			mmc_hostname(host->mmc), intmask);
1640 1641
		sdhci_dumpregs(host);

1642
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
1643
	}
1644 1645 1646

	result = IRQ_HANDLED;

1647
	mmiowb();
1648 1649 1650
out:
	spin_unlock(&host->lock);

P
Pierre Ossman 已提交
1651 1652 1653 1654 1655 1656
	/*
	 * We have to delay this as it calls back into the driver.
	 */
	if (cardint)
		mmc_signal_sdio_irq(host->mmc);

1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
	return result;
}

/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM

1668
int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state)
1669
{
1670
	int ret;
1671

1672 1673
	sdhci_disable_card_detection(host);

1674
	ret = mmc_suspend_host(host->mmc);
1675 1676
	if (ret)
		return ret;
1677

1678
	free_irq(host->irq, host);
1679

M
Marek Szyprowski 已提交
1680 1681 1682 1683
	if (host->vmmc)
		ret = regulator_disable(host->vmmc);

	return ret;
1684 1685
}

1686
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
1687

1688 1689 1690
int sdhci_resume_host(struct sdhci_host *host)
{
	int ret;
1691

M
Marek Szyprowski 已提交
1692 1693 1694 1695 1696 1697 1698
	if (host->vmmc) {
		int ret = regulator_enable(host->vmmc);
		if (ret)
			return ret;
	}


1699
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1700 1701 1702
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
1703

1704 1705
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
			  mmc_hostname(host->mmc), host);
1706 1707
	if (ret)
		return ret;
1708

1709
	sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
1710 1711 1712
	mmiowb();

	ret = mmc_resume_host(host->mmc);
1713 1714
	sdhci_enable_card_detection(host);

1715
	return ret;
1716 1717
}

1718
EXPORT_SYMBOL_GPL(sdhci_resume_host);
1719

1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= SDHCI_WAKE_ON_INT;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}

EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

1730 1731 1732 1733
#endif /* CONFIG_PM */

/*****************************************************************************\
 *                                                                           *
1734
 * Device allocation/registration                                            *
1735 1736 1737
 *                                                                           *
\*****************************************************************************/

1738 1739
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
1740 1741 1742 1743
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

1744
	WARN_ON(dev == NULL);
1745

1746
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
1747
	if (!mmc)
1748
		return ERR_PTR(-ENOMEM);
1749 1750 1751 1752

	host = mmc_priv(mmc);
	host->mmc = mmc;

1753 1754
	return host;
}
1755

1756
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
1757

1758 1759 1760
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
1761
	unsigned int caps, ocr_avail;
1762
	int ret;
1763

1764 1765 1766
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
1767

1768
	mmc = host->mmc;
1769

1770 1771
	if (debug_quirks)
		host->quirks = debug_quirks;
1772

1773 1774
	sdhci_reset(host, SDHCI_RESET_ALL);

1775
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
1776 1777
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
1778
	if (host->version > SDHCI_SPEC_300) {
1779
		printk(KERN_ERR "%s: Unknown controller version (%d). "
1780
			"You may experience problems.\n", mmc_hostname(mmc),
1781
			host->version);
1782 1783
	}

1784 1785
	caps = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
		sdhci_readl(host, SDHCI_CAPABILITIES);
1786

1787
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
1788 1789 1790
		host->flags |= SDHCI_USE_SDMA;
	else if (!(caps & SDHCI_CAN_DO_SDMA))
		DBG("Controller doesn't have SDMA capability\n");
1791
	else
1792
		host->flags |= SDHCI_USE_SDMA;
1793

1794
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
1795
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
1796
		DBG("Disabling DMA as it is marked broken\n");
1797
		host->flags &= ~SDHCI_USE_SDMA;
1798 1799
	}

1800 1801
	if ((host->version >= SDHCI_SPEC_200) && (caps & SDHCI_CAN_DO_ADMA2))
		host->flags |= SDHCI_USE_ADMA;
1802 1803 1804 1805 1806 1807 1808

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

1809
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1810 1811 1812 1813 1814
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
				printk(KERN_WARNING "%s: No suitable DMA "
					"available. Falling back to PIO.\n",
					mmc_hostname(mmc));
1815 1816
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
1817
			}
1818 1819 1820
		}
	}

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
	if (host->flags & SDHCI_USE_ADMA) {
		/*
		 * We need to allocate descriptors for all sg entries
		 * (128) and potentially one alignment transfer for
		 * each of those entries.
		 */
		host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
		host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
		if (!host->adma_desc || !host->align_buffer) {
			kfree(host->adma_desc);
			kfree(host->align_buffer);
			printk(KERN_WARNING "%s: Unable to allocate ADMA "
				"buffers. Falling back to standard DMA.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
		}
	}

1839 1840 1841 1842 1843
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
1844
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
1845 1846 1847
		host->dma_mask = DMA_BIT_MASK(64);
		mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
	}
1848

1849 1850 1851 1852 1853 1854 1855
	if (host->version >= SDHCI_SPEC_300)
		host->max_clk = (caps & SDHCI_CLOCK_V3_BASE_MASK)
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
		host->max_clk = (caps & SDHCI_CLOCK_BASE_MASK)
			>> SDHCI_CLOCK_BASE_SHIFT;

1856
	host->max_clk *= 1000000;
1857 1858
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
1859 1860 1861 1862 1863 1864 1865
		if (!host->ops->get_max_clock) {
			printk(KERN_ERR
			       "%s: Hardware doesn't specify base clock "
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
1866
	}
1867

1868 1869 1870
	host->timeout_clk =
		(caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
	if (host->timeout_clk == 0) {
1871 1872 1873 1874
		if (host->ops->get_timeout_clock) {
			host->timeout_clk = host->ops->get_timeout_clock(host);
		} else if (!(host->quirks &
				SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
1875 1876 1877 1878 1879
			printk(KERN_ERR
			       "%s: Hardware doesn't specify timeout clock "
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
1880 1881 1882
	}
	if (caps & SDHCI_TIMEOUT_CLK_UNIT)
		host->timeout_clk *= 1000;
1883

1884 1885 1886
	if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
		host->timeout_clk = host->clock / 1000;

1887 1888 1889 1890
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
1891
	if (host->ops->get_min_clock)
1892
		mmc->f_min = host->ops->get_min_clock(host);
1893 1894
	else if (host->version >= SDHCI_SPEC_300)
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
1895
	else
1896
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
1897

1898
	mmc->f_max = host->max_clk;
1899
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE;
1900

1901 1902 1903 1904 1905 1906 1907
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
1908
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
1909
		mmc->caps |= MMC_CAP_4_BIT_DATA;
1910

1911
	if (caps & SDHCI_CAN_DO_HISPD)
1912
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
1913

1914 1915
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	    mmc_card_is_removable(mmc))
1916 1917
		mmc->caps |= MMC_CAP_NEEDS_POLL;

1918
	ocr_avail = 0;
1919
	if (caps & SDHCI_CAN_VDD_330)
1920
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
P
Pierre Ossman 已提交
1921
	if (caps & SDHCI_CAN_VDD_300)
1922
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
P
Pierre Ossman 已提交
1923
	if (caps & SDHCI_CAN_VDD_180)
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
		ocr_avail |= MMC_VDD_165_195;

	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
1938 1939 1940

	if (mmc->ocr_avail == 0) {
		printk(KERN_ERR "%s: Hardware doesn't report any "
1941
			"support voltages.\n", mmc_hostname(mmc));
1942
		return -ENODEV;
1943 1944
	}

1945 1946 1947
	spin_lock_init(&host->lock);

	/*
1948 1949
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
1950
	 */
1951
	if (host->flags & SDHCI_USE_ADMA)
1952
		mmc->max_segs = 128;
1953
	else if (host->flags & SDHCI_USE_SDMA)
1954
		mmc->max_segs = 1;
1955
	else /* PIO */
1956
		mmc->max_segs = 128;
1957 1958

	/*
1959
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
1960
	 * size (512KiB).
1961
	 */
1962
	mmc->max_req_size = 524288;
1963 1964 1965

	/*
	 * Maximum segment size. Could be one segment with the maximum number
1966 1967
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
1968
	 */
1969 1970 1971 1972 1973 1974
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
1975
		mmc->max_seg_size = mmc->max_req_size;
1976
	}
1977

1978 1979 1980 1981
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
		mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >>
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
			printk(KERN_WARNING "%s: Invalid maximum block size, "
				"assuming 512 bytes\n", mmc_hostname(mmc));
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
1995

1996 1997 1998
	/*
	 * Maximum block count.
	 */
1999
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
2000

2001 2002 2003 2004 2005 2006 2007 2008
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->card_tasklet,
		sdhci_tasklet_card, (unsigned long)host);
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

2009
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
2010

2011
	ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
2012
		mmc_hostname(mmc), host);
2013
	if (ret)
2014
		goto untasklet;
2015

M
Marek Szyprowski 已提交
2016 2017 2018 2019 2020 2021 2022 2023
	host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
	if (IS_ERR(host->vmmc)) {
		printk(KERN_INFO "%s: no vmmc regulator found\n", mmc_hostname(mmc));
		host->vmmc = NULL;
	} else {
		regulator_enable(host->vmmc);
	}

2024
	sdhci_init(host, 0);
2025 2026 2027 2028 2029

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

2030
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
2031 2032 2033
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
2034 2035 2036 2037
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

2038
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
2039 2040 2041 2042
	if (ret)
		goto reset;
#endif

2043 2044
	mmiowb();

2045 2046
	mmc_add_host(mmc);

2047
	printk(KERN_INFO "%s: SDHCI controller on %s [%s] using %s\n",
2048
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
2049 2050
		(host->flags & SDHCI_USE_ADMA) ? "ADMA" :
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
2051

2052 2053
	sdhci_enable_card_detection(host);

2054 2055
	return 0;

2056
#ifdef SDHCI_USE_LEDS_CLASS
2057 2058 2059 2060
reset:
	sdhci_reset(host, SDHCI_RESET_ALL);
	free_irq(host->irq, host);
#endif
2061
untasklet:
2062 2063 2064 2065 2066 2067
	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

2068
EXPORT_SYMBOL_GPL(sdhci_add_host);
2069

P
Pierre Ossman 已提交
2070
void sdhci_remove_host(struct sdhci_host *host, int dead)
2071
{
P
Pierre Ossman 已提交
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
			printk(KERN_ERR "%s: Controller removed during "
				" transfer!\n", mmc_hostname(host->mmc));

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

2090 2091
	sdhci_disable_card_detection(host);

2092
	mmc_remove_host(host->mmc);
2093

2094
#ifdef SDHCI_USE_LEDS_CLASS
2095 2096 2097
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
2098 2099
	if (!dead)
		sdhci_reset(host, SDHCI_RESET_ALL);
2100 2101 2102 2103 2104 2105 2106

	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->card_tasklet);
	tasklet_kill(&host->finish_tasklet);
2107

M
Marek Szyprowski 已提交
2108 2109 2110 2111 2112
	if (host->vmmc) {
		regulator_disable(host->vmmc);
		regulator_put(host->vmmc);
	}

2113 2114 2115 2116 2117
	kfree(host->adma_desc);
	kfree(host->align_buffer);

	host->adma_desc = NULL;
	host->align_buffer = NULL;
2118 2119
}

2120
EXPORT_SYMBOL_GPL(sdhci_remove_host);
2121

2122
void sdhci_free_host(struct sdhci_host *host)
2123
{
2124
	mmc_free_host(host->mmc);
2125 2126
}

2127
EXPORT_SYMBOL_GPL(sdhci_free_host);
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
	printk(KERN_INFO DRIVER_NAME
2138
		": Secure Digital Host Controller Interface driver\n");
2139 2140
	printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");

2141
	return 0;
2142 2143 2144 2145 2146 2147 2148 2149 2150
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

2151
module_param(debug_quirks, uint, 0444);
2152

2153
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
2154
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
2155
MODULE_LICENSE("GPL");
2156

2157
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");