sdhci.c 100.8 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16
 */

#include <linux/delay.h>
A
Adrian Hunter 已提交
17
#include <linux/ktime.h>
18
#include <linux/highmem.h>
19
#include <linux/io.h>
20
#include <linux/module.h>
21
#include <linux/dma-mapping.h>
22
#include <linux/slab.h>
23
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
24
#include <linux/regulator/consumer.h>
25
#include <linux/pm_runtime.h>
26
#include <linux/of.h>
27

28 29
#include <linux/leds.h>

30
#include <linux/mmc/mmc.h>
31
#include <linux/mmc/host.h>
32
#include <linux/mmc/card.h>
33
#include <linux/mmc/sdio.h>
34
#include <linux/mmc/slot-gpio.h>
35 36 37 38 39 40

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
41
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
42

43 44 45
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

46 47
#define MAX_TUNING_LOOP 40

48
static unsigned int debug_quirks = 0;
49
static unsigned int debug_quirks2;
50

51 52
static void sdhci_finish_data(struct sdhci_host *);

53
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
54

55
void sdhci_dumpregs(struct sdhci_host *host)
56
{
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	SDHCI_DUMP("AC12 err:  0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_ACMD12_ERR),
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
93 94
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
95
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
96 97
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
98 99
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
100

101
	if (host->flags & SDHCI_USE_ADMA) {
102 103 104 105 106 107 108 109 110 111
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
112
	}
113

114
	SDHCI_DUMP("============================================\n");
115
}
116
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
117 118 119 120 121 122 123

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

124 125 126 127 128
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

129 130
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
131
	u32 present;
132

133
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
134
	    !mmc_card_is_removable(host->mmc))
135 136
		return;

137 138 139
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
140

141 142 143 144 145
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
146 147 148

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
149 150 151 152 153 154 155 156 157 158 159 160
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

177
void sdhci_reset(struct sdhci_host *host, u8 mask)
178
{
A
Adrian Hunter 已提交
179
	ktime_t timeout;
180

181
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
182

183
	if (mask & SDHCI_RESET_ALL) {
184
		host->clock = 0;
185 186 187 188
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
189

190
	/* Wait max 100 ms */
A
Adrian Hunter 已提交
191
	timeout = ktime_add_ms(ktime_get(), 100);
192 193

	/* hw clears the bit when it's done */
194
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
A
Adrian Hunter 已提交
195
		if (ktime_after(ktime_get(), timeout)) {
196
			pr_err("%s: Reset 0x%x never completed.\n",
197 198 199 200
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
201
		udelay(10);
202
	}
203 204 205 206 207 208
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
209 210 211
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
212 213
			return;
	}
214

215
	host->ops->reset(host, mask);
216

217 218 219 220 221 222 223 224
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
225
	}
226 227
}

228
static void sdhci_set_default_irqs(struct sdhci_host *host)
229
{
230 231 232 233 234 235
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

236 237 238 239
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

240 241
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
242 243 244 245 246 247 248 249 250 251 252 253
}

static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

	sdhci_set_default_irqs(host);
254

A
Adrian Hunter 已提交
255 256
	host->cqe_on = false;

257 258 259
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
260
		mmc->ops->set_ios(mmc, &mmc->ios);
261
	}
262
}
263

264 265
static void sdhci_reinit(struct sdhci_host *host)
{
266
	sdhci_init(host, 0);
267
	sdhci_enable_card_detection(host);
268 269
}

270
static void __sdhci_led_activate(struct sdhci_host *host)
271 272 273
{
	u8 ctrl;

274
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
275
	ctrl |= SDHCI_CTRL_LED;
276
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
277 278
}

279
static void __sdhci_led_deactivate(struct sdhci_host *host)
280 281 282
{
	u8 ctrl;

283
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
284
	ctrl &= ~SDHCI_CTRL_LED;
285
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
286 287
}

288
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
289
static void sdhci_led_control(struct led_classdev *led,
290
			      enum led_brightness brightness)
291 292 293 294 295 296
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

297 298 299
	if (host->runtime_suspended)
		goto out;

300
	if (brightness == LED_OFF)
301
		__sdhci_led_deactivate(host);
302
	else
303
		__sdhci_led_activate(host);
304
out:
305 306
	spin_unlock_irqrestore(&host->lock, flags);
}
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

357 358
#endif

359 360 361 362 363 364
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
365
static void sdhci_read_block_pio(struct sdhci_host *host)
366
{
367 368
	unsigned long flags;
	size_t blksize, len, chunk;
369
	u32 uninitialized_var(scratch);
370
	u8 *buf;
371

P
Pierre Ossman 已提交
372
	DBG("PIO reading\n");
373

P
Pierre Ossman 已提交
374
	blksize = host->data->blksz;
375
	chunk = 0;
376

377
	local_irq_save(flags);
378

P
Pierre Ossman 已提交
379
	while (blksize) {
F
Fabio Estevam 已提交
380
		BUG_ON(!sg_miter_next(&host->sg_miter));
381

382
		len = min(host->sg_miter.length, blksize);
383

384 385
		blksize -= len;
		host->sg_miter.consumed = len;
386

387
		buf = host->sg_miter.addr;
388

389 390
		while (len) {
			if (chunk == 0) {
391
				scratch = sdhci_readl(host, SDHCI_BUFFER);
392
				chunk = 4;
P
Pierre Ossman 已提交
393
			}
394 395 396 397 398 399 400

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
401
		}
P
Pierre Ossman 已提交
402
	}
403 404 405 406

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
407
}
408

P
Pierre Ossman 已提交
409 410
static void sdhci_write_block_pio(struct sdhci_host *host)
{
411 412 413 414
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
415

P
Pierre Ossman 已提交
416 417 418
	DBG("PIO writing\n");

	blksize = host->data->blksz;
419 420
	chunk = 0;
	scratch = 0;
421

422
	local_irq_save(flags);
423

P
Pierre Ossman 已提交
424
	while (blksize) {
F
Fabio Estevam 已提交
425
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
426

427 428 429 430 431 432
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
433

434 435 436 437 438 439 440 441
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
442
				sdhci_writel(host, scratch, SDHCI_BUFFER);
443 444
				chunk = 0;
				scratch = 0;
445 446 447
			}
		}
	}
448 449 450 451

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
452 453 454 455 456 457
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

458
	if (host->blocks == 0)
P
Pierre Ossman 已提交
459 460 461 462 463 464 465
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

466 467 468 469 470 471 472 473 474
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

475
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
476 477 478
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
479 480 481 482
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
483

484 485
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
486 487
			break;
	}
488

P
Pierre Ossman 已提交
489
	DBG("PIO transfer complete.\n");
490 491
}

492
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
493
				  struct mmc_data *data, int cookie)
494 495 496
{
	int sg_count;

497 498 499 500 501
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
502 503 504
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
505
			      mmc_get_dma_dir(data));
506 507 508 509 510

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
511
	data->host_cookie = cookie;
512 513 514 515

	return sg_count;
}

516 517 518
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
519
	return kmap_atomic(sg_page(sg)) + sg->offset;
520 521 522 523
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
524
	kunmap_atomic(buffer);
525 526 527
	local_irq_restore(*flags);
}

528 529
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
530
{
531
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
532

533
	/* 32-bit and 64-bit descriptors have these members in same position */
534 535
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
536 537 538 539
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
540 541
}

542 543
static void sdhci_adma_mark_end(void *desc)
{
544
	struct sdhci_adma2_64_desc *dma_desc = desc;
545

546
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
547
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
548 549
}

550 551
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
552 553 554
{
	struct scatterlist *sg;
	unsigned long flags;
555 556 557 558
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
559 560 561 562 563 564

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

565
	host->sg_count = sg_count;
566

567
	desc = host->adma_table;
568 569 570 571 572 573 574 575 576
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
577 578 579
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
580 581
		 * alignment.
		 */
582 583
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
584 585 586 587 588 589 590
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
591
			/* tran, valid */
592
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
593
					      ADMA2_TRAN_VALID);
594 595 596

			BUG_ON(offset > 65536);

597 598
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
599

600
			desc += host->desc_sz;
601 602 603 604 605 606 607

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

608 609 610 611 612 613
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
614 615 616 617 618

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
619
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
620 621
	}

622
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
623
		/* Mark the last descriptor as the terminating descriptor */
624
		if (desc != host->adma_table) {
625
			desc -= host->desc_sz;
626
			sdhci_adma_mark_end(desc);
627 628
		}
	} else {
629
		/* Add a terminating entry - nop, end, valid */
630
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
631
	}
632 633 634 635 636 637 638
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
639
	void *align;
640 641 642
	char *buffer;
	unsigned long flags;

643 644
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
645

646 647 648 649 650 651
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
652

653 654
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
655
					    data->sg_len, DMA_FROM_DEVICE);
656

657
			align = host->align_buffer;
658

659 660 661 662 663 664 665 666
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
667

668 669
					align += SDHCI_ADMA2_ALIGN;
				}
670 671 672 673 674
			}
		}
	}
}

675
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
676
{
677
	u8 count;
678
	struct mmc_data *data = cmd->data;
679
	unsigned target_timeout, current_timeout;
680

681 682 683 684 685 686
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
687
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
688
		return 0xE;
689

690
	/* Unspecified timeout, assume max */
691
	if (!data && !cmd->busy_timeout)
692
		return 0xE;
693

694 695
	/* timeout in us */
	if (!data)
696
		target_timeout = cmd->busy_timeout * 1000;
697
	else {
698
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
699 700 701 702 703 704 705 706
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
707
			val = 1000000ULL * data->timeout_clks;
708 709 710 711
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
712
	}
713

714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
734 735
		DBG("Too large timeout 0x%x requested for CMD%d!\n",
		    count, cmd->opcode);
736 737 738
		count = 0xE;
	}

739 740 741
	return count;
}

742 743 744 745 746 747
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
748
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
749
	else
750 751 752 753
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
754 755
}

756
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
757 758
{
	u8 count;
759 760 761 762 763 764 765 766 767 768 769

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
770
	u8 ctrl;
771
	struct mmc_data *data = cmd->data;
772

773
	if (sdhci_data_line_cmd(cmd))
774
		sdhci_set_timeout(host, cmd);
775 776

	if (!data)
777 778
		return;

779 780
	WARN_ON(host->data);

781 782 783 784 785 786 787
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
788
	host->data->bytes_xfered = 0;
789

790
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
791
		struct scatterlist *sg;
792
		unsigned int length_mask, offset_mask;
793
		int i;
794

795 796 797 798 799 800 801 802 803
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
804
		length_mask = 0;
805
		offset_mask = 0;
806
		if (host->flags & SDHCI_USE_ADMA) {
807
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
808
				length_mask = 3;
809 810 811 812 813 814 815
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
816 817
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
818
				length_mask = 3;
819 820
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
821 822
		}

823
		if (unlikely(length_mask | offset_mask)) {
824
			for_each_sg(data->sg, sg, data->sg_len, i) {
825
				if (sg->length & length_mask) {
826
					DBG("Reverting to PIO because of transfer size (%d)\n",
827
					    sg->length);
828 829 830
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
831
				if (sg->offset & offset_mask) {
832
					DBG("Reverting to PIO because of bad alignment\n");
833 834 835 836 837 838 839
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

840
	if (host->flags & SDHCI_REQ_USE_DMA) {
841
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
858
		} else {
859 860 861
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
862 863 864
		}
	}

865 866 867 868 869 870
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
871
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
872 873
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
874 875 876 877 878 879
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
880
			ctrl |= SDHCI_CTRL_SDMA;
881
		}
882
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
883 884
	}

885
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
886 887 888 889 890 891 892 893
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
894
		host->blocks = data->blocks;
895
	}
896

897 898
	sdhci_set_transfer_irqs(host);

899
	/* Set the DMA boundary value and block size */
900 901
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
		     SDHCI_BLOCK_SIZE);
902
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
903 904
}

905 906 907
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
908 909
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
910 911
}

912
static void sdhci_set_transfer_mode(struct sdhci_host *host,
913
	struct mmc_command *cmd)
914
{
915
	u16 mode = 0;
916
	struct mmc_data *data = cmd->data;
917

918
	if (data == NULL) {
919 920 921 922
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
923
		/* clear Auto CMD settings for no data CMDs */
924 925
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
926
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
927
		}
928
		return;
929
	}
930

931 932
	WARN_ON(!host->data);

933 934 935
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

936
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
937
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
938 939 940 941
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
942
		if (sdhci_auto_cmd12(host, cmd->mrq) &&
943
		    (cmd->opcode != SD_IO_RW_EXTENDED))
944
			mode |= SDHCI_TRNS_AUTO_CMD12;
945
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
946
			mode |= SDHCI_TRNS_AUTO_CMD23;
947
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
948
		}
949
	}
950

951 952
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
953
	if (host->flags & SDHCI_REQ_USE_DMA)
954 955
		mode |= SDHCI_TRNS_DMA;

956
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
957 958
}

959 960 961 962 963 964 965 966 967 968
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
		 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
				(mrq->data->stop && mrq->data->stop->error))) ||
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

	tasklet_schedule(&host->finish_tasklet);
}

992 993
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
994 995 996 997 998 999 1000 1001 1002
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

1003 1004 1005
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

1006
	__sdhci_finish_mrq(host, mrq);
1007 1008
}

1009 1010
static void sdhci_finish_data(struct sdhci_host *host)
{
1011 1012
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1013 1014

	host->data = NULL;
1015
	host->data_cmd = NULL;
1016

1017 1018 1019
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1020 1021

	/*
1022 1023 1024 1025 1026
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1027
	 */
1028 1029
	if (data->error)
		data->bytes_xfered = 0;
1030
	else
1031
		data->bytes_xfered = data->blksz * data->blocks;
1032

1033 1034 1035 1036 1037 1038 1039
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
1040
	     !data->mrq->sbc)) {
1041

1042 1043 1044 1045
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
1046
		if (data->error) {
1047 1048
			if (!host->cmd || host->cmd == data_cmd)
				sdhci_do_reset(host, SDHCI_RESET_CMD);
1049
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1050 1051
		}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
			sdhci_finish_mrq(host, data->mrq);
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1064 1065 1066
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
1067 1068
}

1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

1086
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1087 1088
{
	int flags;
1089
	u32 mask;
1090
	unsigned long timeout;
1091 1092 1093

	WARN_ON(host->cmd);

1094 1095 1096
	/* Initially, a command has no error */
	cmd->error = 0;

1097 1098 1099 1100
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1101
	/* Wait max 10 ms */
1102
	timeout = 10;
1103 1104

	mask = SDHCI_CMD_INHIBIT;
1105
	if (sdhci_data_line_cmd(cmd))
1106 1107 1108 1109
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1110
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1111 1112
		mask &= ~SDHCI_DATA_INHIBIT;

1113
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1114
		if (timeout == 0) {
1115 1116
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1117
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1118
			cmd->error = -EIO;
1119
			sdhci_finish_mrq(host, cmd->mrq);
1120 1121
			return;
		}
1122 1123 1124
		timeout--;
		mdelay(1);
	}
1125

1126
	timeout = jiffies;
1127 1128
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1129 1130
	else
		timeout += 10 * HZ;
1131
	sdhci_mod_timer(host, cmd->mrq, timeout);
1132 1133

	host->cmd = cmd;
1134
	if (sdhci_data_line_cmd(cmd)) {
1135 1136 1137
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1138

1139
	sdhci_prepare_data(host, cmd);
1140

1141
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1142

1143
	sdhci_set_transfer_mode(host, cmd);
1144

1145
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1146
		pr_err("%s: Unsupported response type!\n",
1147
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1148
		cmd->error = -EINVAL;
1149
		sdhci_finish_mrq(host, cmd->mrq);
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1166 1167

	/* CMD19 is special in that the Data Present Select should be set */
1168 1169
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1170 1171
		flags |= SDHCI_CMD_DATA;

1172
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1173
}
1174
EXPORT_SYMBOL_GPL(sdhci_send_command);
1175

1176 1177 1178 1179 1180 1181 1182 1183 1184
static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
{
	int i, reg;

	for (i = 0; i < 4; i++) {
		reg = SDHCI_RESPONSE + (3 - i) * 4;
		cmd->resp[i] = sdhci_readl(host, reg);
	}

1185 1186 1187
	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
		return;

1188 1189 1190 1191 1192 1193 1194 1195
	/* CRC is stripped so we need to do some shifting */
	for (i = 0; i < 4; i++) {
		cmd->resp[i] <<= 8;
		if (i != 3)
			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
	}
}

1196 1197
static void sdhci_finish_command(struct sdhci_host *host)
{
1198
	struct mmc_command *cmd = host->cmd;
1199

1200 1201 1202 1203
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1204
			sdhci_read_rsp_136(host, cmd);
1205
		} else {
1206
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1207 1208 1209
		}
	}

1210 1211 1212
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1223 1224
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1225 1226
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1227 1228
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1229 1230 1231 1232
			return;
		}
	}

1233
	/* Finished CMD23, now send actual command. */
1234 1235
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1236
	} else {
1237

1238 1239 1240
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1241

1242
		if (!cmd->data)
1243
			sdhci_finish_mrq(host, cmd->mrq);
1244
	}
1245 1246
}

1247 1248
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1249
	u16 preset = 0;
1250

1251 1252
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1253 1254
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1255
	case MMC_TIMING_UHS_SDR25:
1256 1257
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1258
	case MMC_TIMING_UHS_SDR50:
1259 1260
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1261 1262
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1263 1264
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1265
	case MMC_TIMING_UHS_DDR50:
1266
	case MMC_TIMING_MMC_DDR52:
1267 1268
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1269 1270 1271
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1272 1273 1274 1275 1276 1277 1278 1279 1280
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1281 1282
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1283
{
1284
	int div = 0; /* Initialized for compiler warning */
1285
	int real_div = div, clk_mul = 1;
1286
	u16 clk = 0;
1287
	bool switch_base_clk = false;
1288

1289
	if (host->version >= SDHCI_SPEC_300) {
1290
		if (host->preset_enabled) {
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1308 1309 1310 1311 1312
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1313 1314 1315 1316 1317
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1337 1338 1339 1340 1341 1342 1343 1344 1345
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1346
			}
1347
			real_div = div;
1348
			div >>= 1;
1349 1350 1351
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1352 1353 1354
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1355
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1356 1357 1358
			if ((host->max_clk / div) <= clock)
				break;
		}
1359
		real_div = div;
1360
		div >>= 1;
1361 1362
	}

1363
clock_set:
1364
	if (real_div)
1365
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1366
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1367 1368
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1369 1370 1371 1372 1373

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1374
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1375
{
A
Adrian Hunter 已提交
1376
	ktime_t timeout;
1377

1378
	clk |= SDHCI_CLOCK_INT_EN;
1379
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1380

1381
	/* Wait max 20 ms */
A
Adrian Hunter 已提交
1382
	timeout = ktime_add_ms(ktime_get(), 20);
1383
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1384
		& SDHCI_CLOCK_INT_STABLE)) {
A
Adrian Hunter 已提交
1385
		if (ktime_after(ktime_get(), timeout)) {
1386 1387
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1388 1389 1390
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
1391
		udelay(10);
1392
	}
1393 1394

	clk |= SDHCI_CLOCK_CARD_EN;
1395
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1396
}
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1413
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1414

1415 1416
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1417
{
1418
	struct mmc_host *mmc = host->mmc;
1419 1420 1421 1422 1423 1424 1425 1426 1427

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1428 1429
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1430
{
1431
	u8 pwr = 0;
1432

1433 1434
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1447 1448 1449
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1450 1451 1452 1453
		}
	}

	if (host->pwr == pwr)
1454
		return;
1455

1456 1457 1458
	host->pwr = pwr;

	if (pwr == 0) {
1459
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1460 1461
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1462 1463 1464 1465 1466 1467 1468
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1469

1470 1471 1472 1473 1474 1475 1476
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1477

1478
		pwr |= SDHCI_POWER_ON;
1479

1480
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1481

1482 1483
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1484

1485 1486 1487 1488 1489 1490 1491
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1492
}
1493
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1494

1495 1496
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1497
{
1498 1499
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1500
	else
1501
		sdhci_set_power_reg(host, mode, vdd);
1502
}
1503
EXPORT_SYMBOL_GPL(sdhci_set_power);
1504

1505 1506 1507 1508 1509 1510 1511 1512 1513
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1514
	int present;
1515 1516 1517 1518
	unsigned long flags;

	host = mmc_priv(mmc);

1519
	/* Firstly check card presence */
1520
	present = mmc->ops->get_cd(mmc);
1521

1522 1523
	spin_lock_irqsave(&host->lock, flags);

1524
	sdhci_led_activate(host);
1525 1526 1527 1528 1529

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
1530
	if (sdhci_auto_cmd12(host, mrq)) {
1531 1532 1533 1534 1535
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1536

1537
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1538
		mrq->cmd->error = -ENOMEDIUM;
1539
		sdhci_finish_mrq(host, mrq);
1540
	} else {
1541
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1542 1543 1544
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1545
	}
1546

1547
	mmiowb();
1548 1549 1550
	spin_unlock_irqrestore(&host->lock, flags);
}

1551 1552 1553 1554 1555 1556 1557
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1558
		ctrl |= SDHCI_CTRL_8BITBUS;
1559
	} else {
1560
		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1590 1591
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1592 1593 1594 1595
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1596
void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1597
{
1598
	struct sdhci_host *host = mmc_priv(mmc);
1599 1600
	u8 ctrl;

1601 1602 1603
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

A
Adrian Hunter 已提交
1604
	if (host->flags & SDHCI_DEVICE_DEAD) {
1605 1606
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1607
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1608 1609
		return;
	}
P
Pierre Ossman 已提交
1610

1611 1612 1613 1614 1615
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1616
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1617
		sdhci_reinit(host);
1618 1619
	}

1620
	if (host->version >= SDHCI_SPEC_300 &&
1621 1622
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1623 1624
		sdhci_enable_preset_value(host, false);

1625
	if (!ios->clock || ios->clock != host->clock) {
1626
		host->ops->set_clock(host, ios->clock);
1627
		host->clock = ios->clock;
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1640
	}
1641

1642 1643 1644 1645
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1646

1647 1648 1649
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1650
	host->ops->set_bus_width(host, ios->bus_width);
1651

1652
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1653

1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667
	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
		if (ios->timing == MMC_TIMING_SD_HS ||
		     ios->timing == MMC_TIMING_MMC_HS ||
		     ios->timing == MMC_TIMING_MMC_HS400 ||
		     ios->timing == MMC_TIMING_MMC_HS200 ||
		     ios->timing == MMC_TIMING_MMC_DDR52 ||
		     ios->timing == MMC_TIMING_UHS_SDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR104 ||
		     ios->timing == MMC_TIMING_UHS_DDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR25)
			ctrl |= SDHCI_CTRL_HISPD;
		else
			ctrl &= ~SDHCI_CTRL_HISPD;
	}
1668

1669
	if (host->version >= SDHCI_SPEC_300) {
1670 1671
		u16 clk, ctrl_2;

1672
		if (!host->preset_enabled) {
1673
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1674 1675 1676 1677
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1678
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1679 1680 1681
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1682 1683
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1684 1685
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1686 1687 1688
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1689 1690
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1691 1692
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1693 1694

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1711
			host->ops->set_clock(host, host->clock);
1712
		}
1713 1714 1715 1716 1717 1718

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1719
		host->ops->set_uhs_signaling(host, ios->timing);
1720
		host->timing = ios->timing;
1721

1722 1723 1724 1725 1726
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1727 1728
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1729 1730 1731 1732 1733 1734 1735 1736
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1737
		/* Re-enable SD Clock */
1738
		host->ops->set_clock(host, host->clock);
1739 1740
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1741

1742 1743 1744 1745 1746
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1747
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1748
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1749

1750
	mmiowb();
1751
}
1752
EXPORT_SYMBOL_GPL(sdhci_set_ios);
1753

1754
static int sdhci_get_cd(struct mmc_host *mmc)
1755 1756
{
	struct sdhci_host *host = mmc_priv(mmc);
1757
	int gpio_cd = mmc_gpio_get_cd(mmc);
1758 1759 1760 1761

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1762
	/* If nonremovable, assume that the card is always present. */
1763
	if (!mmc_card_is_removable(host->mmc))
1764 1765
		return 1;

1766 1767 1768 1769
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1770
	if (gpio_cd >= 0)
1771 1772
		return !!gpio_cd;

1773 1774 1775 1776
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1777 1778 1779 1780
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1781
static int sdhci_check_ro(struct sdhci_host *host)
1782 1783
{
	unsigned long flags;
1784
	int is_readonly;
1785 1786 1787

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1788
	if (host->flags & SDHCI_DEVICE_DEAD)
1789 1790 1791
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1792
	else
1793 1794
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1795 1796 1797

	spin_unlock_irqrestore(&host->lock, flags);

1798 1799 1800
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1801 1802
}

1803 1804
#define SAMPLE_COUNT	5

1805
static int sdhci_get_ro(struct mmc_host *mmc)
1806
{
1807
	struct sdhci_host *host = mmc_priv(mmc);
1808 1809 1810
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1811
		return sdhci_check_ro(host);
1812 1813 1814

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1815
		if (sdhci_check_ro(host)) {
1816 1817 1818 1819 1820 1821 1822 1823
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1824 1825 1826 1827 1828 1829 1830 1831
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1832 1833
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1834
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1835
		if (enable)
1836
			host->ier |= SDHCI_INT_CARD_INT;
1837
		else
1838 1839 1840 1841
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1842 1843
		mmiowb();
	}
1844 1845
}

1846
void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1847 1848 1849
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1850

1851 1852 1853
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

1854
	spin_lock_irqsave(&host->lock, flags);
1855 1856 1857 1858 1859
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1860
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1861
	spin_unlock_irqrestore(&host->lock, flags);
1862 1863 1864

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
P
Pierre Ossman 已提交
1865
}
1866
EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
P
Pierre Ossman 已提交
1867

1868 1869
int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
				      struct mmc_ios *ios)
1870
{
1871
	struct sdhci_host *host = mmc_priv(mmc);
1872
	u16 ctrl;
1873
	int ret;
1874

1875 1876 1877 1878 1879 1880
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1881

1882 1883
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1884
	switch (ios->signal_voltage) {
1885
	case MMC_SIGNAL_VOLTAGE_330:
1886 1887
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
1888 1889 1890
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1891

1892
		if (!IS_ERR(mmc->supply.vqmmc)) {
1893
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1894
			if (ret) {
J
Joe Perches 已提交
1895 1896
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1897 1898 1899 1900 1901
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1902

1903 1904 1905 1906
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1907

J
Joe Perches 已提交
1908 1909
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1910 1911 1912

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1913 1914
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
1915
		if (!IS_ERR(mmc->supply.vqmmc)) {
1916
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1917
			if (ret) {
J
Joe Perches 已提交
1918 1919
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1920 1921 1922
				return -EIO;
			}
		}
1923 1924 1925 1926 1927

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1928 1929
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1930

1931 1932 1933 1934
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1935 1936 1937 1938
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1939

J
Joe Perches 已提交
1940 1941
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1942

1943 1944
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1945 1946
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
1947
		if (!IS_ERR(mmc->supply.vqmmc)) {
1948
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1949
			if (ret) {
J
Joe Perches 已提交
1950 1951
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1952
				return -EIO;
1953 1954
			}
		}
1955
		return 0;
1956
	default:
1957 1958
		/* No signal voltage switch required */
		return 0;
1959
	}
1960
}
1961
EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
1962

1963 1964 1965 1966 1967
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

1968
	/* Check whether DAT[0] is 0 */
1969 1970
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

1971
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
1972 1973
}

1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025
static void sdhci_start_tuning(struct sdhci_host *host)
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_end_tuning(struct sdhci_host *host)
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

static void sdhci_reset_tuning(struct sdhci_host *host)
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}

2026
static void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2045
static void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2046 2047
{
	struct mmc_host *mmc = host->mmc;
2048 2049
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2050
	unsigned long flags;
2051
	u32 b = host->sdma_boundary;
2052 2053

	spin_lock_irqsave(&host->lock, flags);
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2065 2066
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2067
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2068
	else
2069
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

2087
	mmiowb();
2088 2089 2090 2091 2092 2093 2094 2095
	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}

2096
static void __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
A
Adrian Hunter 已提交
2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times.
	 */
	for (i = 0; i < MAX_TUNING_LOOP; i++) {
		u16 ctrl;

2107
		sdhci_send_tuning(host, opcode);
A
Adrian Hunter 已提交
2108 2109 2110 2111

		if (!host->tuning_done) {
			pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
				mmc_hostname(host->mmc));
2112
			sdhci_abort_tuning(host, opcode);
A
Adrian Hunter 已提交
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
			return;
		}

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
				return; /* Success! */
			break;
		}

2123 2124 2125
		/* Spec does not require a delay between tuning cycles */
		if (host->tuning_delay > 0)
			mdelay(host->tuning_delay);
A
Adrian Hunter 已提交
2126 2127 2128 2129 2130 2131 2132
	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
}

2133
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2134
{
2135
	struct sdhci_host *host = mmc_priv(mmc);
2136
	int err = 0;
2137
	unsigned int tuning_count = 0;
2138
	bool hs400_tuning;
2139

2140 2141
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2142 2143 2144
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2145
	/*
W
Weijun Yang 已提交
2146 2147 2148
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2149 2150
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2151
	 */
2152
	switch (host->timing) {
2153
	/* HS400 tuning is done in HS200 mode */
2154
	case MMC_TIMING_MMC_HS400:
2155
		err = -EINVAL;
2156
		goto out;
2157

2158
	case MMC_TIMING_MMC_HS200:
2159 2160 2161 2162 2163 2164 2165 2166
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2167
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
2168
	case MMC_TIMING_UHS_DDR50:
2169 2170 2171
		break;

	case MMC_TIMING_UHS_SDR50:
2172
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2173 2174 2175 2176
			break;
		/* FALLTHROUGH */

	default:
2177
		goto out;
2178 2179
	}

2180
	if (host->ops->platform_execute_tuning) {
2181
		err = host->ops->platform_execute_tuning(host, opcode);
2182
		goto out;
2183 2184
	}

A
Adrian Hunter 已提交
2185
	host->mmc->retune_period = tuning_count;
2186

2187 2188 2189
	if (host->tuning_delay < 0)
		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;

A
Adrian Hunter 已提交
2190
	sdhci_start_tuning(host);
2191

2192
	__sdhci_execute_tuning(host, opcode);
2193

2194
	sdhci_end_tuning(host);
2195
out:
2196
	host->flags &= ~SDHCI_HS400_TUNING;
A
Adrian Hunter 已提交
2197

2198 2199
	return err;
}
2200
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2201

2202
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2203 2204 2205 2206 2207 2208 2209 2210 2211
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2212 2213 2214 2215 2216 2217 2218 2219
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2220
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2221 2222 2223 2224 2225 2226 2227

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2228
	}
2229 2230
}

2231 2232 2233 2234 2235 2236
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2237
	if (data->host_cookie != COOKIE_UNMAPPED)
2238
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2239
			     mmc_get_dma_dir(data));
2240 2241

	data->host_cookie = COOKIE_UNMAPPED;
2242 2243
}

2244
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2245 2246 2247
{
	struct sdhci_host *host = mmc_priv(mmc);

2248
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2249 2250

	if (host->flags & SDHCI_REQ_USE_DMA)
2251
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2252 2253
}

2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2272
static void sdhci_card_event(struct mmc_host *mmc)
2273
{
2274
	struct sdhci_host *host = mmc_priv(mmc);
2275
	unsigned long flags;
2276
	int present;
2277

2278 2279 2280 2281
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2282
	present = mmc->ops->get_cd(mmc);
2283

2284 2285
	spin_lock_irqsave(&host->lock, flags);

2286 2287
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2288
		pr_err("%s: Card removed during transfer!\n",
2289
			mmc_hostname(host->mmc));
2290
		pr_err("%s: Resetting controller.\n",
2291
			mmc_hostname(host->mmc));
2292

2293 2294
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2295

2296
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2297 2298 2299
	}

	spin_unlock_irqrestore(&host->lock, flags);
2300 2301 2302 2303
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2304 2305
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2306
	.set_ios	= sdhci_set_ios,
2307
	.get_cd		= sdhci_get_cd,
2308 2309 2310 2311
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2312
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2313 2314
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2315
	.card_busy	= sdhci_card_busy,
2316 2317 2318 2319 2320 2321 2322 2323
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2324
static bool sdhci_request_done(struct sdhci_host *host)
2325 2326 2327
{
	unsigned long flags;
	struct mmc_request *mrq;
2328
	int i;
2329

2330 2331
	spin_lock_irqsave(&host->lock, flags);

2332 2333
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2334
		if (mrq)
2335
			break;
2336
	}
2337

2338 2339 2340 2341
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2342

2343 2344
	sdhci_del_timer(host, mrq);

2345 2346 2347 2348 2349 2350 2351 2352 2353 2354
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2355
				     mmc_get_dma_dir(data));
2356 2357 2358 2359
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2360 2361 2362 2363
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2364
	if (sdhci_needs_reset(host, mrq)) {
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2376
		/* Some controllers need this kick or reset won't work here */
2377
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2378
			/* This is to force an update */
2379
			host->ops->set_clock(host, host->clock);
2380 2381 2382

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2383 2384
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2385 2386

		host->pending_reset = false;
2387 2388
	}

2389 2390
	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
2391

2392 2393
	host->mrqs_done[i] = NULL;

2394
	mmiowb();
2395 2396 2397
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2398 2399 2400 2401 2402 2403 2404 2405 2406 2407

	return false;
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host *)param;

	while (!sdhci_request_done(host))
		;
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_timeout_data_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2443 2444
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2445 2446 2447
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2448
			host->data->error = -ETIMEDOUT;
2449
			sdhci_finish_data(host);
2450 2451 2452
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2453
		} else {
2454 2455
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2456 2457 2458
		}
	}

2459
	mmiowb();
2460 2461 2462 2463 2464 2465 2466 2467 2468
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2469
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2470 2471
{
	if (!host->cmd) {
2472 2473 2474 2475 2476 2477 2478
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2479 2480
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2481 2482 2483 2484
		sdhci_dumpregs(host);
		return;
	}

2485 2486 2487 2488 2489 2490
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2491

2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2509
		sdhci_finish_mrq(host, host->cmd->mrq);
2510 2511 2512 2513
		return;
	}

	if (intmask & SDHCI_INT_RESPONSE)
2514
		sdhci_finish_command(host);
2515 2516
}

2517
static void sdhci_adma_show_error(struct sdhci_host *host)
2518
{
2519
	void *desc = host->adma_table;
2520 2521 2522 2523

	sdhci_dumpregs(host);

	while (true) {
2524 2525 2526
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
2527 2528
			DBG("%p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_hi),
2529 2530 2531 2532
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
2533 2534
			DBG("%p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    desc, le32_to_cpu(dma_desc->addr_lo),
2535 2536
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2537

2538
		desc += host->desc_sz;
2539

2540
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2541 2542 2543 2544
			break;
	}
}

2545 2546
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2547
	u32 command;
2548

2549 2550
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2551 2552 2553
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2554 2555 2556 2557 2558 2559
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2560
	if (!host->data) {
2561 2562
		struct mmc_command *data_cmd = host->data_cmd;

2563
		/*
2564 2565 2566
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2567
		 */
2568
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2569
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2570
				host->data_cmd = NULL;
2571
				data_cmd->error = -ETIMEDOUT;
2572
				sdhci_finish_mrq(host, data_cmd->mrq);
2573 2574
				return;
			}
2575
			if (intmask & SDHCI_INT_DATA_END) {
2576
				host->data_cmd = NULL;
2577 2578 2579 2580 2581
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2582 2583 2584
				if (host->cmd == data_cmd)
					return;

2585
				sdhci_finish_mrq(host, data_cmd->mrq);
2586 2587 2588
				return;
			}
		}
2589

2590 2591 2592 2593 2594 2595 2596 2597
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2598 2599
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2600 2601 2602 2603 2604 2605
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2606
		host->data->error = -ETIMEDOUT;
2607 2608 2609 2610 2611
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2612
		host->data->error = -EILSEQ;
2613
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2614
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2615
		sdhci_adma_show_error(host);
2616
		host->data->error = -EIO;
2617 2618
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2619
	}
2620

P
Pierre Ossman 已提交
2621
	if (host->data->error)
2622 2623
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2624
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2625 2626
			sdhci_transfer_pio(host);

2627 2628 2629 2630
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2631 2632 2633 2634
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2635
		 */
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
2647 2648
			DBG("DMA base 0x%08x, transferred 0x%06x bytes, next 0x%08x\n",
			    dmastart, host->data->bytes_xfered, dmanow);
2649 2650
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2651

2652
		if (intmask & SDHCI_INT_DATA_END) {
2653
			if (host->cmd == host->data_cmd) {
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2664 2665 2666
	}
}

2667
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2668
{
2669
	irqreturn_t result = IRQ_NONE;
2670
	struct sdhci_host *host = dev_id;
2671
	u32 intmask, mask, unexpected = 0;
2672
	int max_loops = 16;
2673 2674 2675

	spin_lock(&host->lock);

2676
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2677
		spin_unlock(&host->lock);
2678
		return IRQ_NONE;
2679 2680
	}

2681
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2682
	if (!intmask || intmask == 0xffffffff) {
2683 2684 2685 2686
		result = IRQ_NONE;
		goto out;
	}

2687
	do {
A
Adrian Hunter 已提交
2688 2689 2690 2691 2692 2693 2694 2695
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

2696 2697 2698 2699
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2700

2701 2702 2703
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2704

2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2716 2717 2718 2719 2720 2721
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2722 2723 2724

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2725 2726 2727 2728

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2729
		}
2730

2731
		if (intmask & SDHCI_INT_CMD_MASK)
2732
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2733

2734 2735
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2736

2737 2738 2739
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2740

2741 2742 2743
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

2744 2745
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
2746 2747 2748 2749
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2750

2751 2752 2753
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2754
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2755

2756 2757 2758 2759
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
A
Adrian Hunter 已提交
2760
cont:
2761 2762
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2763

2764 2765
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2766 2767 2768
out:
	spin_unlock(&host->lock);

2769 2770 2771 2772 2773
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2774

2775 2776 2777
	return result;
}

2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2789
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2790 2791 2792 2793
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
2794 2795
	}

2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2808 2809 2810 2811 2812 2813 2814
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2815 2816 2817 2818 2819 2820 2821 2822
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
K
Kevin Liu 已提交
2823 2824 2825 2826 2827
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;
2828 2829
	u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
		      SDHCI_INT_CARD_INT;
K
Kevin Liu 已提交
2830 2831 2832 2833

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
2834
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
K
Kevin Liu 已提交
2835
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2836 2837
		irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
	}
K
Kevin Liu 已提交
2838
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2839
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
K
Kevin Liu 已提交
2840 2841 2842
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2843
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2844 2845 2846 2847 2848 2849 2850 2851 2852
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2853

2854
int sdhci_suspend_host(struct sdhci_host *host)
2855
{
2856 2857
	sdhci_disable_card_detection(host);

2858
	mmc_retune_timer_stop(host->mmc);
2859

K
Kevin Liu 已提交
2860
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2861 2862 2863
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2864 2865 2866 2867 2868
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2869
	return 0;
2870 2871
}

2872
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2873

2874 2875
int sdhci_resume_host(struct sdhci_host *host)
{
2876
	struct mmc_host *mmc = host->mmc;
2877
	int ret = 0;
2878

2879
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2880 2881 2882
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2883

2884 2885 2886 2887 2888 2889
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
2890
		mmc->ops->set_ios(mmc, &mmc->ios);
2891 2892 2893 2894
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2895

2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2907 2908
	sdhci_enable_card_detection(host);

2909
	return ret;
2910 2911
}

2912
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2913 2914 2915 2916 2917

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2918
	mmc_retune_timer_stop(host->mmc);
2919 2920

	spin_lock_irqsave(&host->lock, flags);
2921 2922 2923
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2924 2925
	spin_unlock_irqrestore(&host->lock, flags);

2926
	synchronize_hardirq(host->irq);
2927 2928 2929 2930 2931

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2932
	return 0;
2933 2934 2935 2936 2937
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
2938
	struct mmc_host *mmc = host->mmc;
2939
	unsigned long flags;
2940
	int host_flags = host->flags;
2941 2942 2943 2944 2945 2946 2947 2948

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

2949 2950
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
	    mmc->ios.power_mode != MMC_POWER_OFF) {
2951 2952 2953 2954 2955
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
2956

2957 2958 2959 2960 2961 2962
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
2963

2964 2965 2966 2967
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
2968

2969 2970 2971 2972 2973
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2974
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2975 2976 2977 2978 2979 2980 2981
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2982
	return 0;
2983 2984 2985
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2986
#endif /* CONFIG_PM */
2987

A
Adrian Hunter 已提交
2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

3010
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
A
Adrian Hunter 已提交
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
	sdhci_writeb(host, 0xE, SDHCI_TIMEOUT_CONTROL);

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3101 3102
/*****************************************************************************\
 *                                                                           *
3103
 * Device allocation/registration                                            *
3104 3105 3106
 *                                                                           *
\*****************************************************************************/

3107 3108
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3109 3110 3111 3112
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3113
	WARN_ON(dev == NULL);
3114

3115
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3116
	if (!mmc)
3117
		return ERR_PTR(-ENOMEM);
3118 3119 3120

	host = mmc_priv(mmc);
	host->mmc = mmc;
3121 3122
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3123

3124 3125
	host->flags = SDHCI_SIGNALING_330;

A
Adrian Hunter 已提交
3126 3127 3128
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3129 3130
	host->tuning_delay = -1;

3131 3132
	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;

3133 3134
	return host;
}
3135

3136
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3137

3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3168 3169 3170
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;
3171 3172
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

3187 3188 3189 3190 3191
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3192 3193 3194 3195 3196 3197
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3198 3199 3200 3201 3202 3203 3204
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3205 3206 3207 3208

	if (host->version < SDHCI_SPEC_300)
		return;

3209 3210 3211 3212 3213 3214 3215
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3216 3217 3218
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3219
int sdhci_setup_host(struct sdhci_host *host)
3220 3221
{
	struct mmc_host *mmc;
3222 3223
	u32 max_current_caps;
	unsigned int ocr_avail;
3224
	unsigned int override_timeout_clk;
3225
	u32 max_clk;
3226
	int ret;
3227

3228 3229 3230
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3231

3232
	mmc = host->mmc;
3233

3234 3235 3236 3237 3238 3239 3240 3241 3242 3243
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
	if (ret == -EPROBE_DEFER)
		return ret;

3244 3245 3246 3247 3248 3249 3250
	DBG("Version:   0x%08x | Present:  0x%08x\n",
	    sdhci_readw(host, SDHCI_HOST_VERSION),
	    sdhci_readl(host, SDHCI_PRESENT_STATE));
	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
	    sdhci_readl(host, SDHCI_CAPABILITIES),
	    sdhci_readl(host, SDHCI_CAPABILITIES_1));

3251
	sdhci_read_caps(host);
3252

3253 3254
	override_timeout_clk = host->timeout_clk;

3255
	if (host->version > SDHCI_SPEC_300) {
3256 3257
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3258 3259
	}

3260
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3261
		host->flags |= SDHCI_USE_SDMA;
3262
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3263
		DBG("Controller doesn't have SDMA capability\n");
3264
	else
3265
		host->flags |= SDHCI_USE_SDMA;
3266

3267
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3268
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3269
		DBG("Disabling DMA as it is marked broken\n");
3270
		host->flags &= ~SDHCI_USE_SDMA;
3271 3272
	}

3273
	if ((host->version >= SDHCI_SPEC_200) &&
3274
		(host->caps & SDHCI_CAN_DO_ADMA2))
3275
		host->flags |= SDHCI_USE_ADMA;
3276 3277 3278 3279 3280 3281 3282

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3283 3284 3285 3286 3287 3288 3289
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
3290
	if (host->caps & SDHCI_CAN_64BIT)
3291 3292
		host->flags |= SDHCI_USE_64_BIT_DMA;

3293
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3305 3306 3307
		}
	}

3308 3309 3310 3311
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3312
	if (host->flags & SDHCI_USE_ADMA) {
3313 3314 3315
		dma_addr_t dma;
		void *buf;

3316
		/*
3317 3318 3319 3320
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
3321
		 */
3322 3323 3324 3325 3326 3327 3328 3329 3330
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3331

3332
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3333 3334 3335
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3336
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3337 3338
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3339 3340
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3341 3342
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3343
			host->flags &= ~SDHCI_USE_ADMA;
3344 3345 3346 3347 3348
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3349

3350 3351 3352
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3353 3354
	}

3355 3356 3357 3358 3359
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3360
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3361
		host->dma_mask = DMA_BIT_MASK(64);
3362
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3363
	}
3364

3365
	if (host->version >= SDHCI_SPEC_300)
3366
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3367 3368
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3369
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3370 3371
			>> SDHCI_CLOCK_BASE_SHIFT;

3372
	host->max_clk *= 1000000;
3373 3374
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3375
		if (!host->ops->get_max_clock) {
3376 3377
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3378 3379
			ret = -ENODEV;
			goto undma;
3380 3381
		}
		host->max_clk = host->ops->get_max_clock(host);
3382
	}
3383

3384 3385 3386 3387
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3388
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3400 3401 3402
	/*
	 * Set host parameters.
	 */
3403 3404
	max_clk = host->max_clk;

3405
	if (host->ops->get_min_clock)
3406
		mmc->f_min = host->ops->get_min_clock(host);
3407 3408 3409
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3410
			max_clk = host->max_clk * host->clk_mul;
3411 3412 3413
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3414
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3415

3416
	if (!mmc->f_max || mmc->f_max > max_clk)
3417 3418
		mmc->f_max = max_clk;

3419
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3420
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3421
					SDHCI_TIMEOUT_CLK_SHIFT;
3422 3423 3424 3425

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

3426
		if (host->timeout_clk == 0) {
3427
			if (!host->ops->get_timeout_clock) {
3428 3429
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3430 3431
				ret = -ENODEV;
				goto undma;
3432
			}
3433

3434 3435 3436 3437
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
3438

3439 3440 3441
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3442
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3443
			host->ops->get_max_timeout_count(host) : 1 << 27;
3444 3445
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3446

3447
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3448
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3449 3450 3451

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3452

3453
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3454
	if ((host->version >= SDHCI_SPEC_300) &&
3455
	    ((host->flags & SDHCI_USE_ADMA) ||
3456 3457
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3458
		host->flags |= SDHCI_AUTO_CMD23;
3459
		DBG("Auto-CMD23 available\n");
3460
	} else {
3461
		DBG("Auto-CMD23 unavailable\n");
3462 3463
	}

3464 3465 3466 3467 3468 3469 3470
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3471
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3472
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3473

3474 3475 3476
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3477
	if (host->caps & SDHCI_CAN_DO_HISPD)
3478
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3479

3480
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3481
	    mmc_card_is_removable(mmc) &&
3482
	    mmc_gpio_get_cd(host->mmc) < 0)
3483 3484
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3485
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3486 3487 3488 3489
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3490 3491 3492
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3493 3494 3495
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3496
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3497
		}
3498
	}
3499

3500 3501 3502 3503
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
	}
3504

3505
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3506 3507
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3508 3509 3510
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3511
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3512
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3513 3514 3515
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3516
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3517
			mmc->caps2 |= MMC_CAP2_HS200;
3518
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3519
		mmc->caps |= MMC_CAP_UHS_SDR50;
3520
	}
3521

3522
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3523
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3524 3525
		mmc->caps2 |= MMC_CAP2_HS400;

3526 3527 3528 3529 3530 3531
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3532 3533
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3534 3535
		mmc->caps |= MMC_CAP_UHS_DDR50;

3536
	/* Does the host need tuning for SDR50? */
3537
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3538 3539
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3540
	/* Driver Type(s) (A, C, D) supported by the host */
3541
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3542
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3543
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3544
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3545
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3546 3547
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3548
	/* Initial value for re-tuning timer count */
3549 3550
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3551 3552 3553 3554 3555 3556 3557 3558 3559

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3560
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3561 3562
			     SDHCI_RETUNING_MODE_SHIFT;

3563
	ocr_avail = 0;
3564

3565 3566 3567 3568 3569 3570 3571 3572
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3573
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3574
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3588

3589
	if (host->caps & SDHCI_CAN_VDD_330) {
3590
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3591

A
Aaron Lu 已提交
3592
		mmc->max_current_330 = ((max_current_caps &
3593 3594 3595 3596
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3597
	if (host->caps & SDHCI_CAN_VDD_300) {
3598
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3599

A
Aaron Lu 已提交
3600
		mmc->max_current_300 = ((max_current_caps &
3601 3602 3603 3604
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3605
	if (host->caps & SDHCI_CAN_VDD_180) {
3606 3607
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3608
		mmc->max_current_180 = ((max_current_caps &
3609 3610 3611 3612 3613
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3614 3615 3616 3617 3618
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3619
	if (mmc->ocr_avail)
3620
		ocr_avail = mmc->ocr_avail;
3621

3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3634 3635

	if (mmc->ocr_avail == 0) {
3636 3637
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3638 3639
		ret = -ENODEV;
		goto unreg;
3640 3641
	}

3642 3643 3644 3645 3646 3647 3648 3649 3650
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3651 3652 3653
	spin_lock_init(&host->lock);

	/*
3654 3655
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3656
	 */
3657
	if (host->flags & SDHCI_USE_ADMA)
3658
		mmc->max_segs = SDHCI_MAX_SEGS;
3659
	else if (host->flags & SDHCI_USE_SDMA)
3660
		mmc->max_segs = 1;
3661
	else /* PIO */
3662
		mmc->max_segs = SDHCI_MAX_SEGS;
3663 3664

	/*
3665 3666 3667
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3668
	 */
3669
	mmc->max_req_size = 524288;
3670 3671 3672

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3673 3674
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3675
	 */
3676 3677 3678 3679 3680 3681
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3682
		mmc->max_seg_size = mmc->max_req_size;
3683
	}
3684

3685 3686 3687 3688
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3689 3690 3691
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3692
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
3693 3694
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3695 3696
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3697 3698 3699 3700 3701
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3702

3703 3704 3705
	/*
	 * Maximum block count.
	 */
3706
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3707

3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

3741 3742 3743 3744 3745
int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

3746 3747 3748 3749 3750 3751
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3752
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3753 3754
	setup_timer(&host->data_timer, sdhci_timeout_data_timer,
		    (unsigned long)host);
3755

3756
	init_waitqueue_head(&host->buf_ready_int);
3757

3758 3759
	sdhci_init(host, 0);

3760 3761
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3762 3763 3764
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3765
		goto untasklet;
3766
	}
3767

3768
	ret = sdhci_led_register(host);
3769 3770 3771
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3772
		goto unirq;
3773
	}
3774

3775 3776
	mmiowb();

3777 3778 3779
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
3780

3781
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3782
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3783 3784
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3785
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3786

3787 3788
	sdhci_enable_card_detection(host);

3789 3790
	return 0;

3791
unled:
3792
	sdhci_led_unregister(host);
3793
unirq:
3794
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3795 3796
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3797
	free_irq(host->irq, host);
3798
untasklet:
3799
	tasklet_kill(&host->finish_tasklet);
3800

3801 3802
	return ret;
}
3803 3804 3805 3806 3807 3808 3809 3810 3811
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
3812

3813 3814 3815 3816 3817 3818 3819 3820 3821 3822
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
3823
}
3824
EXPORT_SYMBOL_GPL(sdhci_add_host);
3825

P
Pierre Ossman 已提交
3826
void sdhci_remove_host(struct sdhci_host *host, int dead)
3827
{
3828
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3829 3830 3831 3832 3833 3834 3835
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

3836
		if (sdhci_has_requests(host)) {
3837
			pr_err("%s: Controller removed during "
3838
				" transfer!\n", mmc_hostname(mmc));
3839
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
3840 3841 3842 3843 3844
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3845 3846
	sdhci_disable_card_detection(host);

3847
	mmc_remove_host(mmc);
3848

3849
	sdhci_led_unregister(host);
3850

P
Pierre Ossman 已提交
3851
	if (!dead)
3852
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3853

3854 3855
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3856 3857 3858
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
3859
	del_timer_sync(&host->data_timer);
3860 3861

	tasklet_kill(&host->finish_tasklet);
3862

3863 3864
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3865

3866
	if (host->align_buffer)
3867 3868 3869
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3870

3871
	host->adma_table = NULL;
3872
	host->align_buffer = NULL;
3873 3874
}

3875
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3876

3877
void sdhci_free_host(struct sdhci_host *host)
3878
{
3879
	mmc_free_host(host->mmc);
3880 3881
}

3882
EXPORT_SYMBOL_GPL(sdhci_free_host);
3883 3884 3885 3886 3887 3888 3889 3890 3891

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3892
	pr_info(DRIVER_NAME
3893
		": Secure Digital Host Controller Interface driver\n");
3894
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3895

3896
	return 0;
3897 3898 3899 3900 3901 3902 3903 3904 3905
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3906
module_param(debug_quirks, uint, 0444);
3907
module_param(debug_quirks2, uint, 0444);
3908

3909
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3910
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3911
MODULE_LICENSE("GPL");
3912

3913
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3914
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");