sdhci.c 115.5 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
2
/*
P
Pierre Ossman 已提交
3
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
4
 *
5
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
6
 *
7 8 9
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
10 11 12
 */

#include <linux/delay.h>
A
Adrian Hunter 已提交
13
#include <linux/ktime.h>
14
#include <linux/highmem.h>
15
#include <linux/io.h>
16
#include <linux/module.h>
17
#include <linux/dma-mapping.h>
18
#include <linux/slab.h>
19
#include <linux/scatterlist.h>
20
#include <linux/sizes.h>
21
#include <linux/swiotlb.h>
M
Marek Szyprowski 已提交
22
#include <linux/regulator/consumer.h>
23
#include <linux/pm_runtime.h>
24
#include <linux/of.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
40

41 42 43
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

44 45
#define MAX_TUNING_LOOP 40

46
static unsigned int debug_quirks = 0;
47
static unsigned int debug_quirks2;
48

49 50
static void sdhci_finish_data(struct sdhci_host *);

51
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
52

53
void sdhci_dumpregs(struct sdhci_host *host)
54
{
55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
81 82
	SDHCI_DUMP("ACmd stat: 0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_AUTO_CMD_STATUS),
83 84 85 86 87 88 89 90
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
91 92
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
93
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
94 95
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
96 97
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
98

99
	if (host->flags & SDHCI_USE_ADMA) {
100 101 102 103 104 105 106 107 108 109
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
110
	}
111

112
	SDHCI_DUMP("============================================\n");
113
}
114
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
115 116 117 118 119 120 121

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

C
Chunyan Zhang 已提交
122 123 124 125
static void sdhci_do_enable_v4_mode(struct sdhci_host *host)
{
	u16 ctrl2;

126
	ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
C
Chunyan Zhang 已提交
127 128 129 130
	if (ctrl2 & SDHCI_CTRL_V4_MODE)
		return;

	ctrl2 |= SDHCI_CTRL_V4_MODE;
131
	sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
C
Chunyan Zhang 已提交
132 133 134 135 136 137 138 139 140 141 142 143 144
}

/*
 * This can be called before sdhci_add_host() by Vendor's host controller
 * driver to enable v4 mode if supported.
 */
void sdhci_enable_v4_mode(struct sdhci_host *host)
{
	host->v4_mode = true;
	sdhci_do_enable_v4_mode(host);
}
EXPORT_SYMBOL_GPL(sdhci_enable_v4_mode);

145 146 147 148 149
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

150 151
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
152
	u32 present;
153

154
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
155
	    !mmc_card_is_removable(host->mmc))
156 157
		return;

158 159 160
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
161

162 163 164 165 166
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
167 168 169

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
170 171 172 173 174 175 176 177 178 179 180 181
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

198
void sdhci_reset(struct sdhci_host *host, u8 mask)
199
{
A
Adrian Hunter 已提交
200
	ktime_t timeout;
201

202
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
203

204
	if (mask & SDHCI_RESET_ALL) {
205
		host->clock = 0;
206 207 208 209
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
210

211
	/* Wait max 100 ms */
A
Adrian Hunter 已提交
212
	timeout = ktime_add_ms(ktime_get(), 100);
213 214

	/* hw clears the bit when it's done */
215 216 217 218 219 220
	while (1) {
		bool timedout = ktime_after(ktime_get(), timeout);

		if (!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask))
			break;
		if (timedout) {
221
			pr_err("%s: Reset 0x%x never completed.\n",
222 223 224 225
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
226
		udelay(10);
227
	}
228 229 230 231 232 233
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
234 235 236
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
237 238
			return;
	}
239

240
	host->ops->reset(host, mask);
241

242 243 244 245 246 247 248 249
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
250
	}
251 252
}

253
static void sdhci_set_default_irqs(struct sdhci_host *host)
254
{
255 256 257 258 259 260
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

261 262 263 264
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

265 266
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
267 268
}

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static void sdhci_config_dma(struct sdhci_host *host)
{
	u8 ctrl;
	u16 ctrl2;

	if (host->version < SDHCI_SPEC_200)
		return;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);

	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (!(host->flags & SDHCI_REQ_USE_DMA))
		goto out;

	/* Note if DMA Select is zero then SDMA is selected */
	if (host->flags & SDHCI_USE_ADMA)
		ctrl |= SDHCI_CTRL_ADMA32;

	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		/*
		 * If v4 mode, all supported DMA can be 64-bit addressing if
		 * controller supports 64-bit system address, otherwise only
		 * ADMA can support 64-bit addressing.
		 */
		if (host->v4_mode) {
			ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl2 |= SDHCI_CTRL_64BIT_ADDR;
			sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
		} else if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * Don't need to undo SDHCI_CTRL_ADMA32 in order to
			 * set SDHCI_CTRL_ADMA64.
			 */
			ctrl |= SDHCI_CTRL_ADMA64;
		}
	}

out:
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}

315 316 317 318 319 320 321 322 323
static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

C
Chunyan Zhang 已提交
324 325 326
	if (host->v4_mode)
		sdhci_do_enable_v4_mode(host);

327
	sdhci_set_default_irqs(host);
328

A
Adrian Hunter 已提交
329 330
	host->cqe_on = false;

331 332 333
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
334
		mmc->ops->set_ios(mmc, &mmc->ios);
335
	}
336
}
337

338 339
static void sdhci_reinit(struct sdhci_host *host)
{
340 341
	u32 cd = host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);

342
	sdhci_init(host, 0);
343
	sdhci_enable_card_detection(host);
344 345 346 347 348 349 350 351 352

	/*
	 * A change to the card detect bits indicates a change in present state,
	 * refer sdhci_set_card_detection(). A card detect interrupt might have
	 * been missed while the host controller was being reset, so trigger a
	 * rescan to check.
	 */
	if (cd != (host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT)))
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
353 354
}

355
static void __sdhci_led_activate(struct sdhci_host *host)
356 357 358
{
	u8 ctrl;

359 360 361
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return;

362
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
363
	ctrl |= SDHCI_CTRL_LED;
364
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
365 366
}

367
static void __sdhci_led_deactivate(struct sdhci_host *host)
368 369 370
{
	u8 ctrl;

371 372 373
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return;

374
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
375
	ctrl &= ~SDHCI_CTRL_LED;
376
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
377 378
}

379
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
380
static void sdhci_led_control(struct led_classdev *led,
381
			      enum led_brightness brightness)
382 383 384 385 386 387
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

388 389 390
	if (host->runtime_suspended)
		goto out;

391
	if (brightness == LED_OFF)
392
		__sdhci_led_deactivate(host);
393
	else
394
		__sdhci_led_activate(host);
395
out:
396 397
	spin_unlock_irqrestore(&host->lock, flags);
}
398 399 400 401 402

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

403 404 405
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return 0;

406 407 408 409 410 411 412 413 414 415 416 417 418
	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
419 420 421
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return;

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

454 455
#endif

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

478 479 480 481 482 483
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
484
static void sdhci_read_block_pio(struct sdhci_host *host)
485
{
486 487
	unsigned long flags;
	size_t blksize, len, chunk;
488
	u32 uninitialized_var(scratch);
489
	u8 *buf;
490

P
Pierre Ossman 已提交
491
	DBG("PIO reading\n");
492

P
Pierre Ossman 已提交
493
	blksize = host->data->blksz;
494
	chunk = 0;
495

496
	local_irq_save(flags);
497

P
Pierre Ossman 已提交
498
	while (blksize) {
F
Fabio Estevam 已提交
499
		BUG_ON(!sg_miter_next(&host->sg_miter));
500

501
		len = min(host->sg_miter.length, blksize);
502

503 504
		blksize -= len;
		host->sg_miter.consumed = len;
505

506
		buf = host->sg_miter.addr;
507

508 509
		while (len) {
			if (chunk == 0) {
510
				scratch = sdhci_readl(host, SDHCI_BUFFER);
511
				chunk = 4;
P
Pierre Ossman 已提交
512
			}
513 514 515 516 517 518 519

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
520
		}
P
Pierre Ossman 已提交
521
	}
522 523 524 525

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
526
}
527

P
Pierre Ossman 已提交
528 529
static void sdhci_write_block_pio(struct sdhci_host *host)
{
530 531 532 533
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
534

P
Pierre Ossman 已提交
535 536 537
	DBG("PIO writing\n");

	blksize = host->data->blksz;
538 539
	chunk = 0;
	scratch = 0;
540

541
	local_irq_save(flags);
542

P
Pierre Ossman 已提交
543
	while (blksize) {
F
Fabio Estevam 已提交
544
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
545

546 547 548 549 550 551
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
552

553 554 555 556 557 558 559 560
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
561
				sdhci_writel(host, scratch, SDHCI_BUFFER);
562 563
				chunk = 0;
				scratch = 0;
564 565 566
			}
		}
	}
567 568 569 570

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
571 572 573 574 575 576
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

577
	if (host->blocks == 0)
P
Pierre Ossman 已提交
578 579 580 581 582 583 584
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

585 586 587 588 589 590 591 592 593
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

594
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
595 596 597
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
598 599 600 601
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
602

603 604
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
605 606
			break;
	}
607

P
Pierre Ossman 已提交
608
	DBG("PIO transfer complete.\n");
609 610
}

611
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
612
				  struct mmc_data *data, int cookie)
613 614 615
{
	int sg_count;

616 617 618 619 620
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
621 622
		return data->sg_count;

623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
	/* Bounce write requests to the bounce buffer */
	if (host->bounce_buffer) {
		unsigned int length = data->blksz * data->blocks;

		if (length > host->bounce_buffer_size) {
			pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
			       mmc_hostname(host->mmc), length,
			       host->bounce_buffer_size);
			return -EIO;
		}
		if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
			/* Copy the data to the bounce buffer */
			sg_copy_to_buffer(data->sg, data->sg_len,
					  host->bounce_buffer,
					  length);
		}
		/* Switch ownership to the DMA */
		dma_sync_single_for_device(host->mmc->parent,
					   host->bounce_addr,
					   host->bounce_buffer_size,
					   mmc_get_dma_dir(data));
		/* Just a dummy value */
		sg_count = 1;
	} else {
		/* Just access the data directly from memory */
		sg_count = dma_map_sg(mmc_dev(host->mmc),
				      data->sg, data->sg_len,
				      mmc_get_dma_dir(data));
	}
652 653 654 655 656

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
657
	data->host_cookie = cookie;
658 659 660 661

	return sg_count;
}

662 663 664
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
665
	return kmap_atomic(sg_page(sg)) + sg->offset;
666 667 668 669
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
670
	kunmap_atomic(buffer);
671 672 673
	local_irq_restore(*flags);
}

674 675
void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
			   dma_addr_t addr, int len, unsigned int cmd)
B
Ben Dooks 已提交
676
{
677
	struct sdhci_adma2_64_desc *dma_desc = *desc;
B
Ben Dooks 已提交
678

679
	/* 32-bit and 64-bit descriptors have these members in same position */
680 681
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
682
	dma_desc->addr_lo = cpu_to_le32(lower_32_bits(addr));
683 684

	if (host->flags & SDHCI_USE_64_BIT_DMA)
685
		dma_desc->addr_hi = cpu_to_le32(upper_32_bits(addr));
686 687 688 689 690 691 692 693 694 695 696

	*desc += host->desc_sz;
}
EXPORT_SYMBOL_GPL(sdhci_adma_write_desc);

static inline void __sdhci_adma_write_desc(struct sdhci_host *host,
					   void **desc, dma_addr_t addr,
					   int len, unsigned int cmd)
{
	if (host->ops->adma_write_desc)
		host->ops->adma_write_desc(host, desc, addr, len, cmd);
697 698
	else
		sdhci_adma_write_desc(host, desc, addr, len, cmd);
B
Ben Dooks 已提交
699 700
}

701 702
static void sdhci_adma_mark_end(void *desc)
{
703
	struct sdhci_adma2_64_desc *dma_desc = desc;
704

705
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
706
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
707 708
}

709 710
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
711 712 713
{
	struct scatterlist *sg;
	unsigned long flags;
714 715 716 717
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
718 719 720 721 722 723

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

724
	host->sg_count = sg_count;
725

726
	desc = host->adma_table;
727 728 729 730 731 732 733 734 735
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
736 737 738
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
739 740
		 * alignment.
		 */
741 742
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
743 744 745 746 747 748 749
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
750
			/* tran, valid */
751 752
			__sdhci_adma_write_desc(host, &desc, align_addr,
						offset, ADMA2_TRAN_VALID);
753 754 755

			BUG_ON(offset > 65536);

756 757
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
758 759 760 761 762 763 764

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

765 766 767 768
		/* tran, valid */
		if (len)
			__sdhci_adma_write_desc(host, &desc, addr, len,
						ADMA2_TRAN_VALID);
769 770 771 772 773

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
774
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
775 776
	}

777
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
778
		/* Mark the last descriptor as the terminating descriptor */
779
		if (desc != host->adma_table) {
780
			desc -= host->desc_sz;
781
			sdhci_adma_mark_end(desc);
782 783
		}
	} else {
784
		/* Add a terminating entry - nop, end, valid */
785
		__sdhci_adma_write_desc(host, &desc, 0, 0, ADMA2_NOP_END_VALID);
786
	}
787 788 789 790 791 792 793
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
794
	void *align;
795 796 797
	char *buffer;
	unsigned long flags;

798 799
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
800

801 802 803 804 805 806
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
807

808 809
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
810
					    data->sg_len, DMA_FROM_DEVICE);
811

812
			align = host->align_buffer;
813

814 815 816 817 818 819 820 821
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
822

823 824
					align += SDHCI_ADMA2_ALIGN;
				}
825 826 827 828 829
			}
		}
	}
}

830 831 832 833 834 835 836
static void sdhci_set_adma_addr(struct sdhci_host *host, dma_addr_t addr)
{
	sdhci_writel(host, lower_32_bits(addr), SDHCI_ADMA_ADDRESS);
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		sdhci_writel(host, upper_32_bits(addr), SDHCI_ADMA_ADDRESS_HI);
}

837
static dma_addr_t sdhci_sdma_address(struct sdhci_host *host)
838 839 840 841 842 843 844
{
	if (host->bounce_buffer)
		return host->bounce_addr;
	else
		return sg_dma_address(host->data->sg);
}

845 846
static void sdhci_set_sdma_addr(struct sdhci_host *host, dma_addr_t addr)
{
847 848 849
	if (host->v4_mode)
		sdhci_set_adma_addr(host, addr);
	else
850 851 852
		sdhci_writel(host, addr, SDHCI_DMA_ADDRESS);
}

853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
static unsigned int sdhci_target_timeout(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 struct mmc_data *data)
{
	unsigned int target_timeout;

	/* timeout in us */
	if (!data) {
		target_timeout = cmd->busy_timeout * 1000;
	} else {
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000ULL * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
	}

	return target_timeout;
}

882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
static void sdhci_calc_sw_timeout(struct sdhci_host *host,
				  struct mmc_command *cmd)
{
	struct mmc_data *data = cmd->data;
	struct mmc_host *mmc = host->mmc;
	struct mmc_ios *ios = &mmc->ios;
	unsigned char bus_width = 1 << ios->bus_width;
	unsigned int blksz;
	unsigned int freq;
	u64 target_timeout;
	u64 transfer_time;

	target_timeout = sdhci_target_timeout(host, cmd, data);
	target_timeout *= NSEC_PER_USEC;

	if (data) {
		blksz = data->blksz;
		freq = host->mmc->actual_clock ? : host->clock;
		transfer_time = (u64)blksz * NSEC_PER_SEC * (8 / bus_width);
		do_div(transfer_time, freq);
		/* multiply by '2' to account for any unknowns */
		transfer_time = transfer_time * 2;
		/* calculate timeout for the entire data */
		host->data_timeout = data->blocks * target_timeout +
				     transfer_time;
	} else {
		host->data_timeout = target_timeout;
	}

	if (host->data_timeout)
		host->data_timeout += MMC_CMD_TRANSFER_TIME;
}

915 916
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
			     bool *too_big)
917
{
918
	u8 count;
919
	struct mmc_data *data;
920
	unsigned target_timeout, current_timeout;
921

922 923
	*too_big = true;

924 925 926 927 928 929
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
930
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
931
		return 0xE;
932

933 934 935 936 937
	/* Unspecified command, asume max */
	if (cmd == NULL)
		return 0xE;

	data = cmd->data;
938
	/* Unspecified timeout, assume max */
939
	if (!data && !cmd->busy_timeout)
940
		return 0xE;
941

942
	/* timeout in us */
943
	target_timeout = sdhci_target_timeout(host, cmd, data);
944

945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
965 966 967
		if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
			DBG("Too large timeout 0x%x requested for CMD%d!\n",
			    count, cmd->opcode);
968
		count = 0xE;
969 970
	} else {
		*too_big = false;
971 972
	}

973 974 975
	return count;
}

976 977 978 979 980 981
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
982
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
983
	else
984 985
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

986 987 988 989 990
	if (host->flags & (SDHCI_AUTO_CMD23 | SDHCI_AUTO_CMD12))
		host->ier |= SDHCI_INT_AUTO_CMD_ERR;
	else
		host->ier &= ~SDHCI_INT_AUTO_CMD_ERR;

991 992
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
993 994
}

995 996 997 998 999 1000 1001 1002 1003 1004
static void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
{
	if (enable)
		host->ier |= SDHCI_INT_DATA_TIMEOUT;
	else
		host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

1005
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1006 1007
{
	u8 count;
1008 1009 1010 1011

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
1012 1013 1014 1015 1016 1017
		bool too_big = false;

		count = sdhci_calc_timeout(host, cmd, &too_big);

		if (too_big &&
		    host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
1018
			sdhci_calc_sw_timeout(host, cmd);
1019 1020 1021 1022 1023
			sdhci_set_data_timeout_irq(host, false);
		} else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
			sdhci_set_data_timeout_irq(host, true);
		}

1024 1025 1026 1027
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

1028 1029
static void sdhci_initialize_data(struct sdhci_host *host,
				  struct mmc_data *data)
1030
{
1031 1032
	WARN_ON(host->data);

1033 1034 1035 1036 1037 1038 1039
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
1040
	host->data->bytes_xfered = 0;
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
}

static inline void sdhci_set_block_info(struct sdhci_host *host,
					struct mmc_data *data)
{
	/* Set the DMA boundary value and block size */
	sdhci_writew(host,
		     SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
		     SDHCI_BLOCK_SIZE);
	/*
	 * For Version 4.10 onwards, if v4 mode is enabled, 32-bit Block Count
	 * can be supported, in that case 16-bit block count register must be 0.
	 */
	if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
	    (host->quirks2 & SDHCI_QUIRK2_USE_32BIT_BLK_CNT)) {
		if (sdhci_readw(host, SDHCI_BLOCK_COUNT))
			sdhci_writew(host, 0, SDHCI_BLOCK_COUNT);
		sdhci_writew(host, data->blocks, SDHCI_32BIT_BLK_CNT);
	} else {
		sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
	struct mmc_data *data = cmd->data;

	sdhci_initialize_data(host, data);
1069

1070
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1071
		struct scatterlist *sg;
1072
		unsigned int length_mask, offset_mask;
1073
		int i;
1074

1075 1076 1077 1078 1079 1080 1081 1082 1083
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
1084
		length_mask = 0;
1085
		offset_mask = 0;
1086
		if (host->flags & SDHCI_USE_ADMA) {
1087
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
1088
				length_mask = 3;
1089 1090 1091 1092 1093 1094 1095
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
1096 1097
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
1098
				length_mask = 3;
1099 1100
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
1101 1102
		}

1103
		if (unlikely(length_mask | offset_mask)) {
1104
			for_each_sg(data->sg, sg, data->sg_len, i) {
1105
				if (sg->length & length_mask) {
1106
					DBG("Reverting to PIO because of transfer size (%d)\n",
1107
					    sg->length);
1108 1109 1110
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
1111
				if (sg->offset & offset_mask) {
1112
					DBG("Reverting to PIO because of bad alignment\n");
1113 1114 1115 1116 1117 1118 1119
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

1120
	if (host->flags & SDHCI_REQ_USE_DMA) {
1121
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);
1132
			sdhci_set_adma_addr(host, host->adma_addr);
1133
		} else {
1134
			WARN_ON(sg_cnt != 1);
1135
			sdhci_set_sdma_addr(host, sdhci_sdma_address(host));
1136 1137 1138
		}
	}

1139
	sdhci_config_dma(host);
1140

1141
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1142 1143 1144 1145 1146 1147 1148 1149
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1150
		host->blocks = data->blocks;
1151
	}
1152

1153 1154
	sdhci_set_transfer_irqs(host);

1155
	sdhci_set_block_info(host, data);
1156 1157
}

1158 1159 1160
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
1161 1162
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
1163 1164
}

1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201
static inline void sdhci_auto_cmd_select(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 u16 *mode)
{
	bool use_cmd12 = sdhci_auto_cmd12(host, cmd->mrq) &&
			 (cmd->opcode != SD_IO_RW_EXTENDED);
	bool use_cmd23 = cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23);
	u16 ctrl2;

	/*
	 * In case of Version 4.10 or later, use of 'Auto CMD Auto
	 * Select' is recommended rather than use of 'Auto CMD12
	 * Enable' or 'Auto CMD23 Enable'.
	 */
	if (host->version >= SDHCI_SPEC_410 && (use_cmd12 || use_cmd23)) {
		*mode |= SDHCI_TRNS_AUTO_SEL;

		ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (use_cmd23)
			ctrl2 |= SDHCI_CMD23_ENABLE;
		else
			ctrl2 &= ~SDHCI_CMD23_ENABLE;
		sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);

		return;
	}

	/*
	 * If we are sending CMD23, CMD12 never gets sent
	 * on successful completion (so no Auto-CMD12).
	 */
	if (use_cmd12)
		*mode |= SDHCI_TRNS_AUTO_CMD12;
	else if (use_cmd23)
		*mode |= SDHCI_TRNS_AUTO_CMD23;
}

1202
static void sdhci_set_transfer_mode(struct sdhci_host *host,
1203
	struct mmc_command *cmd)
1204
{
1205
	u16 mode = 0;
1206
	struct mmc_data *data = cmd->data;
1207

1208
	if (data == NULL) {
1209 1210
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
1211 1212 1213
			/* must not clear SDHCI_TRANSFER_MODE when tuning */
			if (cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
				sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1214
		} else {
1215
		/* clear Auto CMD settings for no data CMDs */
1216 1217
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1218
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1219
		}
1220
		return;
1221
	}
1222

1223 1224
	WARN_ON(!host->data);

1225 1226 1227
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

1228
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1229
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1230 1231
		sdhci_auto_cmd_select(host, cmd, &mode);
		if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23))
1232
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1233
	}
1234

1235 1236
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
1237
	if (host->flags & SDHCI_REQ_USE_DMA)
1238 1239
		mode |= SDHCI_TRNS_DMA;

1240
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1241 1242
}

1243 1244 1245 1246 1247
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
1248
		 (mrq->data && mrq->data->stop && mrq->data->stop->error) ||
1249 1250 1251
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

1252
static void sdhci_set_mrq_done(struct sdhci_host *host, struct mmc_request *mrq)
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
}

static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

	sdhci_set_mrq_done(host, mrq);
1288

1289 1290 1291 1292
	sdhci_del_timer(host, mrq);

	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
1293 1294
}

1295 1296
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
1297
	__sdhci_finish_mrq(host, mrq);
1298

1299
	queue_work(host->complete_wq, &host->complete_work);
1300 1301
}

1302 1303
static void sdhci_finish_data(struct sdhci_host *host)
{
1304 1305
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1306 1307

	host->data = NULL;
1308
	host->data_cmd = NULL;
1309

1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
	/*
	 * The controller needs a reset of internal state machines upon error
	 * conditions.
	 */
	if (data->error) {
		if (!host->cmd || host->cmd == data_cmd)
			sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

1320 1321 1322
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1323 1324

	/*
1325 1326 1327 1328 1329
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1330
	 */
1331 1332
	if (data->error)
		data->bytes_xfered = 0;
1333
	else
1334
		data->bytes_xfered = data->blksz * data->blocks;
1335

1336 1337
	/*
	 * Need to send CMD12 if -
Y
Yangbo Lu 已提交
1338
	 * a) open-ended multiblock transfer not using auto CMD12 (no CMD23)
1339 1340 1341
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
Y
Yangbo Lu 已提交
1342 1343
	    ((!data->mrq->sbc && !sdhci_auto_cmd12(host, data->mrq)) ||
	     data->error)) {
1344 1345 1346 1347 1348 1349
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
1350
			__sdhci_finish_mrq(host, data->mrq);
1351 1352 1353 1354 1355
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1356
	} else {
1357
		__sdhci_finish_mrq(host, data->mrq);
1358
	}
1359 1360
}

1361
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1362 1363
{
	int flags;
1364
	u32 mask;
1365
	unsigned long timeout;
1366 1367 1368

	WARN_ON(host->cmd);

1369 1370 1371
	/* Initially, a command has no error */
	cmd->error = 0;

1372 1373 1374 1375
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1376
	/* Wait max 10 ms */
1377
	timeout = 10;
1378 1379

	mask = SDHCI_CMD_INHIBIT;
1380
	if (sdhci_data_line_cmd(cmd))
1381 1382 1383 1384
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1385
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1386 1387
		mask &= ~SDHCI_DATA_INHIBIT;

1388
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1389
		if (timeout == 0) {
1390 1391
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1392
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1393
			cmd->error = -EIO;
1394
			sdhci_finish_mrq(host, cmd->mrq);
1395 1396
			return;
		}
1397 1398 1399
		timeout--;
		mdelay(1);
	}
1400 1401

	host->cmd = cmd;
1402
	host->data_timeout = 0;
1403
	if (sdhci_data_line_cmd(cmd)) {
1404 1405
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
1406
		sdhci_set_timeout(host, cmd);
1407
	}
1408

1409 1410
	if (cmd->data)
		sdhci_prepare_data(host, cmd);
1411

1412
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1413

1414
	sdhci_set_transfer_mode(host, cmd);
1415

1416
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1417
		pr_err("%s: Unsupported response type!\n",
1418
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1419
		cmd->error = -EINVAL;
1420
		sdhci_finish_mrq(host, cmd->mrq);
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1437 1438

	/* CMD19 is special in that the Data Present Select should be set */
1439 1440
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1441 1442
		flags |= SDHCI_CMD_DATA;

1443 1444 1445 1446 1447 1448 1449 1450 1451
	timeout = jiffies;
	if (host->data_timeout)
		timeout += nsecs_to_jiffies(host->data_timeout);
	else if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
	else
		timeout += 10 * HZ;
	sdhci_mod_timer(host, cmd->mrq, timeout);

1452
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1453
}
1454
EXPORT_SYMBOL_GPL(sdhci_send_command);
1455

1456 1457 1458 1459 1460 1461 1462 1463 1464
static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
{
	int i, reg;

	for (i = 0; i < 4; i++) {
		reg = SDHCI_RESPONSE + (3 - i) * 4;
		cmd->resp[i] = sdhci_readl(host, reg);
	}

1465 1466 1467
	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
		return;

1468 1469 1470 1471 1472 1473 1474 1475
	/* CRC is stripped so we need to do some shifting */
	for (i = 0; i < 4; i++) {
		cmd->resp[i] <<= 8;
		if (i != 3)
			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
	}
}

1476 1477
static void sdhci_finish_command(struct sdhci_host *host)
{
1478
	struct mmc_command *cmd = host->cmd;
1479

1480 1481 1482 1483
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1484
			sdhci_read_rsp_136(host, cmd);
1485
		} else {
1486
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1487 1488 1489
		}
	}

1490 1491 1492
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1503 1504
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1505 1506
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1507 1508
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1509 1510 1511 1512
			return;
		}
	}

1513
	/* Finished CMD23, now send actual command. */
1514 1515
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1516
	} else {
1517

1518 1519 1520
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1521

1522
		if (!cmd->data)
1523
			__sdhci_finish_mrq(host, cmd->mrq);
1524
	}
1525 1526
}

1527 1528
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1529
	u16 preset = 0;
1530

1531 1532
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1533 1534
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1535
	case MMC_TIMING_UHS_SDR25:
1536 1537
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1538
	case MMC_TIMING_UHS_SDR50:
1539 1540
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1541 1542
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1543 1544
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1545
	case MMC_TIMING_UHS_DDR50:
1546
	case MMC_TIMING_MMC_DDR52:
1547 1548
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1549 1550 1551
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1552 1553 1554 1555 1556 1557 1558 1559 1560
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1561 1562
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1563
{
1564
	int div = 0; /* Initialized for compiler warning */
1565
	int real_div = div, clk_mul = 1;
1566
	u16 clk = 0;
1567
	bool switch_base_clk = false;
1568

1569
	if (host->version >= SDHCI_SPEC_300) {
1570
		if (host->preset_enabled) {
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1588 1589 1590 1591 1592
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1593 1594 1595 1596 1597
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1617 1618 1619 1620 1621 1622 1623 1624 1625
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1626
			}
1627
			real_div = div;
1628
			div >>= 1;
1629 1630 1631
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1632 1633 1634
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1635
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1636 1637 1638
			if ((host->max_clk / div) <= clock)
				break;
		}
1639
		real_div = div;
1640
		div >>= 1;
1641 1642
	}

1643
clock_set:
1644
	if (real_div)
1645
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1646
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1647 1648
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1649 1650 1651 1652 1653

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1654
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1655
{
A
Adrian Hunter 已提交
1656
	ktime_t timeout;
1657

1658
	clk |= SDHCI_CLOCK_INT_EN;
1659
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1660

1661 1662
	/* Wait max 150 ms */
	timeout = ktime_add_ms(ktime_get(), 150);
1663 1664 1665 1666 1667 1668 1669
	while (1) {
		bool timedout = ktime_after(ktime_get(), timeout);

		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		if (clk & SDHCI_CLOCK_INT_STABLE)
			break;
		if (timedout) {
1670 1671
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1672 1673 1674
			sdhci_dumpregs(host);
			return;
		}
A
Adrian Hunter 已提交
1675
		udelay(10);
1676
	}
1677

1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
	if (host->version >= SDHCI_SPEC_410 && host->v4_mode) {
		clk |= SDHCI_CLOCK_PLL_EN;
		clk &= ~SDHCI_CLOCK_INT_STABLE;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

		/* Wait max 150 ms */
		timeout = ktime_add_ms(ktime_get(), 150);
		while (1) {
			bool timedout = ktime_after(ktime_get(), timeout);

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			if (clk & SDHCI_CLOCK_INT_STABLE)
				break;
			if (timedout) {
				pr_err("%s: PLL clock never stabilised.\n",
				       mmc_hostname(host->mmc));
				sdhci_dumpregs(host);
				return;
			}
			udelay(10);
		}
	}

1701
	clk |= SDHCI_CLOCK_CARD_EN;
1702
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1703
}
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1720
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1721

1722 1723
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1724
{
1725
	struct mmc_host *mmc = host->mmc;
1726 1727 1728 1729 1730 1731 1732 1733 1734

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1735 1736
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1737
{
1738
	u8 pwr = 0;
1739

1740 1741
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1742
		case MMC_VDD_165_195:
1743 1744 1745 1746 1747 1748 1749
		/*
		 * Without a regulator, SDHCI does not support 2.0v
		 * so we only get here if the driver deliberately
		 * added the 2.0v range to ocr_avail. Map it to 1.8v
		 * for the purpose of turning on the power.
		 */
		case MMC_VDD_20_21:
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1761 1762 1763
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1764 1765 1766 1767
		}
	}

	if (host->pwr == pwr)
1768
		return;
1769

1770 1771 1772
	host->pwr = pwr;

	if (pwr == 0) {
1773
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1774 1775
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1776 1777 1778 1779 1780 1781 1782
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1783

1784 1785 1786 1787 1788 1789 1790
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1791

1792
		pwr |= SDHCI_POWER_ON;
1793

1794
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1795

1796 1797
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1798

1799 1800 1801 1802 1803 1804 1805
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1806
}
1807
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1808

1809 1810
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1811
{
1812 1813
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1814
	else
1815
		sdhci_set_power_reg(host, mode, vdd);
1816
}
1817
EXPORT_SYMBOL_GPL(sdhci_set_power);
1818

1819 1820 1821 1822 1823 1824
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

A
Aapo Vienamo 已提交
1825
void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1826 1827
{
	struct sdhci_host *host;
1828
	int present;
1829 1830 1831 1832
	unsigned long flags;

	host = mmc_priv(mmc);

1833
	/* Firstly check card presence */
1834
	present = mmc->ops->get_cd(mmc);
1835

1836 1837
	spin_lock_irqsave(&host->lock, flags);

1838
	sdhci_led_activate(host);
1839

1840
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1841
		mrq->cmd->error = -ENOMEDIUM;
1842
		sdhci_finish_mrq(host, mrq);
1843
	} else {
1844
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1845 1846 1847
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1848
	}
1849 1850 1851

	spin_unlock_irqrestore(&host->lock, flags);
}
A
Aapo Vienamo 已提交
1852
EXPORT_SYMBOL_GPL(sdhci_request);
1853

1854 1855 1856 1857 1858 1859 1860
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1861
		ctrl |= SDHCI_CTRL_8BITBUS;
1862
	} else {
1863
		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1886
	else if (timing == MMC_TIMING_UHS_SDR25)
1887 1888 1889 1890 1891 1892
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1893 1894
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1895 1896 1897 1898
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1899
void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1900
{
1901
	struct sdhci_host *host = mmc_priv(mmc);
1902 1903
	u8 ctrl;

1904 1905 1906
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

A
Adrian Hunter 已提交
1907
	if (host->flags & SDHCI_DEVICE_DEAD) {
1908 1909
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1910
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1911 1912
		return;
	}
P
Pierre Ossman 已提交
1913

1914 1915 1916 1917 1918
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1919
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1920
		sdhci_reinit(host);
1921 1922
	}

1923
	if (host->version >= SDHCI_SPEC_300 &&
1924 1925
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1926 1927
		sdhci_enable_preset_value(host, false);

1928
	if (!ios->clock || ios->clock != host->clock) {
1929
		host->ops->set_clock(host, ios->clock);
1930
		host->clock = ios->clock;
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1943
	}
1944

1945 1946 1947 1948
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1949

1950 1951 1952
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1953
	host->ops->set_bus_width(host, ios->bus_width);
1954

1955
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1956

1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
		if (ios->timing == MMC_TIMING_SD_HS ||
		     ios->timing == MMC_TIMING_MMC_HS ||
		     ios->timing == MMC_TIMING_MMC_HS400 ||
		     ios->timing == MMC_TIMING_MMC_HS200 ||
		     ios->timing == MMC_TIMING_MMC_DDR52 ||
		     ios->timing == MMC_TIMING_UHS_SDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR104 ||
		     ios->timing == MMC_TIMING_UHS_DDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR25)
			ctrl |= SDHCI_CTRL_HISPD;
		else
			ctrl &= ~SDHCI_CTRL_HISPD;
	}
1971

1972
	if (host->version >= SDHCI_SPEC_300) {
1973 1974
		u16 clk, ctrl_2;

1975
		if (!host->preset_enabled) {
1976
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1977 1978 1979 1980
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1981
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1982 1983 1984
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1985 1986
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1987 1988
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1989 1990 1991
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1992 1993
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1994 1995
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1996 1997

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
2014
			host->ops->set_clock(host, host->clock);
2015
		}
2016 2017 2018 2019 2020 2021

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

2022
		host->ops->set_uhs_signaling(host, ios->timing);
2023
		host->timing = ios->timing;
2024

2025 2026 2027 2028 2029
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
2030 2031
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
2032 2033 2034 2035 2036 2037 2038 2039
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

2040
		/* Re-enable SD Clock */
2041
		host->ops->set_clock(host, host->clock);
2042 2043
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2044

2045 2046 2047 2048 2049
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
2050
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
2051
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
2052
}
2053
EXPORT_SYMBOL_GPL(sdhci_set_ios);
2054

2055
static int sdhci_get_cd(struct mmc_host *mmc)
2056 2057
{
	struct sdhci_host *host = mmc_priv(mmc);
2058
	int gpio_cd = mmc_gpio_get_cd(mmc);
2059 2060 2061 2062

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

2063
	/* If nonremovable, assume that the card is always present. */
2064
	if (!mmc_card_is_removable(host->mmc))
2065 2066
		return 1;

2067 2068 2069 2070
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
2071
	if (gpio_cd >= 0)
2072 2073
		return !!gpio_cd;

2074 2075 2076 2077
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

2078 2079 2080 2081
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

2082
static int sdhci_check_ro(struct sdhci_host *host)
2083 2084
{
	unsigned long flags;
2085
	int is_readonly;
2086 2087 2088

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
2089
	if (host->flags & SDHCI_DEVICE_DEAD)
2090 2091 2092
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
2093 2094
	else if (mmc_can_gpio_ro(host->mmc))
		is_readonly = mmc_gpio_get_ro(host->mmc);
P
Pierre Ossman 已提交
2095
	else
2096 2097
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
2098 2099 2100

	spin_unlock_irqrestore(&host->lock, flags);

2101 2102 2103
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
2104 2105
}

2106 2107
#define SAMPLE_COUNT	5

2108
static int sdhci_get_ro(struct mmc_host *mmc)
2109
{
2110
	struct sdhci_host *host = mmc_priv(mmc);
2111 2112 2113
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
2114
		return sdhci_check_ro(host);
2115 2116 2117

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
2118
		if (sdhci_check_ro(host)) {
2119 2120 2121 2122 2123 2124 2125 2126
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

2127 2128 2129 2130 2131 2132 2133 2134
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

2135 2136
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
2137
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
2138
		if (enable)
2139
			host->ier |= SDHCI_INT_CARD_INT;
2140
		else
2141 2142 2143 2144
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2145
	}
2146 2147
}

2148
void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
2149 2150 2151
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
2152

2153 2154 2155
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

2156 2157
	spin_lock_irqsave(&host->lock, flags);
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
2158
	spin_unlock_irqrestore(&host->lock, flags);
2159 2160 2161

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
P
Pierre Ossman 已提交
2162
}
2163
EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
P
Pierre Ossman 已提交
2164

2165 2166 2167 2168 2169 2170
static void sdhci_ack_sdio_irq(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
2171
	sdhci_enable_sdio_irq_nolock(host, true);
2172 2173 2174
	spin_unlock_irqrestore(&host->lock, flags);
}

2175 2176
int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
				      struct mmc_ios *ios)
2177
{
2178
	struct sdhci_host *host = mmc_priv(mmc);
2179
	u16 ctrl;
2180
	int ret;
2181

2182 2183 2184 2185 2186 2187
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
2188

2189 2190
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

2191
	switch (ios->signal_voltage) {
2192
	case MMC_SIGNAL_VOLTAGE_330:
2193 2194
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
2195 2196 2197
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2198

2199
		if (!IS_ERR(mmc->supply.vqmmc)) {
2200
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2201
			if (ret) {
J
Joe Perches 已提交
2202 2203
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
2204 2205 2206 2207 2208
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
2209

2210 2211 2212 2213
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
2214

2215
		pr_warn("%s: 3.3V regulator output did not become stable\n",
J
Joe Perches 已提交
2216
			mmc_hostname(mmc));
2217 2218 2219

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
2220 2221
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
2222
		if (!IS_ERR(mmc->supply.vqmmc)) {
2223
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2224
			if (ret) {
J
Joe Perches 已提交
2225 2226
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
2227 2228 2229
				return -EIO;
			}
		}
2230 2231 2232 2233 2234

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
2235 2236
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2237

2238 2239 2240 2241
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

2242 2243 2244 2245
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
2246

2247
		pr_warn("%s: 1.8V regulator output did not become stable\n",
J
Joe Perches 已提交
2248
			mmc_hostname(mmc));
2249

2250 2251
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
2252 2253
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
2254
		if (!IS_ERR(mmc->supply.vqmmc)) {
2255
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2256
			if (ret) {
J
Joe Perches 已提交
2257 2258
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
2259
				return -EIO;
2260 2261
			}
		}
2262
		return 0;
2263
	default:
2264 2265
		/* No signal voltage switch required */
		return 0;
2266
	}
2267
}
2268
EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
2269

2270 2271 2272 2273 2274
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

2275
	/* Check whether DAT[0] is 0 */
2276 2277
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

2278
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
2279 2280
}

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

2293
void sdhci_start_tuning(struct sdhci_host *host)
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}
2316
EXPORT_SYMBOL_GPL(sdhci_start_tuning);
2317

2318
void sdhci_end_tuning(struct sdhci_host *host)
2319 2320 2321 2322
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}
2323
EXPORT_SYMBOL_GPL(sdhci_end_tuning);
2324

2325
void sdhci_reset_tuning(struct sdhci_host *host)
2326 2327 2328 2329 2330 2331 2332 2333
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}
2334
EXPORT_SYMBOL_GPL(sdhci_reset_tuning);
2335

2336
void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}
2347
EXPORT_SYMBOL_GPL(sdhci_abort_tuning);
2348 2349 2350 2351 2352 2353 2354 2355

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2356
void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2357 2358
{
	struct mmc_host *mmc = host->mmc;
2359 2360
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2361
	unsigned long flags;
2362
	u32 b = host->sdma_boundary;
2363 2364

	spin_lock_irqsave(&host->lock, flags);
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2376 2377
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2378
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2379
	else
2380
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}
2405
EXPORT_SYMBOL_GPL(sdhci_send_tuning);
2406

Y
Yinbo Zhu 已提交
2407
static int __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
A
Adrian Hunter 已提交
2408 2409 2410 2411 2412
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
2413
	 * of loops reaches tuning loop count.
A
Adrian Hunter 已提交
2414
	 */
2415
	for (i = 0; i < host->tuning_loop_count; i++) {
A
Adrian Hunter 已提交
2416 2417
		u16 ctrl;

2418
		sdhci_send_tuning(host, opcode);
A
Adrian Hunter 已提交
2419 2420

		if (!host->tuning_done) {
2421 2422
			pr_debug("%s: Tuning timeout, falling back to fixed sampling clock\n",
				 mmc_hostname(host->mmc));
2423
			sdhci_abort_tuning(host, opcode);
Y
Yinbo Zhu 已提交
2424
			return -ETIMEDOUT;
A
Adrian Hunter 已提交
2425 2426
		}

2427 2428 2429 2430
		/* Spec does not require a delay between tuning cycles */
		if (host->tuning_delay > 0)
			mdelay(host->tuning_delay);

A
Adrian Hunter 已提交
2431 2432 2433
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
Y
Yinbo Zhu 已提交
2434
				return 0; /* Success! */
A
Adrian Hunter 已提交
2435 2436 2437 2438 2439 2440 2441 2442
			break;
		}

	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
Y
Yinbo Zhu 已提交
2443
	return -EAGAIN;
A
Adrian Hunter 已提交
2444 2445
}

2446
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2447
{
2448
	struct sdhci_host *host = mmc_priv(mmc);
2449
	int err = 0;
2450
	unsigned int tuning_count = 0;
2451
	bool hs400_tuning;
2452

2453 2454
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2455 2456 2457
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2458
	/*
W
Weijun Yang 已提交
2459 2460 2461
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2462 2463
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2464
	 */
2465
	switch (host->timing) {
2466
	/* HS400 tuning is done in HS200 mode */
2467
	case MMC_TIMING_MMC_HS400:
2468
		err = -EINVAL;
2469
		goto out;
2470

2471
	case MMC_TIMING_MMC_HS200:
2472 2473 2474 2475 2476 2477 2478 2479
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2480
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
2481
	case MMC_TIMING_UHS_DDR50:
2482 2483 2484
		break;

	case MMC_TIMING_UHS_SDR50:
2485
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2486 2487 2488 2489
			break;
		/* FALLTHROUGH */

	default:
2490
		goto out;
2491 2492
	}

2493
	if (host->ops->platform_execute_tuning) {
2494
		err = host->ops->platform_execute_tuning(host, opcode);
2495
		goto out;
2496 2497
	}

A
Adrian Hunter 已提交
2498
	host->mmc->retune_period = tuning_count;
2499

2500 2501 2502
	if (host->tuning_delay < 0)
		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;

A
Adrian Hunter 已提交
2503
	sdhci_start_tuning(host);
2504

Y
Yinbo Zhu 已提交
2505
	host->tuning_err = __sdhci_execute_tuning(host, opcode);
2506

2507
	sdhci_end_tuning(host);
2508
out:
2509
	host->flags &= ~SDHCI_HS400_TUNING;
A
Adrian Hunter 已提交
2510

2511 2512
	return err;
}
2513
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2514

2515
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2516 2517 2518 2519 2520 2521 2522 2523 2524
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2525 2526 2527 2528 2529 2530 2531 2532
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2533
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2534 2535 2536 2537 2538 2539 2540

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2541
	}
2542 2543
}

2544 2545 2546 2547 2548 2549
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2550
	if (data->host_cookie != COOKIE_UNMAPPED)
2551
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2552
			     mmc_get_dma_dir(data));
2553 2554

	data->host_cookie = COOKIE_UNMAPPED;
2555 2556
}

2557
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2558 2559 2560
{
	struct sdhci_host *host = mmc_priv(mmc);

2561
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2562

2563 2564 2565 2566 2567 2568
	/*
	 * No pre-mapping in the pre hook if we're using the bounce buffer,
	 * for that we would need two bounce buffers since one buffer is
	 * in flight when this is getting called.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
2569
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2570 2571
}

2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2585
static void sdhci_card_event(struct mmc_host *mmc)
2586
{
2587
	struct sdhci_host *host = mmc_priv(mmc);
2588
	unsigned long flags;
2589
	int present;
2590

2591 2592 2593 2594
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2595
	present = mmc->ops->get_cd(mmc);
2596

2597 2598
	spin_lock_irqsave(&host->lock, flags);

2599 2600
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2601
		pr_err("%s: Card removed during transfer!\n",
2602
			mmc_hostname(host->mmc));
2603
		pr_err("%s: Resetting controller.\n",
2604
			mmc_hostname(host->mmc));
2605

2606 2607
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2608

2609
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2610 2611 2612
	}

	spin_unlock_irqrestore(&host->lock, flags);
2613 2614 2615 2616
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2617 2618
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2619
	.set_ios	= sdhci_set_ios,
2620
	.get_cd		= sdhci_get_cd,
2621 2622 2623
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
2624
	.ack_sdio_irq    = sdhci_ack_sdio_irq,
2625
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2626
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2627 2628
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2629
	.card_busy	= sdhci_card_busy,
2630 2631 2632 2633
};

/*****************************************************************************\
 *                                                                           *
2634
 * Request done                                                              *
2635 2636 2637
 *                                                                           *
\*****************************************************************************/

2638
static bool sdhci_request_done(struct sdhci_host *host)
2639 2640 2641
{
	unsigned long flags;
	struct mmc_request *mrq;
2642
	int i;
2643

2644 2645
	spin_lock_irqsave(&host->lock, flags);

2646 2647
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2648
		if (mrq)
2649
			break;
2650
	}
2651

2652 2653 2654 2655
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2656

2657 2658 2659 2660 2661 2662 2663 2664 2665
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
			if (host->bounce_buffer) {
				/*
				 * On reads, copy the bounced data into the
				 * sglist
				 */
				if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
					unsigned int length = data->bytes_xfered;

					if (length > host->bounce_buffer_size) {
						pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
						       mmc_hostname(host->mmc),
						       host->bounce_buffer_size,
						       data->bytes_xfered);
						/* Cap it down and continue */
						length = host->bounce_buffer_size;
					}
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						DMA_FROM_DEVICE);
					sg_copy_from_buffer(data->sg,
						data->sg_len,
						host->bounce_buffer,
						length);
				} else {
					/* No copying, just switch ownership */
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						mmc_get_dma_dir(data));
				}
			} else {
				/* Unmap the raw data */
				dma_unmap_sg(mmc_dev(host->mmc), data->sg,
					     data->sg_len,
					     mmc_get_dma_dir(data));
			}
2705 2706 2707 2708
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2709 2710 2711 2712
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2713
	if (sdhci_needs_reset(host, mrq)) {
2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2725
		/* Some controllers need this kick or reset won't work here */
2726
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2727
			/* This is to force an update */
2728
			host->ops->set_clock(host, host->clock);
2729 2730 2731

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2732 2733
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2734 2735

		host->pending_reset = false;
2736 2737
	}

2738 2739
	host->mrqs_done[i] = NULL;

2740 2741 2742
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2743 2744 2745 2746

	return false;
}

2747
static void sdhci_complete_work(struct work_struct *work)
2748
{
2749 2750
	struct sdhci_host *host = container_of(work, struct sdhci_host,
					       complete_work);
2751 2752 2753

	while (!sdhci_request_done(host))
		;
2754 2755
}

2756
static void sdhci_timeout_timer(struct timer_list *t)
2757 2758 2759 2760
{
	struct sdhci_host *host;
	unsigned long flags;

2761
	host = from_timer(host, t, timer);
2762 2763 2764

	spin_lock_irqsave(&host->lock, flags);

2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	spin_unlock_irqrestore(&host->lock, flags);
}

2777
static void sdhci_timeout_data_timer(struct timer_list *t)
2778 2779 2780 2781
{
	struct sdhci_host *host;
	unsigned long flags;

2782
	host = from_timer(host, t, data_timer);
2783 2784 2785 2786 2787

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2788 2789
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2790 2791 2792
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2793
			host->data->error = -ETIMEDOUT;
2794
			sdhci_finish_data(host);
2795
			queue_work(host->complete_wq, &host->complete_work);
2796 2797 2798
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2799
		} else {
2800 2801
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2814
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *intmask_p)
2815
{
2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830
	/* Handle auto-CMD12 error */
	if (intmask & SDHCI_INT_AUTO_CMD_ERR && host->data_cmd) {
		struct mmc_request *mrq = host->data_cmd->mrq;
		u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
		int data_err_bit = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
				   SDHCI_INT_DATA_TIMEOUT :
				   SDHCI_INT_DATA_CRC;

		/* Treat auto-CMD12 error the same as data error */
		if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
			*intmask_p |= data_err_bit;
			return;
		}
	}

2831
	if (!host->cmd) {
2832 2833 2834 2835 2836 2837 2838
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2839 2840
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2841 2842 2843 2844
		sdhci_dumpregs(host);
		return;
	}

2845 2846 2847 2848 2849 2850
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2851

2852
		/* Treat data command CRC error the same as data CRC error */
2853 2854 2855 2856
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
2857
			*intmask_p |= SDHCI_INT_DATA_CRC;
2858 2859 2860
			return;
		}

2861
		__sdhci_finish_mrq(host, host->cmd->mrq);
2862 2863 2864
		return;
	}

2865 2866 2867 2868 2869 2870 2871 2872 2873 2874
	/* Handle auto-CMD23 error */
	if (intmask & SDHCI_INT_AUTO_CMD_ERR) {
		struct mmc_request *mrq = host->cmd->mrq;
		u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
		int err = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
			  -ETIMEDOUT :
			  -EILSEQ;

		if (mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mrq->sbc->error = err;
2875
			__sdhci_finish_mrq(host, mrq);
2876 2877 2878 2879
			return;
		}
	}

2880
	if (intmask & SDHCI_INT_RESPONSE)
2881
		sdhci_finish_command(host);
2882 2883
}

2884
static void sdhci_adma_show_error(struct sdhci_host *host)
2885
{
2886
	void *desc = host->adma_table;
2887
	dma_addr_t dma = host->adma_addr;
2888 2889 2890 2891

	sdhci_dumpregs(host);

	while (true) {
2892 2893 2894
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
2895 2896 2897
			SDHCI_DUMP("%08llx: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    (unsigned long long)dma,
			    le32_to_cpu(dma_desc->addr_hi),
2898 2899 2900 2901
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
2902 2903 2904
			SDHCI_DUMP("%08llx: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    (unsigned long long)dma,
			    le32_to_cpu(dma_desc->addr_lo),
2905 2906
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2907

2908
		desc += host->desc_sz;
2909
		dma += host->desc_sz;
2910

2911
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2912 2913 2914 2915
			break;
	}
}

2916 2917
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2918
	u32 command;
2919

2920 2921
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2922 2923 2924
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2925 2926 2927 2928 2929 2930
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2931
	if (!host->data) {
2932 2933
		struct mmc_command *data_cmd = host->data_cmd;

2934
		/*
2935 2936 2937
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2938
		 */
2939
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2940
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2941
				host->data_cmd = NULL;
2942
				data_cmd->error = -ETIMEDOUT;
2943
				__sdhci_finish_mrq(host, data_cmd->mrq);
2944 2945
				return;
			}
2946
			if (intmask & SDHCI_INT_DATA_END) {
2947
				host->data_cmd = NULL;
2948 2949 2950 2951 2952
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2953 2954 2955
				if (host->cmd == data_cmd)
					return;

2956
				__sdhci_finish_mrq(host, data_cmd->mrq);
2957 2958 2959
				return;
			}
		}
2960

2961 2962 2963 2964 2965 2966 2967 2968
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2969 2970
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2971 2972 2973 2974 2975 2976
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2977
		host->data->error = -ETIMEDOUT;
2978 2979 2980 2981 2982
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2983
		host->data->error = -EILSEQ;
2984
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2985 2986
		pr_err("%s: ADMA error: 0x%08x\n", mmc_hostname(host->mmc),
		       intmask);
2987
		sdhci_adma_show_error(host);
2988
		host->data->error = -EIO;
2989 2990
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2991
	}
2992

P
Pierre Ossman 已提交
2993
	if (host->data->error)
2994 2995
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2996
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2997 2998
			sdhci_transfer_pio(host);

2999 3000 3001 3002
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
3003 3004 3005 3006
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
3007
		 */
3008
		if (intmask & SDHCI_INT_DMA_END) {
3009
			dma_addr_t dmastart, dmanow;
3010 3011

			dmastart = sdhci_sdma_address(host);
3012 3013 3014 3015 3016
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
3017
				~((dma_addr_t)SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
3018 3019
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
3020 3021 3022
			DBG("DMA base %pad, transferred 0x%06x bytes, next %pad\n",
			    &dmastart, host->data->bytes_xfered, &dmanow);
			sdhci_set_sdma_addr(host, dmanow);
3023
		}
3024

3025
		if (intmask & SDHCI_INT_DATA_END) {
3026
			if (host->cmd == host->data_cmd) {
3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
3037 3038 3039
	}
}

3040 3041 3042 3043 3044 3045 3046 3047 3048 3049
static inline bool sdhci_defer_done(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
	struct mmc_data *data = mrq->data;

	return host->pending_reset ||
	       ((host->flags & SDHCI_REQ_USE_DMA) && data &&
		data->host_cookie == COOKIE_MAPPED);
}

3050
static irqreturn_t sdhci_irq(int irq, void *dev_id)
3051
{
3052
	struct mmc_request *mrqs_done[SDHCI_MAX_MRQS] = {0};
3053
	irqreturn_t result = IRQ_NONE;
3054
	struct sdhci_host *host = dev_id;
3055
	u32 intmask, mask, unexpected = 0;
3056
	int max_loops = 16;
3057
	int i;
3058 3059 3060

	spin_lock(&host->lock);

3061
	if (host->runtime_suspended) {
3062
		spin_unlock(&host->lock);
3063
		return IRQ_NONE;
3064 3065
	}

3066
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3067
	if (!intmask || intmask == 0xffffffff) {
3068 3069 3070 3071
		result = IRQ_NONE;
		goto out;
	}

3072
	do {
A
Adrian Hunter 已提交
3073 3074 3075 3076 3077 3078 3079 3080
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

3081 3082 3083 3084
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
3085

3086 3087 3088
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
3089

3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
3101 3102 3103 3104 3105 3106
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3107 3108 3109

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
3110 3111 3112 3113

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
3114
		}
3115

3116
		if (intmask & SDHCI_INT_CMD_MASK)
3117
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK, &intmask);
3118

3119 3120
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
3121

3122 3123 3124
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
3125

3126 3127 3128
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

3129 3130
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
3131
			sdhci_enable_sdio_irq_nolock(host, false);
3132
			sdio_signal_irq(host->mmc);
3133
		}
P
Pierre Ossman 已提交
3134

3135 3136 3137
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
3138
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
3139

3140 3141 3142 3143
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
A
Adrian Hunter 已提交
3144
cont:
3145 3146
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
3147

3148 3149
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
3150 3151 3152 3153 3154 3155 3156 3157 3158

	/* Determine if mrqs can be completed immediately */
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		struct mmc_request *mrq = host->mrqs_done[i];

		if (!mrq)
			continue;

		if (sdhci_defer_done(host, mrq)) {
3159
			result = IRQ_WAKE_THREAD;
3160 3161 3162 3163 3164
		} else {
			mrqs_done[i] = mrq;
			host->mrqs_done[i] = NULL;
		}
	}
3165 3166 3167
out:
	spin_unlock(&host->lock);

3168 3169 3170 3171 3172 3173
	/* Process mrqs ready for immediate completion */
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (mrqs_done[i])
			mmc_request_done(host->mmc, mrqs_done[i]);
	}

3174 3175 3176 3177 3178
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
3179

3180 3181 3182
	return result;
}

3183 3184 3185 3186 3187 3188
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

3189 3190 3191
	while (!sdhci_request_done(host))
		;

3192 3193 3194 3195 3196
	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

3197
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3198 3199 3200 3201
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
3202 3203
	}

3204
	return IRQ_HANDLED;
3205 3206
}

3207 3208 3209 3210 3211 3212 3213
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
3214 3215 3216 3217 3218 3219 3220 3221

static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
{
	return mmc_card_is_removable(host->mmc) &&
	       !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	       !mmc_can_gpio_cd(host->mmc);
}

3222 3223 3224 3225 3226 3227 3228 3229
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
3230
static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3231
{
3232 3233 3234 3235
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
		  SDHCI_WAKE_ON_INT;
	u32 irq_val = 0;
	u8 wake_val = 0;
K
Kevin Liu 已提交
3236 3237
	u8 val;

3238
	if (sdhci_cd_irq_can_wakeup(host)) {
3239 3240
		wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
		irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
3241
	}
3242

3243 3244 3245 3246 3247 3248 3249
	if (mmc_card_wake_sdio_irq(host->mmc)) {
		wake_val |= SDHCI_WAKE_ON_INT;
		irq_val |= SDHCI_INT_CARD_INT;
	}

	if (!irq_val)
		return false;
3250 3251 3252 3253

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	val |= wake_val;
K
Kevin Liu 已提交
3254
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3255

3256
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3257 3258 3259 3260

	host->irq_wake_enabled = !enable_irq_wake(host->irq);

	return host->irq_wake_enabled;
K
Kevin Liu 已提交
3261 3262
}

3263
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
3264 3265 3266 3267 3268 3269 3270 3271
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3272 3273 3274 3275

	disable_irq_wake(host->irq);

	host->irq_wake_enabled = false;
K
Kevin Liu 已提交
3276
}
3277

3278
int sdhci_suspend_host(struct sdhci_host *host)
3279
{
3280 3281
	sdhci_disable_card_detection(host);

3282
	mmc_retune_timer_stop(host->mmc);
3283

3284 3285
	if (!device_may_wakeup(mmc_dev(host->mmc)) ||
	    !sdhci_enable_irq_wakeups(host)) {
3286 3287 3288
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
3289 3290
		free_irq(host->irq, host);
	}
3291

3292
	return 0;
3293 3294
}

3295
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3296

3297 3298
int sdhci_resume_host(struct sdhci_host *host)
{
3299
	struct mmc_host *mmc = host->mmc;
3300
	int ret = 0;
3301

3302
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3303 3304 3305
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
3306

3307 3308 3309 3310 3311 3312
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
3313
		mmc->ops->set_ios(mmc, &mmc->ios);
3314 3315 3316
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
	}
3317

3318 3319 3320
	if (host->irq_wake_enabled) {
		sdhci_disable_irq_wakeups(host);
	} else {
3321 3322 3323 3324 3325 3326 3327
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	}

3328 3329
	sdhci_enable_card_detection(host);

3330
	return ret;
3331 3332
}

3333
EXPORT_SYMBOL_GPL(sdhci_resume_host);
3334 3335 3336 3337 3338

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

3339
	mmc_retune_timer_stop(host->mmc);
3340 3341

	spin_lock_irqsave(&host->lock, flags);
3342 3343 3344
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3345 3346
	spin_unlock_irqrestore(&host->lock, flags);

3347
	synchronize_hardirq(host->irq);
3348 3349 3350 3351 3352

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

3353
	return 0;
3354 3355 3356
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

3357
int sdhci_runtime_resume_host(struct sdhci_host *host, int soft_reset)
3358
{
3359
	struct mmc_host *mmc = host->mmc;
3360
	unsigned long flags;
3361
	int host_flags = host->flags;
3362 3363 3364 3365 3366 3367

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

3368
	sdhci_init(host, soft_reset);
3369

3370 3371
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
	    mmc->ios.power_mode != MMC_POWER_OFF) {
3372 3373 3374 3375 3376
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
3377

3378 3379 3380 3381 3382 3383
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
3384

3385 3386 3387 3388
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
3389

3390 3391 3392 3393 3394
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
3395
	if (sdio_irq_claimed(mmc))
3396 3397 3398 3399 3400 3401 3402
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

3403
	return 0;
3404 3405 3406
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

3407
#endif /* CONFIG_PM */
3408

A
Adrian Hunter 已提交
3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
3425 3426 3427 3428 3429 3430 3431 3432
	/*
	 * Host from V4.10 supports ADMA3 DMA type.
	 * ADMA3 performs integrated descriptor which is more suitable
	 * for cmd queuing to fetch both command and transfer descriptors.
	 */
	if (host->v4_mode && (host->caps1 & SDHCI_CAN_DO_ADMA3))
		ctrl |= SDHCI_CTRL_ADMA3;
	else if (host->flags & SDHCI_USE_64_BIT_DMA)
A
Adrian Hunter 已提交
3433 3434 3435 3436 3437
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

3438
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
A
Adrian Hunter 已提交
3439 3440 3441
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
3442
	sdhci_set_timeout(host, NULL);
A
Adrian Hunter 已提交
3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3527 3528
/*****************************************************************************\
 *                                                                           *
3529
 * Device allocation/registration                                            *
3530 3531 3532
 *                                                                           *
\*****************************************************************************/

3533 3534
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3535 3536 3537 3538
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3539
	WARN_ON(dev == NULL);
3540

3541
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3542
	if (!mmc)
3543
		return ERR_PTR(-ENOMEM);
3544 3545 3546

	host = mmc_priv(mmc);
	host->mmc = mmc;
3547 3548
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3549

3550 3551
	host->flags = SDHCI_SIGNALING_330;

A
Adrian Hunter 已提交
3552 3553 3554
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3555
	host->tuning_delay = -1;
3556
	host->tuning_loop_count = MAX_TUNING_LOOP;
3557

3558 3559
	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;

3560 3561 3562 3563 3564 3565 3566
	/*
	 * The DMA table descriptor count is calculated as the maximum
	 * number of segments times 2, to allow for an alignment
	 * descriptor for each segment, plus 1 for a nop end descriptor.
	 */
	host->adma_table_cnt = SDHCI_MAX_SEGS * 2 + 1;

3567 3568
	return host;
}
3569

3570
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3571

3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3602 3603
void __sdhci_read_caps(struct sdhci_host *host, const u16 *ver,
		       const u32 *caps, const u32 *caps1)
3604 3605
{
	u16 v;
3606 3607
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

C
Chunyan Zhang 已提交
3622 3623 3624
	if (host->v4_mode)
		sdhci_do_enable_v4_mode(host);

3625 3626 3627 3628 3629
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3630 3631 3632 3633 3634 3635
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3636 3637 3638 3639 3640 3641 3642
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3643 3644 3645 3646

	if (host->version < SDHCI_SPEC_300)
		return;

3647 3648 3649 3650 3651 3652 3653
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3654 3655 3656
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3657
static void sdhci_allocate_bounce_buffer(struct sdhci_host *host)
3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
{
	struct mmc_host *mmc = host->mmc;
	unsigned int max_blocks;
	unsigned int bounce_size;
	int ret;

	/*
	 * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
	 * has diminishing returns, this is probably because SD/MMC
	 * cards are usually optimized to handle this size of requests.
	 */
	bounce_size = SZ_64K;
	/*
	 * Adjust downwards to maximum request size if this is less
	 * than our segment size, else hammer down the maximum
	 * request size to the maximum buffer size.
	 */
	if (mmc->max_req_size < bounce_size)
		bounce_size = mmc->max_req_size;
	max_blocks = bounce_size / 512;

	/*
	 * When we just support one segment, we can get significant
	 * speedups by the help of a bounce buffer to group scattered
	 * reads/writes together.
	 */
	host->bounce_buffer = devm_kmalloc(mmc->parent,
					   bounce_size,
					   GFP_KERNEL);
	if (!host->bounce_buffer) {
		pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
		       mmc_hostname(mmc),
		       bounce_size);
		/*
		 * Exiting with zero here makes sure we proceed with
		 * mmc->max_segs == 1.
		 */
3695
		return;
3696 3697 3698 3699 3700 3701 3702 3703 3704
	}

	host->bounce_addr = dma_map_single(mmc->parent,
					   host->bounce_buffer,
					   bounce_size,
					   DMA_BIDIRECTIONAL);
	ret = dma_mapping_error(mmc->parent, host->bounce_addr);
	if (ret)
		/* Again fall back to max_segs == 1 */
3705
		return;
3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716
	host->bounce_buffer_size = bounce_size;

	/* Lie about this since we're bouncing */
	mmc->max_segs = max_blocks;
	mmc->max_seg_size = bounce_size;
	mmc->max_req_size = bounce_size;

	pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
		mmc_hostname(mmc), max_blocks, bounce_size);
}

3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729
static inline bool sdhci_can_64bit_dma(struct sdhci_host *host)
{
	/*
	 * According to SD Host Controller spec v4.10, bit[27] added from
	 * version 4.10 in Capabilities Register is used as 64-bit System
	 * Address support for V4 mode.
	 */
	if (host->version >= SDHCI_SPEC_410 && host->v4_mode)
		return host->caps & SDHCI_CAN_64BIT_V4;

	return host->caps & SDHCI_CAN_64BIT;
}

3730
int sdhci_setup_host(struct sdhci_host *host)
3731 3732
{
	struct mmc_host *mmc;
3733 3734
	u32 max_current_caps;
	unsigned int ocr_avail;
3735
	unsigned int override_timeout_clk;
3736
	u32 max_clk;
3737
	int ret;
3738

3739 3740 3741
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3742

3743
	mmc = host->mmc;
3744

3745 3746 3747 3748 3749 3750 3751
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
3752
	if (ret)
3753 3754
		return ret;

3755 3756 3757 3758 3759 3760 3761
	DBG("Version:   0x%08x | Present:  0x%08x\n",
	    sdhci_readw(host, SDHCI_HOST_VERSION),
	    sdhci_readl(host, SDHCI_PRESENT_STATE));
	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
	    sdhci_readl(host, SDHCI_CAPABILITIES),
	    sdhci_readl(host, SDHCI_CAPABILITIES_1));

3762
	sdhci_read_caps(host);
3763

3764 3765
	override_timeout_clk = host->timeout_clk;

3766
	if (host->version > SDHCI_SPEC_420) {
3767 3768
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3769 3770
	}

3771 3772 3773
	if (host->quirks & SDHCI_QUIRK_BROKEN_CQE)
		mmc->caps2 &= ~MMC_CAP2_CQE;

3774
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3775
		host->flags |= SDHCI_USE_SDMA;
3776
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3777
		DBG("Controller doesn't have SDMA capability\n");
3778
	else
3779
		host->flags |= SDHCI_USE_SDMA;
3780

3781
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3782
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3783
		DBG("Disabling DMA as it is marked broken\n");
3784
		host->flags &= ~SDHCI_USE_SDMA;
3785 3786
	}

3787
	if ((host->version >= SDHCI_SPEC_200) &&
3788
		(host->caps & SDHCI_CAN_DO_ADMA2))
3789
		host->flags |= SDHCI_USE_ADMA;
3790 3791 3792 3793 3794 3795 3796

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3797
	if (sdhci_can_64bit_dma(host))
3798 3799
		host->flags |= SDHCI_USE_64_BIT_DMA;

3800
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3801 3802 3803 3804
		if (host->ops->set_dma_mask)
			ret = host->ops->set_dma_mask(host);
		else
			ret = sdhci_set_dma_mask(host);
3805 3806 3807 3808 3809 3810 3811 3812 3813 3814

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3815 3816 3817
		}
	}

3818 3819
	/* SDMA does not support 64-bit DMA if v4 mode not set */
	if ((host->flags & SDHCI_USE_64_BIT_DMA) && !host->v4_mode)
3820 3821
		host->flags &= ~SDHCI_USE_SDMA;

3822
	if (host->flags & SDHCI_USE_ADMA) {
3823 3824 3825
		dma_addr_t dma;
		void *buf;

3826
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
3827
			host->adma_table_sz = host->adma_table_cnt *
3828 3829
					      SDHCI_ADMA2_64_DESC_SZ(host);
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ(host);
3830
		} else {
3831
			host->adma_table_sz = host->adma_table_cnt *
3832 3833 3834
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3835

3836
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3837 3838 3839 3840
		/*
		 * Use zalloc to zero the reserved high 32-bits of 128-bit
		 * descriptors so that they never need to be written.
		 */
3841 3842 3843
		buf = dma_alloc_coherent(mmc_dev(mmc),
					 host->align_buffer_sz + host->adma_table_sz,
					 &dma, GFP_KERNEL);
3844
		if (!buf) {
J
Joe Perches 已提交
3845
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3846 3847
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3848 3849
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3850 3851
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3852
			host->flags &= ~SDHCI_USE_ADMA;
3853 3854 3855 3856 3857
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3858

3859 3860 3861
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3862 3863
	}

3864 3865 3866 3867 3868
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3869
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3870
		host->dma_mask = DMA_BIT_MASK(64);
3871
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3872
	}
3873

3874
	if (host->version >= SDHCI_SPEC_300)
3875
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3876 3877
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3878
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3879 3880
			>> SDHCI_CLOCK_BASE_SHIFT;

3881
	host->max_clk *= 1000000;
3882 3883
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3884
		if (!host->ops->get_max_clock) {
3885 3886
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3887 3888
			ret = -ENODEV;
			goto undma;
3889 3890
		}
		host->max_clk = host->ops->get_max_clock(host);
3891
	}
3892

3893 3894 3895 3896
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3897
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3909 3910 3911
	/*
	 * Set host parameters.
	 */
3912 3913
	max_clk = host->max_clk;

3914
	if (host->ops->get_min_clock)
3915
		mmc->f_min = host->ops->get_min_clock(host);
3916 3917 3918
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3919
			max_clk = host->max_clk * host->clk_mul;
3920 3921 3922
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3923
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3924

3925
	if (!mmc->f_max || mmc->f_max > max_clk)
3926 3927
		mmc->f_max = max_clk;

3928
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3929
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3930
					SDHCI_TIMEOUT_CLK_SHIFT;
3931 3932 3933 3934

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

3935
		if (host->timeout_clk == 0) {
3936
			if (!host->ops->get_timeout_clock) {
3937 3938
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3939 3940
				ret = -ENODEV;
				goto undma;
3941
			}
3942

3943 3944 3945 3946
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
3947

3948 3949 3950
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3951
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3952
			host->ops->get_max_timeout_count(host) : 1 << 27;
3953 3954
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3955

3956 3957 3958 3959
	if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
	    !host->ops->get_max_timeout_count)
		mmc->max_busy_timeout = 0;

3960
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3961
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3962 3963 3964

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3965

3966 3967 3968 3969
	/*
	 * For v3 mode, Auto-CMD23 stuff only works in ADMA or PIO.
	 * For v4 mode, SDMA may use Auto-CMD23 as well.
	 */
A
Andrei Warkentin 已提交
3970
	if ((host->version >= SDHCI_SPEC_300) &&
3971
	    ((host->flags & SDHCI_USE_ADMA) ||
3972
	     !(host->flags & SDHCI_USE_SDMA) || host->v4_mode) &&
3973
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3974
		host->flags |= SDHCI_AUTO_CMD23;
3975
		DBG("Auto-CMD23 available\n");
3976
	} else {
3977
		DBG("Auto-CMD23 unavailable\n");
3978 3979
	}

3980 3981 3982 3983 3984 3985 3986
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3987
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3988
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3989

3990 3991 3992
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3993
	if (host->caps & SDHCI_CAN_DO_HISPD)
3994
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3995

3996
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3997
	    mmc_card_is_removable(mmc) &&
3998
	    mmc_gpio_get_cd(host->mmc) < 0)
3999 4000
		mmc->caps |= MMC_CAP_NEEDS_POLL;

4001 4002
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
4003 4004

		/* If vqmmc provides no 1.8V signalling, then there's no UHS */
4005 4006
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
4007 4008 4009
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
4010 4011 4012 4013 4014 4015

		/* In eMMC case vqmmc might be a fixed 1.8V regulator */
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 2700000,
						    3600000))
			host->flags &= ~SDHCI_SIGNALING_330;

4016 4017 4018
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
4019
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
4020
		}
4021
	}
4022

4023 4024 4025
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
4026 4027 4028 4029 4030 4031 4032 4033 4034 4035
		/*
		 * The SDHCI controller in a SoC might support HS200/HS400
		 * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
		 * but if the board is modeled such that the IO lines are not
		 * connected to 1.8v then HS200/HS400 cannot be supported.
		 * Disable HS200/HS400 if the board does not have 1.8v connected
		 * to the IO lines. (Applicable for other modes in 1.8v)
		 */
		mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
		mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
4036
	}
4037

4038
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
4039 4040
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
4041 4042 4043
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
4044
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
4045
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
4046 4047 4048
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
4049
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
4050
			mmc->caps2 |= MMC_CAP2_HS200;
4051
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
4052
		mmc->caps |= MMC_CAP_UHS_SDR50;
4053
	}
4054

4055
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
4056
	    (host->caps1 & SDHCI_SUPPORT_HS400))
4057 4058
		mmc->caps2 |= MMC_CAP2_HS400;

4059 4060 4061 4062 4063 4064
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

4065 4066
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
4067 4068
		mmc->caps |= MMC_CAP_UHS_DDR50;

4069
	/* Does the host need tuning for SDR50? */
4070
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
4071 4072
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

4073
	/* Driver Type(s) (A, C, D) supported by the host */
4074
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
4075
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
4076
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
4077
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
4078
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
4079 4080
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

4081
	/* Initial value for re-tuning timer count */
4082 4083
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
4084 4085 4086 4087 4088 4089 4090 4091 4092

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
4093
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
4094 4095
			     SDHCI_RETUNING_MODE_SHIFT;

4096
	ocr_avail = 0;
4097

4098 4099 4100 4101 4102 4103 4104 4105
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
4106
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
4107
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
4121

4122
	if (host->caps & SDHCI_CAN_VDD_330) {
4123
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
4124

A
Aaron Lu 已提交
4125
		mmc->max_current_330 = ((max_current_caps &
4126 4127 4128 4129
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
4130
	if (host->caps & SDHCI_CAN_VDD_300) {
4131
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
4132

A
Aaron Lu 已提交
4133
		mmc->max_current_300 = ((max_current_caps &
4134 4135 4136 4137
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
4138
	if (host->caps & SDHCI_CAN_VDD_180) {
4139 4140
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
4141
		mmc->max_current_180 = ((max_current_caps &
4142 4143 4144 4145 4146
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

4147 4148 4149 4150 4151
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
4152
	if (mmc->ocr_avail)
4153
		ocr_avail = mmc->ocr_avail;
4154

4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
4167 4168

	if (mmc->ocr_avail == 0) {
4169 4170
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
4171 4172
		ret = -ENODEV;
		goto unreg;
4173 4174
	}

4175 4176 4177 4178 4179 4180 4181 4182 4183
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

4184 4185
	spin_lock_init(&host->lock);

4186 4187 4188 4189 4190 4191 4192
	/*
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
	 */
	mmc->max_req_size = 524288;

4193
	/*
4194 4195
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
4196
	 */
4197
	if (host->flags & SDHCI_USE_ADMA) {
4198
		mmc->max_segs = SDHCI_MAX_SEGS;
4199
	} else if (host->flags & SDHCI_USE_SDMA) {
4200
		mmc->max_segs = 1;
4201 4202 4203 4204 4205 4206 4207
		if (swiotlb_max_segment()) {
			unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
						IO_TLB_SEGSIZE;
			mmc->max_req_size = min(mmc->max_req_size,
						max_req_size);
		}
	} else { /* PIO */
4208
		mmc->max_segs = SDHCI_MAX_SEGS;
4209
	}
4210 4211 4212

	/*
	 * Maximum segment size. Could be one segment with the maximum number
4213 4214
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
4215
	 */
4216 4217 4218 4219 4220 4221
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
4222
		mmc->max_seg_size = mmc->max_req_size;
4223
	}
4224

4225 4226 4227 4228
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
4229 4230 4231
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
4232
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
4233 4234
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
4235 4236
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
4237 4238 4239 4240 4241
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
4242

4243 4244 4245
	/*
	 * Maximum block count.
	 */
4246
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
4247

4248
	if (mmc->max_segs == 1)
4249
		/* This may alter mmc->*_blk_* parameters */
4250
		sdhci_allocate_bounce_buffer(host);
4251

4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

4285 4286
int __sdhci_add_host(struct sdhci_host *host)
{
4287
	unsigned int flags = WQ_UNBOUND | WQ_MEM_RECLAIM | WQ_HIGHPRI;
4288 4289 4290
	struct mmc_host *mmc = host->mmc;
	int ret;

4291 4292 4293 4294 4295
	host->complete_wq = alloc_workqueue("sdhci", flags, 0);
	if (!host->complete_wq)
		return -ENOMEM;

	INIT_WORK(&host->complete_work, sdhci_complete_work);
4296

4297 4298
	timer_setup(&host->timer, sdhci_timeout_timer, 0);
	timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4299

4300
	init_waitqueue_head(&host->buf_ready_int);
4301

4302 4303
	sdhci_init(host, 0);

4304 4305
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
4306 4307 4308
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
4309
		goto unwq;
4310
	}
4311

4312
	ret = sdhci_led_register(host);
4313 4314 4315
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
4316
		goto unirq;
4317
	}
4318

4319 4320 4321
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
4322

4323
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4324
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4325 4326
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4327
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4328

4329 4330
	sdhci_enable_card_detection(host);

4331 4332
	return 0;

4333
unled:
4334
	sdhci_led_unregister(host);
4335
unirq:
4336
	sdhci_do_reset(host, SDHCI_RESET_ALL);
4337 4338
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4339
	free_irq(host->irq, host);
4340 4341
unwq:
	destroy_workqueue(host->complete_wq);
4342

4343 4344
	return ret;
}
4345 4346 4347 4348 4349 4350 4351 4352 4353
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
4354

4355 4356 4357 4358 4359 4360 4361 4362 4363 4364
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
4365
}
4366
EXPORT_SYMBOL_GPL(sdhci_add_host);
4367

P
Pierre Ossman 已提交
4368
void sdhci_remove_host(struct sdhci_host *host, int dead)
4369
{
4370
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
4371 4372 4373 4374 4375 4376 4377
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

4378
		if (sdhci_has_requests(host)) {
4379
			pr_err("%s: Controller removed during "
4380
				" transfer!\n", mmc_hostname(mmc));
4381
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
4382 4383 4384 4385 4386
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

4387 4388
	sdhci_disable_card_detection(host);

4389
	mmc_remove_host(mmc);
4390

4391
	sdhci_led_unregister(host);
4392

P
Pierre Ossman 已提交
4393
	if (!dead)
4394
		sdhci_do_reset(host, SDHCI_RESET_ALL);
4395

4396 4397
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4398 4399 4400
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
4401
	del_timer_sync(&host->data_timer);
4402

4403
	destroy_workqueue(host->complete_wq);
4404

4405 4406
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
4407

4408
	if (host->align_buffer)
4409 4410 4411
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
4412

4413
	host->adma_table = NULL;
4414
	host->align_buffer = NULL;
4415 4416
}

4417
EXPORT_SYMBOL_GPL(sdhci_remove_host);
4418

4419
void sdhci_free_host(struct sdhci_host *host)
4420
{
4421
	mmc_free_host(host->mmc);
4422 4423
}

4424
EXPORT_SYMBOL_GPL(sdhci_free_host);
4425 4426 4427 4428 4429 4430 4431 4432 4433

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
4434
	pr_info(DRIVER_NAME
4435
		": Secure Digital Host Controller Interface driver\n");
4436
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4437

4438
	return 0;
4439 4440 4441 4442 4443 4444 4445 4446 4447
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

4448
module_param(debug_quirks, uint, 0444);
4449
module_param(debug_quirks2, uint, 0444);
4450

4451
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4452
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4453
MODULE_LICENSE("GPL");
4454

4455
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4456
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");