sdhci.c 96.5 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42
#define MAX_TUNING_LOOP 40

43
static unsigned int debug_quirks = 0;
44
static unsigned int debug_quirks2;
45

46 47
static void sdhci_finish_data(struct sdhci_host *);

48
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
49 50 51

static void sdhci_dumpregs(struct sdhci_host *host)
{
52 53
	pr_err(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
	       mmc_hostname(host->mmc));
54

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
	pr_err(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
	       sdhci_readl(host, SDHCI_DMA_ADDRESS),
	       sdhci_readw(host, SDHCI_HOST_VERSION));
	pr_err(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
	       sdhci_readw(host, SDHCI_BLOCK_SIZE),
	       sdhci_readw(host, SDHCI_BLOCK_COUNT));
	pr_err(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
	       sdhci_readl(host, SDHCI_ARGUMENT),
	       sdhci_readw(host, SDHCI_TRANSFER_MODE));
	pr_err(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
	       sdhci_readl(host, SDHCI_PRESENT_STATE),
	       sdhci_readb(host, SDHCI_HOST_CONTROL));
	pr_err(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
	       sdhci_readb(host, SDHCI_POWER_CONTROL),
	       sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	pr_err(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
	       sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
	       sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	pr_err(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
	       sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
	       sdhci_readl(host, SDHCI_INT_STATUS));
	pr_err(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
	       sdhci_readl(host, SDHCI_INT_ENABLE),
	       sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	pr_err(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
	       sdhci_readw(host, SDHCI_ACMD12_ERR),
	       sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	pr_err(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
	       sdhci_readl(host, SDHCI_CAPABILITIES),
	       sdhci_readl(host, SDHCI_CAPABILITIES_1));
	pr_err(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
	       sdhci_readw(host, SDHCI_COMMAND),
	       sdhci_readl(host, SDHCI_MAX_CURRENT));
	pr_err(DRIVER_NAME ": Host ctl2: 0x%08x\n",
	       sdhci_readw(host, SDHCI_HOST_CONTROL2));
90

91 92
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
93 94 95 96
			pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
			       readl(host->ioaddr + SDHCI_ADMA_ERROR),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
97
		else
98 99 100
			pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
			       readl(host->ioaddr + SDHCI_ADMA_ERROR),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
101
	}
102

103
	pr_err(DRIVER_NAME ": ===========================================\n");
104 105 106 107 108 109 110 111
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

112 113 114 115 116
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

117 118
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
119
	u32 present;
120

121
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
122
	    !mmc_card_is_removable(host->mmc))
123 124
		return;

125 126 127
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
128

129 130 131 132 133
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
134 135 136

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
137 138 139 140 141 142 143 144 145 146 147 148
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

165
void sdhci_reset(struct sdhci_host *host, u8 mask)
166
{
167
	unsigned long timeout;
168

169
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
170

171
	if (mask & SDHCI_RESET_ALL) {
172
		host->clock = 0;
173 174 175 176
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
177

178 179 180 181
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
182
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
183
		if (timeout == 0) {
184
			pr_err("%s: Reset 0x%x never completed.\n",
185 186 187 188 189 190
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
191
	}
192 193 194 195 196 197
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
198 199 200
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
201 202
			return;
	}
203

204
	host->ops->reset(host, mask);
205

206 207 208 209 210 211 212 213
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
214
	}
215 216
}

217
static void sdhci_init(struct sdhci_host *host, int soft)
218
{
219 220
	struct mmc_host *mmc = host->mmc;

221
	if (soft)
222
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
223
	else
224
		sdhci_do_reset(host, SDHCI_RESET_ALL);
225

226 227 228 229 230 231
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

232 233 234 235
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

236 237
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
238 239 240 241

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
242
		mmc->ops->set_ios(mmc, &mmc->ios);
243
	}
244
}
245

246 247
static void sdhci_reinit(struct sdhci_host *host)
{
248
	sdhci_init(host, 0);
249
	sdhci_enable_card_detection(host);
250 251
}

252
static void __sdhci_led_activate(struct sdhci_host *host)
253 254 255
{
	u8 ctrl;

256
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
257
	ctrl |= SDHCI_CTRL_LED;
258
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
259 260
}

261
static void __sdhci_led_deactivate(struct sdhci_host *host)
262 263 264
{
	u8 ctrl;

265
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
266
	ctrl &= ~SDHCI_CTRL_LED;
267
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
268 269
}

270
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
271
static void sdhci_led_control(struct led_classdev *led,
272
			      enum led_brightness brightness)
273 274 275 276 277 278
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

279 280 281
	if (host->runtime_suspended)
		goto out;

282
	if (brightness == LED_OFF)
283
		__sdhci_led_deactivate(host);
284
	else
285
		__sdhci_led_activate(host);
286
out:
287 288
	spin_unlock_irqrestore(&host->lock, flags);
}
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

339 340
#endif

341 342 343 344 345 346
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
347
static void sdhci_read_block_pio(struct sdhci_host *host)
348
{
349 350
	unsigned long flags;
	size_t blksize, len, chunk;
351
	u32 uninitialized_var(scratch);
352
	u8 *buf;
353

P
Pierre Ossman 已提交
354
	DBG("PIO reading\n");
355

P
Pierre Ossman 已提交
356
	blksize = host->data->blksz;
357
	chunk = 0;
358

359
	local_irq_save(flags);
360

P
Pierre Ossman 已提交
361
	while (blksize) {
F
Fabio Estevam 已提交
362
		BUG_ON(!sg_miter_next(&host->sg_miter));
363

364
		len = min(host->sg_miter.length, blksize);
365

366 367
		blksize -= len;
		host->sg_miter.consumed = len;
368

369
		buf = host->sg_miter.addr;
370

371 372
		while (len) {
			if (chunk == 0) {
373
				scratch = sdhci_readl(host, SDHCI_BUFFER);
374
				chunk = 4;
P
Pierre Ossman 已提交
375
			}
376 377 378 379 380 381 382

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
383
		}
P
Pierre Ossman 已提交
384
	}
385 386 387 388

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
389
}
390

P
Pierre Ossman 已提交
391 392
static void sdhci_write_block_pio(struct sdhci_host *host)
{
393 394 395 396
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
397

P
Pierre Ossman 已提交
398 399 400
	DBG("PIO writing\n");

	blksize = host->data->blksz;
401 402
	chunk = 0;
	scratch = 0;
403

404
	local_irq_save(flags);
405

P
Pierre Ossman 已提交
406
	while (blksize) {
F
Fabio Estevam 已提交
407
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
408

409 410 411 412 413 414
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
415

416 417 418 419 420 421 422 423
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
424
				sdhci_writel(host, scratch, SDHCI_BUFFER);
425 426
				chunk = 0;
				scratch = 0;
427 428 429
			}
		}
	}
430 431 432 433

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
434 435 436 437 438 439
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

440
	if (host->blocks == 0)
P
Pierre Ossman 已提交
441 442 443 444 445 446 447
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

448 449 450 451 452 453 454 455 456
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

457
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
458 459 460
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
461 462 463 464
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
465

466 467
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
468 469
			break;
	}
470

P
Pierre Ossman 已提交
471
	DBG("PIO transfer complete.\n");
472 473
}

474
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
475
				  struct mmc_data *data, int cookie)
476 477 478
{
	int sg_count;

479 480 481 482 483
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
484 485 486 487 488 489 490 491 492 493
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				data->flags & MMC_DATA_WRITE ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE);

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
494
	data->host_cookie = cookie;
495 496 497 498

	return sg_count;
}

499 500 501
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
502
	return kmap_atomic(sg_page(sg)) + sg->offset;
503 504 505 506
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
507
	kunmap_atomic(buffer);
508 509 510
	local_irq_restore(*flags);
}

511 512
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
513
{
514
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
515

516
	/* 32-bit and 64-bit descriptors have these members in same position */
517 518
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
519 520 521 522
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
523 524
}

525 526
static void sdhci_adma_mark_end(void *desc)
{
527
	struct sdhci_adma2_64_desc *dma_desc = desc;
528

529
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
530
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
531 532
}

533 534
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
535 536 537
{
	struct scatterlist *sg;
	unsigned long flags;
538 539 540 541
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
542 543 544 545 546 547

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

548
	host->sg_count = sg_count;
549

550
	desc = host->adma_table;
551 552 553 554 555 556 557 558 559
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
560 561 562
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
563 564
		 * alignment.
		 */
565 566
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
567 568 569 570 571 572 573
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
574
			/* tran, valid */
575
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
576
					      ADMA2_TRAN_VALID);
577 578 579

			BUG_ON(offset > 65536);

580 581
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
582

583
			desc += host->desc_sz;
584 585 586 587 588 589 590

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

591 592 593 594 595 596
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
597 598 599 600 601

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
602
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
603 604
	}

605
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
606
		/* Mark the last descriptor as the terminating descriptor */
607
		if (desc != host->adma_table) {
608
			desc -= host->desc_sz;
609
			sdhci_adma_mark_end(desc);
610 611
		}
	} else {
612
		/* Add a terminating entry - nop, end, valid */
613
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
614
	}
615 616 617 618 619 620 621
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
622
	void *align;
623 624 625
	char *buffer;
	unsigned long flags;

626 627
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
628

629 630 631 632 633 634
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
635

636 637
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
638
					    data->sg_len, DMA_FROM_DEVICE);
639

640
			align = host->align_buffer;
641

642 643 644 645 646 647 648 649
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
650

651 652
					align += SDHCI_ADMA2_ALIGN;
				}
653 654 655 656 657
			}
		}
	}
}

658
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
659
{
660
	u8 count;
661
	struct mmc_data *data = cmd->data;
662
	unsigned target_timeout, current_timeout;
663

664 665 666 667 668 669
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
670
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
671
		return 0xE;
672

673
	/* Unspecified timeout, assume max */
674
	if (!data && !cmd->busy_timeout)
675
		return 0xE;
676

677 678
	/* timeout in us */
	if (!data)
679
		target_timeout = cmd->busy_timeout * 1000;
680
	else {
681
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
682 683 684 685 686 687 688 689
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
690
			val = 1000000ULL * data->timeout_clks;
691 692 693 694
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
695
	}
696

697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
717 718
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
719 720 721
		count = 0xE;
	}

722 723 724
	return count;
}

725 726 727 728 729 730
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
731
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
732
	else
733 734 735 736
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
737 738
}

739
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
740 741
{
	u8 count;
742 743 744 745 746 747 748 749 750 751 752

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
753
	u8 ctrl;
754
	struct mmc_data *data = cmd->data;
755

756
	if (sdhci_data_line_cmd(cmd))
757
		sdhci_set_timeout(host, cmd);
758 759

	if (!data)
760 761
		return;

762 763
	WARN_ON(host->data);

764 765 766 767 768 769 770
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
771
	host->data->bytes_xfered = 0;
772

773
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
774
		struct scatterlist *sg;
775
		unsigned int length_mask, offset_mask;
776
		int i;
777

778 779 780 781 782 783 784 785 786
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
787
		length_mask = 0;
788
		offset_mask = 0;
789
		if (host->flags & SDHCI_USE_ADMA) {
790
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
791
				length_mask = 3;
792 793 794 795 796 797 798
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
799 800
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
801
				length_mask = 3;
802 803
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
804 805
		}

806
		if (unlikely(length_mask | offset_mask)) {
807
			for_each_sg(data->sg, sg, data->sg_len, i) {
808
				if (sg->length & length_mask) {
809
					DBG("Reverting to PIO because of transfer size (%d)\n",
810
					    sg->length);
811 812 813
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
814
				if (sg->offset & offset_mask) {
815
					DBG("Reverting to PIO because of bad alignment\n");
816 817 818 819 820 821 822
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

823
	if (host->flags & SDHCI_REQ_USE_DMA) {
824
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
841
		} else {
842 843 844
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
845 846 847
		}
	}

848 849 850 851 852 853
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
854
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
855 856
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
857 858 859 860 861 862
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
863
			ctrl |= SDHCI_CTRL_SDMA;
864
		}
865
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
866 867
	}

868
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
869 870 871 872 873 874 875 876
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
877
		host->blocks = data->blocks;
878
	}
879

880 881
	sdhci_set_transfer_irqs(host);

882 883 884
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
885
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
886 887
}

888 889 890
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
891 892
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
893 894
}

895
static void sdhci_set_transfer_mode(struct sdhci_host *host,
896
	struct mmc_command *cmd)
897
{
898
	u16 mode = 0;
899
	struct mmc_data *data = cmd->data;
900

901
	if (data == NULL) {
902 903 904 905
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
906
		/* clear Auto CMD settings for no data CMDs */
907 908
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
909
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
910
		}
911
		return;
912
	}
913

914 915
	WARN_ON(!host->data);

916 917 918
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

919
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
920
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
921 922 923 924
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
925
		if (sdhci_auto_cmd12(host, cmd->mrq) &&
926
		    (cmd->opcode != SD_IO_RW_EXTENDED))
927
			mode |= SDHCI_TRNS_AUTO_CMD12;
928
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
929
			mode |= SDHCI_TRNS_AUTO_CMD23;
930
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
931
		}
932
	}
933

934 935
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
936
	if (host->flags & SDHCI_REQ_USE_DMA)
937 938
		mode |= SDHCI_TRNS_DMA;

939
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
940 941
}

942 943 944 945 946 947 948 949 950 951
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
		 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
				(mrq->data->stop && mrq->data->stop->error))) ||
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

	tasklet_schedule(&host->finish_tasklet);
}

975 976
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
977 978 979 980 981 982 983 984 985
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

986 987 988
	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

989
	__sdhci_finish_mrq(host, mrq);
990 991
}

992 993
static void sdhci_finish_data(struct sdhci_host *host)
{
994 995
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
996 997

	host->data = NULL;
998
	host->data_cmd = NULL;
999

1000 1001 1002
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1003 1004

	/*
1005 1006 1007 1008 1009
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1010
	 */
1011 1012
	if (data->error)
		data->bytes_xfered = 0;
1013
	else
1014
		data->bytes_xfered = data->blksz * data->blocks;
1015

1016 1017 1018 1019 1020 1021 1022
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
1023
	     !data->mrq->sbc)) {
1024

1025 1026 1027 1028
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
1029
		if (data->error) {
1030 1031
			if (!host->cmd || host->cmd == data_cmd)
				sdhci_do_reset(host, SDHCI_RESET_CMD);
1032
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1033 1034
		}

1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
			sdhci_finish_mrq(host, data->mrq);
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1047 1048 1049
	} else {
		sdhci_finish_mrq(host, data->mrq);
	}
1050 1051
}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

1069
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1070 1071
{
	int flags;
1072
	u32 mask;
1073
	unsigned long timeout;
1074 1075 1076

	WARN_ON(host->cmd);

1077 1078 1079
	/* Initially, a command has no error */
	cmd->error = 0;

1080 1081 1082 1083
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1084
	/* Wait max 10 ms */
1085
	timeout = 10;
1086 1087

	mask = SDHCI_CMD_INHIBIT;
1088
	if (sdhci_data_line_cmd(cmd))
1089 1090 1091 1092
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1093
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1094 1095
		mask &= ~SDHCI_DATA_INHIBIT;

1096
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1097
		if (timeout == 0) {
1098 1099
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1100
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1101
			cmd->error = -EIO;
1102
			sdhci_finish_mrq(host, cmd->mrq);
1103 1104
			return;
		}
1105 1106 1107
		timeout--;
		mdelay(1);
	}
1108

1109
	timeout = jiffies;
1110 1111
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1112 1113
	else
		timeout += 10 * HZ;
1114
	sdhci_mod_timer(host, cmd->mrq, timeout);
1115 1116

	host->cmd = cmd;
1117
	if (sdhci_data_line_cmd(cmd)) {
1118 1119 1120
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1121

1122
	sdhci_prepare_data(host, cmd);
1123

1124
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1125

1126
	sdhci_set_transfer_mode(host, cmd);
1127

1128
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1129
		pr_err("%s: Unsupported response type!\n",
1130
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1131
		cmd->error = -EINVAL;
1132
		sdhci_finish_mrq(host, cmd->mrq);
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1149 1150

	/* CMD19 is special in that the Data Present Select should be set */
1151 1152
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1153 1154
		flags |= SDHCI_CMD_DATA;

1155
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1156
}
1157
EXPORT_SYMBOL_GPL(sdhci_send_command);
1158 1159 1160

static void sdhci_finish_command(struct sdhci_host *host)
{
1161
	struct mmc_command *cmd = host->cmd;
1162 1163
	int i;

1164 1165 1166 1167
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1168 1169
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1170
				cmd->resp[i] = sdhci_readl(host,
1171 1172
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
1173
					cmd->resp[i] |=
1174
						sdhci_readb(host,
1175 1176 1177
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1178
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1179 1180 1181
		}
	}

1182 1183 1184
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1195 1196
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1197 1198
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1199 1200
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1201 1202 1203 1204
			return;
		}
	}

1205
	/* Finished CMD23, now send actual command. */
1206 1207
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1208
	} else {
1209

1210 1211 1212
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1213

1214
		if (!cmd->data)
1215
			sdhci_finish_mrq(host, cmd->mrq);
1216
	}
1217 1218
}

1219 1220
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1221
	u16 preset = 0;
1222

1223 1224
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1225 1226
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1227
	case MMC_TIMING_UHS_SDR25:
1228 1229
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1230
	case MMC_TIMING_UHS_SDR50:
1231 1232
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1233 1234
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1235 1236
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1237
	case MMC_TIMING_UHS_DDR50:
1238
	case MMC_TIMING_MMC_DDR52:
1239 1240
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1241 1242 1243
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1244 1245 1246 1247 1248 1249 1250 1251 1252
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1253 1254
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1255
{
1256
	int div = 0; /* Initialized for compiler warning */
1257
	int real_div = div, clk_mul = 1;
1258
	u16 clk = 0;
1259
	bool switch_base_clk = false;
1260

1261
	if (host->version >= SDHCI_SPEC_300) {
1262
		if (host->preset_enabled) {
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1280 1281 1282 1283 1284
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1285 1286 1287 1288 1289
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1309 1310 1311 1312 1313 1314 1315 1316 1317
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1318
			}
1319
			real_div = div;
1320
			div >>= 1;
1321 1322 1323
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1324 1325 1326
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1327
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1328 1329 1330
			if ((host->max_clk / div) <= clock)
				break;
		}
1331
		real_div = div;
1332
		div >>= 1;
1333 1334
	}

1335
clock_set:
1336
	if (real_div)
1337
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1338
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1339 1340
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;
	unsigned long timeout;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);

1360
	clk |= SDHCI_CLOCK_INT_EN;
1361
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1362

1363 1364
	/* Wait max 20 ms */
	timeout = 20;
1365
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1366 1367
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1368 1369
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1370 1371 1372
			sdhci_dumpregs(host);
			return;
		}
1373 1374 1375
		timeout--;
		mdelay(1);
	}
1376 1377

	clk |= SDHCI_CLOCK_CARD_EN;
1378
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1379
}
1380
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1381

1382 1383
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1384
{
1385
	struct mmc_host *mmc = host->mmc;
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396

	spin_unlock_irq(&host->lock);
	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
	spin_lock_irq(&host->lock);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1397 1398
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1399
{
1400
	u8 pwr = 0;
1401

1402 1403
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1416 1417 1418
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1419 1420 1421 1422
		}
	}

	if (host->pwr == pwr)
1423
		return;
1424

1425 1426 1427
	host->pwr = pwr;

	if (pwr == 0) {
1428
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1429 1430
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1431 1432 1433 1434 1435 1436 1437
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1438

1439 1440 1441 1442 1443 1444 1445
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1446

1447
		pwr |= SDHCI_POWER_ON;
1448

1449
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1450

1451 1452
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1453

1454 1455 1456 1457 1458 1459 1460
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1461
}
1462
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1463

1464 1465
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1466
{
1467 1468
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1469
	else
1470
		sdhci_set_power_reg(host, mode, vdd);
1471
}
1472
EXPORT_SYMBOL_GPL(sdhci_set_power);
1473

1474 1475 1476 1477 1478 1479 1480 1481 1482
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1483
	int present;
1484 1485 1486 1487
	unsigned long flags;

	host = mmc_priv(mmc);

1488
	/* Firstly check card presence */
1489
	present = mmc->ops->get_cd(mmc);
1490

1491 1492
	spin_lock_irqsave(&host->lock, flags);

1493
	sdhci_led_activate(host);
1494 1495 1496 1497 1498

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
1499
	if (sdhci_auto_cmd12(host, mrq)) {
1500 1501 1502 1503 1504
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1505

1506
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1507
		mrq->cmd->error = -ENOMEDIUM;
1508
		sdhci_finish_mrq(host, mrq);
1509
	} else {
1510
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1511 1512 1513
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1514
	}
1515

1516
	mmiowb();
1517 1518 1519
	spin_unlock_irqrestore(&host->lock, flags);
}

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1560 1561
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1562 1563 1564 1565
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1566
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1567
{
1568
	struct sdhci_host *host = mmc_priv(mmc);
1569 1570 1571 1572 1573
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1574 1575
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1576 1577
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1578
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1579 1580
		return;
	}
P
Pierre Ossman 已提交
1581

1582 1583 1584 1585 1586
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1587
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1588
		sdhci_reinit(host);
1589 1590
	}

1591
	if (host->version >= SDHCI_SPEC_300 &&
1592 1593
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1594 1595
		sdhci_enable_preset_value(host, false);

1596
	if (!ios->clock || ios->clock != host->clock) {
1597
		host->ops->set_clock(host, ios->clock);
1598
		host->clock = ios->clock;
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1611
	}
1612

1613 1614 1615 1616
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1617

1618 1619 1620
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1621
	host->ops->set_bus_width(host, ios->bus_width);
1622

1623
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1624

1625 1626 1627
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1628 1629 1630 1631
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1632
	if (host->version >= SDHCI_SPEC_300) {
1633 1634 1635
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1636 1637
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1638
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1639
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1640 1641
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1642
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1643
			ctrl |= SDHCI_CTRL_HISPD;
1644

1645
		if (!host->preset_enabled) {
1646
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1647 1648 1649 1650
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1651
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1652 1653 1654
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1655 1656
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1657 1658
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1659 1660 1661
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1662 1663
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1664 1665
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1666 1667

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1684
			host->ops->set_clock(host, host->clock);
1685
		}
1686 1687 1688 1689 1690 1691

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1692
		host->ops->set_uhs_signaling(host, ios->timing);
1693
		host->timing = ios->timing;
1694

1695 1696 1697 1698 1699
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1700 1701
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1702 1703 1704 1705 1706 1707 1708 1709
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1710
		/* Re-enable SD Clock */
1711
		host->ops->set_clock(host, host->clock);
1712 1713
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1714

1715 1716 1717 1718 1719
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1720
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1721
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1722

1723
	mmiowb();
1724 1725 1726
	spin_unlock_irqrestore(&host->lock, flags);
}

1727
static int sdhci_get_cd(struct mmc_host *mmc)
1728 1729
{
	struct sdhci_host *host = mmc_priv(mmc);
1730
	int gpio_cd = mmc_gpio_get_cd(mmc);
1731 1732 1733 1734

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1735
	/* If nonremovable, assume that the card is always present. */
1736
	if (!mmc_card_is_removable(host->mmc))
1737 1738
		return 1;

1739 1740 1741 1742
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1743
	if (gpio_cd >= 0)
1744 1745
		return !!gpio_cd;

1746 1747 1748 1749
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1750 1751 1752 1753
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1754
static int sdhci_check_ro(struct sdhci_host *host)
1755 1756
{
	unsigned long flags;
1757
	int is_readonly;
1758 1759 1760

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1761
	if (host->flags & SDHCI_DEVICE_DEAD)
1762 1763 1764
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1765
	else
1766 1767
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1768 1769 1770

	spin_unlock_irqrestore(&host->lock, flags);

1771 1772 1773
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1774 1775
}

1776 1777
#define SAMPLE_COUNT	5

1778
static int sdhci_get_ro(struct mmc_host *mmc)
1779
{
1780
	struct sdhci_host *host = mmc_priv(mmc);
1781 1782 1783
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1784
		return sdhci_check_ro(host);
1785 1786 1787

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1788
		if (sdhci_check_ro(host)) {
1789 1790 1791 1792 1793 1794 1795 1796
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1797 1798 1799 1800 1801 1802 1803 1804
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1805 1806
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1807
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1808
		if (enable)
1809
			host->ier |= SDHCI_INT_CARD_INT;
1810
		else
1811 1812 1813 1814
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1815 1816
		mmiowb();
	}
1817 1818 1819 1820 1821 1822
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1823

1824
	spin_lock_irqsave(&host->lock, flags);
1825 1826 1827 1828 1829
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1830
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1831 1832 1833
	spin_unlock_irqrestore(&host->lock, flags);
}

1834 1835
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
					     struct mmc_ios *ios)
1836
{
1837
	struct sdhci_host *host = mmc_priv(mmc);
1838
	u16 ctrl;
1839
	int ret;
1840

1841 1842 1843 1844 1845 1846
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1847

1848 1849
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1850
	switch (ios->signal_voltage) {
1851
	case MMC_SIGNAL_VOLTAGE_330:
1852 1853
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
1854 1855 1856
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1857

1858
		if (!IS_ERR(mmc->supply.vqmmc)) {
1859
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1860
			if (ret) {
J
Joe Perches 已提交
1861 1862
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1863 1864 1865 1866 1867
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1868

1869 1870 1871 1872
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1873

J
Joe Perches 已提交
1874 1875
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1876 1877 1878

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1879 1880
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
1881
		if (!IS_ERR(mmc->supply.vqmmc)) {
1882
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1883
			if (ret) {
J
Joe Perches 已提交
1884 1885
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1886 1887 1888
				return -EIO;
			}
		}
1889 1890 1891 1892 1893

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1894 1895
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1896

1897 1898 1899 1900
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1901 1902 1903 1904
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1905

J
Joe Perches 已提交
1906 1907
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1908

1909 1910
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1911 1912
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
1913
		if (!IS_ERR(mmc->supply.vqmmc)) {
1914
			ret = mmc_regulator_set_vqmmc(mmc, ios);
1915
			if (ret) {
J
Joe Perches 已提交
1916 1917
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1918
				return -EIO;
1919 1920
			}
		}
1921
		return 0;
1922
	default:
1923 1924
		/* No signal voltage switch required */
		return 0;
1925
	}
1926 1927
}

1928 1929 1930 1931 1932
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

1933
	/* Check whether DAT[0] is 0 */
1934 1935
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

1936
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
1937 1938
}

1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1951
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1952
{
1953
	struct sdhci_host *host = mmc_priv(mmc);
1954 1955 1956
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1957
	unsigned long flags;
1958
	unsigned int tuning_count = 0;
1959
	bool hs400_tuning;
1960

1961
	spin_lock_irqsave(&host->lock, flags);
1962

1963 1964 1965
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1966 1967 1968
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1969
	/*
W
Weijun Yang 已提交
1970 1971 1972
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
1973 1974
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1975
	 */
1976
	switch (host->timing) {
1977
	/* HS400 tuning is done in HS200 mode */
1978
	case MMC_TIMING_MMC_HS400:
1979 1980 1981
		err = -EINVAL;
		goto out_unlock;

1982
	case MMC_TIMING_MMC_HS200:
1983 1984 1985 1986 1987 1988 1989 1990
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1991
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
1992
	case MMC_TIMING_UHS_DDR50:
1993 1994 1995
		break;

	case MMC_TIMING_UHS_SDR50:
1996
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
1997 1998 1999 2000
			break;
		/* FALLTHROUGH */

	default:
2001
		goto out_unlock;
2002 2003
	}

2004
	if (host->ops->platform_execute_tuning) {
2005
		spin_unlock_irqrestore(&host->lock, flags);
2006 2007 2008 2009
		err = host->ops->platform_execute_tuning(host, opcode);
		return err;
	}

2010 2011
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
2012 2013
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
2026 2027
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
2028 2029 2030

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
2031
	 * of loops reaches 40 times.
2032 2033 2034
	 */
	do {
		struct mmc_command cmd = {0};
2035
		struct mmc_request mrq = {NULL};
2036

2037
		cmd.opcode = opcode;
2038 2039 2040 2041
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
2042
		cmd.mrq = &mrq;
2043 2044
		cmd.error = 0;

2045 2046 2047
		if (tuning_loop_counter-- == 0)
			break;

2048 2049 2050 2051 2052 2053 2054
		mrq.cmd = &cmd;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
2078
		sdhci_del_timer(host, &mrq);
2079

2080
		spin_unlock_irqrestore(&host->lock, flags);
2081
		/* Wait for Buffer Read Ready interrupt */
2082
		wait_event_timeout(host->buf_ready_int,
2083 2084
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
2085
		spin_lock_irqsave(&host->lock, flags);
2086 2087

		if (!host->tuning_done) {
2088
			pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2101 2102 2103 2104

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2105 2106 2107 2108 2109 2110
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2111
	if (tuning_loop_counter < 0) {
2112 2113
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2114 2115
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
2116
		pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
2117
		err = -EIO;
2118 2119 2120
	}

out:
2121
	if (tuning_count) {
2122 2123 2124 2125 2126 2127 2128 2129
		/*
		 * In case tuning fails, host controllers which support
		 * re-tuning can try tuning again at a later time, when the
		 * re-tuning timer expires.  So for these controllers, we
		 * return 0. Since there might be other controllers who do not
		 * have this capability, we return error for them.
		 */
		err = 0;
2130 2131
	}

2132
	host->mmc->retune_period = err ? 0 : tuning_count;
2133

2134 2135
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2136
out_unlock:
2137
	spin_unlock_irqrestore(&host->lock, flags);
2138 2139 2140
	return err;
}

2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
static int sdhci_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
{
	struct sdhci_host *host = mmc_priv(card->host);

	if (!host->ops->select_drive_strength)
		return 0;

	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
						card_drv, drv_type);
}
2153 2154

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2155 2156 2157 2158 2159 2160 2161 2162 2163
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2164 2165 2166 2167 2168 2169 2170 2171
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2172
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2173 2174 2175 2176 2177 2178 2179

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2180
	}
2181 2182
}

2183 2184 2185 2186 2187 2188
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2189
	if (data->host_cookie != COOKIE_UNMAPPED)
2190 2191 2192 2193 2194
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     data->flags & MMC_DATA_WRITE ?
			       DMA_TO_DEVICE : DMA_FROM_DEVICE);

	data->host_cookie = COOKIE_UNMAPPED;
2195 2196 2197 2198 2199 2200 2201
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

2202
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2203 2204

	if (host->flags & SDHCI_REQ_USE_DMA)
2205
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2206 2207
}

2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2226
static void sdhci_card_event(struct mmc_host *mmc)
2227
{
2228
	struct sdhci_host *host = mmc_priv(mmc);
2229
	unsigned long flags;
2230
	int present;
2231

2232 2233 2234 2235
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2236
	present = mmc->ops->get_cd(mmc);
2237

2238 2239
	spin_lock_irqsave(&host->lock, flags);

2240 2241
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2242
		pr_err("%s: Card removed during transfer!\n",
2243
			mmc_hostname(host->mmc));
2244
		pr_err("%s: Resetting controller.\n",
2245
			mmc_hostname(host->mmc));
2246

2247 2248
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2249

2250
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2251 2252 2253
	}

	spin_unlock_irqrestore(&host->lock, flags);
2254 2255 2256 2257
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2258 2259
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2260
	.set_ios	= sdhci_set_ios,
2261
	.get_cd		= sdhci_get_cd,
2262 2263 2264 2265
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2266
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2267
	.execute_tuning			= sdhci_execute_tuning,
2268
	.select_drive_strength		= sdhci_select_drive_strength,
2269
	.card_event			= sdhci_card_event,
2270
	.card_busy	= sdhci_card_busy,
2271 2272 2273 2274 2275 2276 2277 2278
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2279
static bool sdhci_request_done(struct sdhci_host *host)
2280 2281 2282
{
	unsigned long flags;
	struct mmc_request *mrq;
2283
	int i;
2284

2285 2286
	spin_lock_irqsave(&host->lock, flags);

2287 2288
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2289
		if (mrq)
2290
			break;
2291
	}
2292

2293 2294 2295 2296
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2297

2298 2299
	sdhci_del_timer(host, mrq);

2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				     (data->flags & MMC_DATA_READ) ?
				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2316 2317 2318 2319
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2320
	if (sdhci_needs_reset(host, mrq)) {
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2332
		/* Some controllers need this kick or reset won't work here */
2333
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2334
			/* This is to force an update */
2335
			host->ops->set_clock(host, host->clock);
2336 2337 2338

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2339 2340
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2341 2342

		host->pending_reset = false;
2343 2344
	}

2345 2346
	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
2347

2348 2349
	host->mrqs_done[i] = NULL;

2350
	mmiowb();
2351 2352 2353
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363

	return false;
}

static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host = (struct sdhci_host *)param;

	while (!sdhci_request_done(host))
		;
2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	mmiowb();
	spin_unlock_irqrestore(&host->lock, flags);
}

static void sdhci_timeout_data_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2399 2400
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2401 2402 2403
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2404
			host->data->error = -ETIMEDOUT;
2405
			sdhci_finish_data(host);
2406 2407 2408
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2409
		} else {
2410 2411
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2412 2413 2414
		}
	}

2415
	mmiowb();
2416 2417 2418 2419 2420 2421 2422 2423 2424
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2425
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2426 2427
{
	if (!host->cmd) {
2428 2429 2430 2431 2432 2433 2434
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2435 2436
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2437 2438 2439 2440
		sdhci_dumpregs(host);
		return;
	}

2441 2442 2443 2444 2445 2446
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2447

2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2465
		sdhci_finish_mrq(host, host->cmd->mrq);
2466 2467 2468 2469
		return;
	}

	if (intmask & SDHCI_INT_RESPONSE)
2470
		sdhci_finish_command(host);
2471 2472
}

2473
#ifdef CONFIG_MMC_DEBUG
2474
static void sdhci_adma_show_error(struct sdhci_host *host)
2475 2476
{
	const char *name = mmc_hostname(host->mmc);
2477
	void *desc = host->adma_table;
2478 2479 2480 2481

	sdhci_dumpregs(host);

	while (true) {
2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2495

2496
		desc += host->desc_sz;
2497

2498
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2499 2500 2501 2502
			break;
	}
}
#else
2503
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2504 2505
#endif

2506 2507
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2508
	u32 command;
2509

2510 2511
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2512 2513 2514
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2515 2516 2517 2518 2519 2520
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2521
	if (!host->data) {
2522 2523 2524 2525 2526
		struct mmc_command *data_cmd = host->data_cmd;

		if (data_cmd)
			host->data_cmd = NULL;

2527
		/*
2528 2529 2530
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2531
		 */
2532
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2533
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2534
				data_cmd->error = -ETIMEDOUT;
2535
				sdhci_finish_mrq(host, data_cmd->mrq);
2536 2537
				return;
			}
2538
			if (intmask & SDHCI_INT_DATA_END) {
2539 2540 2541 2542 2543
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2544 2545 2546
				if (host->cmd == data_cmd)
					return;

2547
				sdhci_finish_mrq(host, data_cmd->mrq);
2548 2549 2550
				return;
			}
		}
2551

2552 2553 2554 2555 2556 2557 2558 2559
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2560 2561
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2562 2563 2564 2565 2566 2567
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2568
		host->data->error = -ETIMEDOUT;
2569 2570 2571 2572 2573
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2574
		host->data->error = -EILSEQ;
2575
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2576
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2577
		sdhci_adma_show_error(host);
2578
		host->data->error = -EIO;
2579 2580
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2581
	}
2582

P
Pierre Ossman 已提交
2583
	if (host->data->error)
2584 2585
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2586
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2587 2588
			sdhci_transfer_pio(host);

2589 2590 2591 2592
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2593 2594 2595 2596
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2597
		 */
2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2615

2616
		if (intmask & SDHCI_INT_DATA_END) {
2617
			if (host->cmd == host->data_cmd) {
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2628 2629 2630
	}
}

2631
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2632
{
2633
	irqreturn_t result = IRQ_NONE;
2634
	struct sdhci_host *host = dev_id;
2635
	u32 intmask, mask, unexpected = 0;
2636
	int max_loops = 16;
2637 2638 2639

	spin_lock(&host->lock);

2640
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2641
		spin_unlock(&host->lock);
2642
		return IRQ_NONE;
2643 2644
	}

2645
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2646
	if (!intmask || intmask == 0xffffffff) {
2647 2648 2649 2650
		result = IRQ_NONE;
		goto out;
	}

2651 2652 2653 2654 2655
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2656

2657 2658
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2659

2660 2661 2662
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2663

2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2675 2676 2677 2678 2679 2680
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2681 2682 2683

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2684 2685 2686 2687

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2688
		}
2689

2690
		if (intmask & SDHCI_INT_CMD_MASK)
2691
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
2692

2693 2694
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2695

2696 2697 2698
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2699

2700 2701 2702
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

2703 2704 2705 2706 2707
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2708

2709 2710 2711
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2712
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2713

2714 2715 2716 2717
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2718

2719 2720
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2721

2722 2723
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2724 2725 2726
out:
	spin_unlock(&host->lock);

2727 2728 2729 2730 2731
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2732

2733 2734 2735
	return result;
}

2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2747
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2748 2749 2750 2751
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
2752 2753
	}

2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2766 2767 2768 2769 2770 2771 2772
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2773 2774 2775 2776 2777 2778 2779 2780
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
K
Kevin Liu 已提交
2781 2782 2783 2784 2785
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;
2786 2787
	u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
		      SDHCI_INT_CARD_INT;
K
Kevin Liu 已提交
2788 2789 2790 2791

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
2792
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
K
Kevin Liu 已提交
2793
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2794 2795
		irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
	}
K
Kevin Liu 已提交
2796
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2797
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
K
Kevin Liu 已提交
2798 2799 2800
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2801
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2802 2803 2804 2805 2806 2807 2808 2809 2810
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2811

2812
int sdhci_suspend_host(struct sdhci_host *host)
2813
{
2814 2815
	sdhci_disable_card_detection(host);

2816
	mmc_retune_timer_stop(host->mmc);
2817 2818
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);
2819

K
Kevin Liu 已提交
2820
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2821 2822 2823
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2824 2825 2826 2827 2828
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2829
	return 0;
2830 2831
}

2832
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2833

2834 2835
int sdhci_resume_host(struct sdhci_host *host)
{
2836
	struct mmc_host *mmc = host->mmc;
2837
	int ret = 0;
2838

2839
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2840 2841 2842
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2843

2844 2845 2846 2847 2848 2849
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
2850
		mmc->ops->set_ios(mmc, &mmc->ios);
2851 2852 2853 2854
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2855

2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2867 2868
	sdhci_enable_card_detection(host);

2869
	return ret;
2870 2871
}

2872
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2873 2874 2875 2876 2877

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2878
	mmc_retune_timer_stop(host->mmc);
2879 2880
	if (host->tuning_mode != SDHCI_TUNING_MODE_3)
		mmc_retune_needed(host->mmc);
2881 2882

	spin_lock_irqsave(&host->lock, flags);
2883 2884 2885
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2886 2887
	spin_unlock_irqrestore(&host->lock, flags);

2888
	synchronize_hardirq(host->irq);
2889 2890 2891 2892 2893

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2894
	return 0;
2895 2896 2897 2898 2899
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
2900
	struct mmc_host *mmc = host->mmc;
2901
	unsigned long flags;
2902
	int host_flags = host->flags;
2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2914 2915
	mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
	mmc->ops->set_ios(mmc, &mmc->ios);
2916

2917 2918 2919 2920 2921 2922
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2923 2924 2925 2926 2927 2928

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2929
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2930 2931 2932 2933 2934 2935 2936
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2937
	return 0;
2938 2939 2940
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2941
#endif /* CONFIG_PM */
2942

2943 2944
/*****************************************************************************\
 *                                                                           *
2945
 * Device allocation/registration                                            *
2946 2947 2948
 *                                                                           *
\*****************************************************************************/

2949 2950
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2951 2952 2953 2954
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2955
	WARN_ON(dev == NULL);
2956

2957
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2958
	if (!mmc)
2959
		return ERR_PTR(-ENOMEM);
2960 2961 2962

	host = mmc_priv(mmc);
	host->mmc = mmc;
2963 2964
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
2965

2966 2967
	host->flags = SDHCI_SIGNALING_330;

2968 2969
	return host;
}
2970

2971
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2972

2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

	host->caps = caps ? *caps : sdhci_readl(host, SDHCI_CAPABILITIES);

	if (host->version < SDHCI_SPEC_300)
		return;

	host->caps1 = caps1 ? *caps1 : sdhci_readl(host, SDHCI_CAPABILITIES_1);
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3035
int sdhci_setup_host(struct sdhci_host *host)
3036 3037
{
	struct mmc_host *mmc;
3038 3039
	u32 max_current_caps;
	unsigned int ocr_avail;
3040
	unsigned int override_timeout_clk;
3041
	u32 max_clk;
3042
	int ret;
3043

3044 3045 3046
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3047

3048
	mmc = host->mmc;
3049

3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
	if (ret == -EPROBE_DEFER)
		return ret;

3060
	sdhci_read_caps(host);
3061

3062 3063
	override_timeout_clk = host->timeout_clk;

3064
	if (host->version > SDHCI_SPEC_300) {
3065 3066
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3067 3068
	}

3069
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3070
		host->flags |= SDHCI_USE_SDMA;
3071
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3072
		DBG("Controller doesn't have SDMA capability\n");
3073
	else
3074
		host->flags |= SDHCI_USE_SDMA;
3075

3076
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3077
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
3078
		DBG("Disabling DMA as it is marked broken\n");
3079
		host->flags &= ~SDHCI_USE_SDMA;
3080 3081
	}

3082
	if ((host->version >= SDHCI_SPEC_200) &&
3083
		(host->caps & SDHCI_CAN_DO_ADMA2))
3084
		host->flags |= SDHCI_USE_ADMA;
3085 3086 3087 3088 3089 3090 3091

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3092 3093 3094 3095 3096 3097 3098
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
3099
	if (host->caps & SDHCI_CAN_64BIT)
3100 3101
		host->flags |= SDHCI_USE_64_BIT_DMA;

3102
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3114 3115 3116
		}
	}

3117 3118 3119 3120
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3121
	if (host->flags & SDHCI_USE_ADMA) {
3122 3123 3124
		dma_addr_t dma;
		void *buf;

3125
		/*
3126 3127 3128 3129
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
3130
		 */
3131 3132 3133 3134 3135 3136 3137 3138 3139
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3140

3141
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3142 3143 3144
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
3145
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3146 3147
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3148 3149
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
3150 3151
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3152
			host->flags &= ~SDHCI_USE_ADMA;
3153 3154 3155 3156 3157
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3158

3159 3160 3161
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3162 3163
	}

3164 3165 3166 3167 3168
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3169
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3170
		host->dma_mask = DMA_BIT_MASK(64);
3171
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3172
	}
3173

3174
	if (host->version >= SDHCI_SPEC_300)
3175
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3176 3177
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3178
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3179 3180
			>> SDHCI_CLOCK_BASE_SHIFT;

3181
	host->max_clk *= 1000000;
3182 3183
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3184
		if (!host->ops->get_max_clock) {
3185 3186
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3187 3188
			ret = -ENODEV;
			goto undma;
3189 3190
		}
		host->max_clk = host->ops->get_max_clock(host);
3191
	}
3192

3193 3194 3195 3196
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3197
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3209 3210 3211
	/*
	 * Set host parameters.
	 */
3212 3213
	max_clk = host->max_clk;

3214
	if (host->ops->get_min_clock)
3215
		mmc->f_min = host->ops->get_min_clock(host);
3216 3217 3218
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3219
			max_clk = host->max_clk * host->clk_mul;
3220 3221 3222
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3223
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3224

3225
	if (!mmc->f_max || mmc->f_max > max_clk)
3226 3227
		mmc->f_max = max_clk;

3228
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3229
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3230 3231 3232 3233 3234 3235 3236 3237
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3238 3239
				ret = -ENODEV;
				goto undma;
3240
			}
3241 3242
		}

3243
		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
3244
			host->timeout_clk *= 1000;
3245

3246 3247 3248
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3249
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3250
			host->ops->get_max_timeout_count(host) : 1 << 27;
3251 3252
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3253

3254
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3255
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3256 3257 3258

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3259

3260
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3261
	if ((host->version >= SDHCI_SPEC_300) &&
3262
	    ((host->flags & SDHCI_USE_ADMA) ||
3263 3264
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3265 3266 3267 3268 3269 3270
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3271 3272 3273 3274 3275 3276 3277
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3278
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3279
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3280

3281 3282 3283
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3284
	if (host->caps & SDHCI_CAN_DO_HISPD)
3285
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3286

3287
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3288
	    mmc_card_is_removable(mmc) &&
3289
	    mmc_gpio_get_cd(host->mmc) < 0)
3290 3291
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3292
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3293 3294 3295 3296
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3297 3298 3299
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3300 3301 3302
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3303
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3304
		}
3305
	}
3306

3307 3308 3309 3310
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
	}
3311

3312
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3313 3314
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3315 3316 3317
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3318
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3319
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3320 3321 3322
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3323
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3324
			mmc->caps2 |= MMC_CAP2_HS200;
3325
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3326
		mmc->caps |= MMC_CAP_UHS_SDR50;
3327
	}
3328

3329
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3330
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3331 3332
		mmc->caps2 |= MMC_CAP2_HS400;

3333 3334 3335 3336 3337 3338
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3339 3340
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3341 3342
		mmc->caps |= MMC_CAP_UHS_DDR50;

3343
	/* Does the host need tuning for SDR50? */
3344
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3345 3346
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3347
	/* Driver Type(s) (A, C, D) supported by the host */
3348
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3349
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3350
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3351
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3352
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3353 3354
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3355
	/* Initial value for re-tuning timer count */
3356 3357
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3358 3359 3360 3361 3362 3363 3364 3365 3366

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3367
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3368 3369
			     SDHCI_RETUNING_MODE_SHIFT;

3370
	ocr_avail = 0;
3371

3372 3373 3374 3375 3376 3377 3378 3379
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3380
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3381
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3395

3396
	if (host->caps & SDHCI_CAN_VDD_330) {
3397
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3398

A
Aaron Lu 已提交
3399
		mmc->max_current_330 = ((max_current_caps &
3400 3401 3402 3403
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3404
	if (host->caps & SDHCI_CAN_VDD_300) {
3405
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3406

A
Aaron Lu 已提交
3407
		mmc->max_current_300 = ((max_current_caps &
3408 3409 3410 3411
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3412
	if (host->caps & SDHCI_CAN_VDD_180) {
3413 3414
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3415
		mmc->max_current_180 = ((max_current_caps &
3416 3417 3418 3419 3420
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3421 3422 3423 3424 3425
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3426
	if (mmc->ocr_avail)
3427
		ocr_avail = mmc->ocr_avail;
3428

3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3441 3442

	if (mmc->ocr_avail == 0) {
3443 3444
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3445 3446
		ret = -ENODEV;
		goto unreg;
3447 3448
	}

3449 3450 3451 3452 3453 3454 3455 3456 3457
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3458 3459 3460
	spin_lock_init(&host->lock);

	/*
3461 3462
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3463
	 */
3464
	if (host->flags & SDHCI_USE_ADMA)
3465
		mmc->max_segs = SDHCI_MAX_SEGS;
3466
	else if (host->flags & SDHCI_USE_SDMA)
3467
		mmc->max_segs = 1;
3468
	else /* PIO */
3469
		mmc->max_segs = SDHCI_MAX_SEGS;
3470 3471

	/*
3472 3473 3474
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3475
	 */
3476
	mmc->max_req_size = 524288;
3477 3478 3479

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3480 3481
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3482
	 */
3483 3484 3485 3486 3487 3488
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3489
		mmc->max_seg_size = mmc->max_req_size;
3490
	}
3491

3492 3493 3494 3495
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3496 3497 3498
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3499
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
3500 3501
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3502 3503
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3504 3505 3506 3507 3508
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3509

3510 3511 3512
	/*
	 * Maximum block count.
	 */
3513
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3514

3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

3537 3538 3539 3540 3541 3542
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3543
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3544 3545
	setup_timer(&host->data_timer, sdhci_timeout_data_timer,
		    (unsigned long)host);
3546

3547
	init_waitqueue_head(&host->buf_ready_int);
3548

3549 3550
	sdhci_init(host, 0);

3551 3552
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3553 3554 3555
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3556
		goto untasklet;
3557
	}
3558 3559 3560 3561 3562

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3563
	ret = sdhci_led_register(host);
3564 3565 3566
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3567
		goto unirq;
3568
	}
3569

3570 3571
	mmiowb();

3572 3573 3574
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
3575

3576
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3577
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3578 3579
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3580
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3581

3582 3583
	sdhci_enable_card_detection(host);

3584 3585
	return 0;

3586
unled:
3587
	sdhci_led_unregister(host);
3588
unirq:
3589
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3590 3591
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3592
	free_irq(host->irq, host);
3593
untasklet:
3594
	tasklet_kill(&host->finish_tasklet);
3595

3596 3597
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3598

3599 3600 3601 3602 3603 3604
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
3605 3606 3607

	return ret;
}
3608 3609 3610 3611 3612 3613 3614 3615 3616
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
3617

3618 3619
	return __sdhci_add_host(host);
}
3620
EXPORT_SYMBOL_GPL(sdhci_add_host);
3621

P
Pierre Ossman 已提交
3622
void sdhci_remove_host(struct sdhci_host *host, int dead)
3623
{
3624
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3625 3626 3627 3628 3629 3630 3631
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

3632
		if (sdhci_has_requests(host)) {
3633
			pr_err("%s: Controller removed during "
3634
				" transfer!\n", mmc_hostname(mmc));
3635
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
P
Pierre Ossman 已提交
3636 3637 3638 3639 3640
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3641 3642
	sdhci_disable_card_detection(host);

3643
	mmc_remove_host(mmc);
3644

3645
	sdhci_led_unregister(host);
3646

P
Pierre Ossman 已提交
3647
	if (!dead)
3648
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3649

3650 3651
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3652 3653 3654
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
3655
	del_timer_sync(&host->data_timer);
3656 3657

	tasklet_kill(&host->finish_tasklet);
3658

3659 3660
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3661

3662
	if (host->align_buffer)
3663 3664 3665
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3666

3667
	host->adma_table = NULL;
3668
	host->align_buffer = NULL;
3669 3670
}

3671
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3672

3673
void sdhci_free_host(struct sdhci_host *host)
3674
{
3675
	mmc_free_host(host->mmc);
3676 3677
}

3678
EXPORT_SYMBOL_GPL(sdhci_free_host);
3679 3680 3681 3682 3683 3684 3685 3686 3687

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3688
	pr_info(DRIVER_NAME
3689
		": Secure Digital Host Controller Interface driver\n");
3690
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3691

3692
	return 0;
3693 3694 3695 3696 3697 3698 3699 3700 3701
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3702
module_param(debug_quirks, uint, 0444);
3703
module_param(debug_quirks2, uint, 0444);
3704

3705
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3706
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3707
MODULE_LICENSE("GPL");
3708

3709
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3710
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");