sdhci.c 90.3 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/slot-gpio.h>
32 33 34 35 36 37

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
38
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
39

40 41 42 43 44
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

45 46
#define MAX_TUNING_LOOP 40

47
static unsigned int debug_quirks = 0;
48
static unsigned int debug_quirks2;
49

50 51 52
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
53
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
54
static void sdhci_tuning_timer(unsigned long data);
55
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
56

57 58 59
#ifdef CONFIG_PM_RUNTIME
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
60 61
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
62 63 64 65 66 67 68 69 70
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
71 72 73 74 75 76
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
77 78
#endif

79 80
static void sdhci_dumpregs(struct sdhci_host *host)
{
81
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
82
		mmc_hostname(host->mmc));
83

84
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
85 86
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
87
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
88 89
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
90
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
91 92
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
93
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
94 95
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
96
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
97 98
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
99
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
100 101
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
102
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
103 104
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
105
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
106 107
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
108
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
109 110
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
111
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
112
		sdhci_readl(host, SDHCI_CAPABILITIES),
113
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
114
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
115
		sdhci_readw(host, SDHCI_COMMAND),
116
		sdhci_readl(host, SDHCI_MAX_CURRENT));
117
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
118
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
119

120 121 122 123 124 125 126 127 128 129 130
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
		else
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
	}
131

132
	pr_debug(DRIVER_NAME ": ===========================================\n");
133 134 135 136 137 138 139 140
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

141 142
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
143
	u32 present;
144

145
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
146
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
147 148
		return;

149 150 151
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
152

153 154 155 156 157
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
158 159 160

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
161 162 163 164 165 166 167 168 169 170 171 172
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

173
void sdhci_reset(struct sdhci_host *host, u8 mask)
174
{
175
	unsigned long timeout;
176

177
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
178

179
	if (mask & SDHCI_RESET_ALL) {
180
		host->clock = 0;
181 182 183 184
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
185

186 187 188 189
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
190
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
191
		if (timeout == 0) {
192
			pr_err("%s: Reset 0x%x never completed.\n",
193 194 195 196 197 198
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
199
	}
200 201 202 203 204 205 206 207 208 209
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}
210

211
	host->ops->reset(host, mask);
212

213 214 215 216 217 218 219 220
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
221
	}
222 223
}

224 225 226
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
227
{
228
	if (soft)
229
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
230
	else
231
		sdhci_do_reset(host, SDHCI_RESET_ALL);
232

233 234 235 236 237 238 239 240
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
241 242 243 244 245 246

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
247
}
248

249 250
static void sdhci_reinit(struct sdhci_host *host)
{
251
	sdhci_init(host, 0);
252 253 254 255 256
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
257 258 259
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

260 261 262 263 264
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		host->mmc->max_blk_count =
			(host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
	}
265
	sdhci_enable_card_detection(host);
266 267 268 269 270 271
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

272
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
273
	ctrl |= SDHCI_CTRL_LED;
274
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
275 276 277 278 279 280
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

281
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
282
	ctrl &= ~SDHCI_CTRL_LED;
283
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
284 285
}

286
#ifdef SDHCI_USE_LEDS_CLASS
287 288 289 290 291 292 293 294
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

295 296 297
	if (host->runtime_suspended)
		goto out;

298 299 300 301
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
302
out:
303 304 305 306
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

307 308 309 310 311 312
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
313
static void sdhci_read_block_pio(struct sdhci_host *host)
314
{
315 316
	unsigned long flags;
	size_t blksize, len, chunk;
317
	u32 uninitialized_var(scratch);
318
	u8 *buf;
319

P
Pierre Ossman 已提交
320
	DBG("PIO reading\n");
321

P
Pierre Ossman 已提交
322
	blksize = host->data->blksz;
323
	chunk = 0;
324

325
	local_irq_save(flags);
326

P
Pierre Ossman 已提交
327
	while (blksize) {
328 329
		if (!sg_miter_next(&host->sg_miter))
			BUG();
330

331
		len = min(host->sg_miter.length, blksize);
332

333 334
		blksize -= len;
		host->sg_miter.consumed = len;
335

336
		buf = host->sg_miter.addr;
337

338 339
		while (len) {
			if (chunk == 0) {
340
				scratch = sdhci_readl(host, SDHCI_BUFFER);
341
				chunk = 4;
P
Pierre Ossman 已提交
342
			}
343 344 345 346 347 348 349

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
350
		}
P
Pierre Ossman 已提交
351
	}
352 353 354 355

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
356
}
357

P
Pierre Ossman 已提交
358 359
static void sdhci_write_block_pio(struct sdhci_host *host)
{
360 361 362 363
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
364

P
Pierre Ossman 已提交
365 366 367
	DBG("PIO writing\n");

	blksize = host->data->blksz;
368 369
	chunk = 0;
	scratch = 0;
370

371
	local_irq_save(flags);
372

P
Pierre Ossman 已提交
373
	while (blksize) {
374 375
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
376

377 378 379 380 381 382
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
383

384 385 386 387 388 389 390 391
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
392
				sdhci_writel(host, scratch, SDHCI_BUFFER);
393 394
				chunk = 0;
				scratch = 0;
395 396 397
			}
		}
	}
398 399 400 401

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
402 403 404 405 406 407 408 409
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

410
	if (host->blocks == 0)
P
Pierre Ossman 已提交
411 412 413 414 415 416 417
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

418 419 420 421 422 423 424 425 426
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

427
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
428 429 430
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
431 432 433 434
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
435

436 437
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
438 439
			break;
	}
440

P
Pierre Ossman 已提交
441
	DBG("PIO transfer complete.\n");
442 443
}

444 445 446
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
447
	return kmap_atomic(sg_page(sg)) + sg->offset;
448 449 450 451
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
452
	kunmap_atomic(buffer);
453 454 455
	local_irq_restore(*flags);
}

456 457
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
458
{
459
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
460

461
	/* 32-bit and 64-bit descriptors have these members in same position */
462 463
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
464 465 466 467
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
468 469
}

470 471
static void sdhci_adma_mark_end(void *desc)
{
472
	struct sdhci_adma2_64_desc *dma_desc = desc;
473

474
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
475
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
476 477
}

478
static int sdhci_adma_table_pre(struct sdhci_host *host,
479 480 481 482
	struct mmc_data *data)
{
	int direction;

483 484
	void *desc;
	void *align;
485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
505
		host->align_buffer, host->align_buffer_sz, direction);
506
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
507
		goto fail;
508
	BUG_ON(host->align_addr & host->align_mask);
509 510 511

	host->sg_count = dma_map_sg(mmc_dev(host->mmc),
		data->sg, data->sg_len, direction);
512 513
	if (host->sg_count == 0)
		goto unmap_align;
514

515
	desc = host->adma_table;
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
531 532
		offset = (host->align_sz - (addr & host->align_mask)) &
			 host->align_mask;
533 534 535
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
536 537
				WARN_ON(((long)buffer & (PAGE_SIZE - 1)) >
					(PAGE_SIZE - offset));
538 539 540 541
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
542
			/* tran, valid */
543
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
544
					      ADMA2_TRAN_VALID);
545 546 547

			BUG_ON(offset > 65536);

548 549
			align += host->align_sz;
			align_addr += host->align_sz;
550

551
			desc += host->desc_sz;
552 553 554 555 556 557 558

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
559
		/* tran, valid */
560
		sdhci_adma_write_desc(host, desc, addr, len, ADMA2_TRAN_VALID);
561
		desc += host->desc_sz;
562 563 564 565 566

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
567
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
568 569
	}

570 571 572 573
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
574
		if (desc != host->adma_table) {
575
			desc -= host->desc_sz;
576
			sdhci_adma_mark_end(desc);
577 578 579 580 581
		}
	} else {
		/*
		* Add a terminating entry.
		*/
582

583
		/* nop, end, valid */
584
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
585
	}
586 587 588 589 590 591

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
592
			host->align_addr, host->align_buffer_sz, direction);
593 594
	}

595 596 597 598
	return 0;

unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
599
		host->align_buffer_sz, direction);
600 601
fail:
	return -EINVAL;
602 603 604 605 606 607 608 609 610
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
611
	void *align;
612 613
	char *buffer;
	unsigned long flags;
614
	bool has_unaligned;
615 616 617 618 619 620 621

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
622
		host->align_buffer_sz, direction);
623

624 625 626
	/* Do a quick scan of the SG list for any unaligned mappings */
	has_unaligned = false;
	for_each_sg(data->sg, sg, host->sg_count, i)
627
		if (sg_dma_address(sg) & host->align_mask) {
628 629 630 631 632
			has_unaligned = true;
			break;
		}

	if (has_unaligned && data->flags & MMC_DATA_READ) {
633 634 635 636 637 638
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
639 640 641
			if (sg_dma_address(sg) & host->align_mask) {
				size = host->align_sz -
				       (sg_dma_address(sg) & host->align_mask);
642 643

				buffer = sdhci_kmap_atomic(sg, &flags);
644 645
				WARN_ON(((long)buffer & (PAGE_SIZE - 1)) >
					(PAGE_SIZE - size));
646 647 648
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

649
				align += host->align_sz;
650 651 652 653 654 655 656 657
			}
		}
	}

	dma_unmap_sg(mmc_dev(host->mmc), data->sg,
		data->sg_len, direction);
}

658
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
659
{
660
	u8 count;
661
	struct mmc_data *data = cmd->data;
662
	unsigned target_timeout, current_timeout;
663

664 665 666 667 668 669
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
670
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
671
		return 0xE;
672

673
	/* Unspecified timeout, assume max */
674
	if (!data && !cmd->busy_timeout)
675
		return 0xE;
676

677 678
	/* timeout in us */
	if (!data)
679
		target_timeout = cmd->busy_timeout * 1000;
680 681 682 683 684
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
685

686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
706 707
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
708 709 710
		count = 0xE;
	}

711 712 713
	return count;
}

714 715 716 717 718 719
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
720
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
721
	else
722 723 724 725
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
726 727
}

728
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
729 730
{
	u8 count;
731 732 733 734 735 736 737 738 739 740 741

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
742
	u8 ctrl;
743
	struct mmc_data *data = cmd->data;
744
	int ret;
745 746 747

	WARN_ON(host->data);

748 749
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
750 751

	if (!data)
752 753 754 755 756 757 758 759 760
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
761
	host->data->bytes_xfered = 0;
762

763
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
764 765
		host->flags |= SDHCI_REQ_USE_DMA;

766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
794 795 796 797 798 799
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

830 831 832 833 834 835 836 837 838
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
839
				host->flags &= ~SDHCI_REQ_USE_DMA;
840
			} else {
841 842
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
843 844 845 846
				if (host->flags & SDHCI_USE_64_BIT_DMA)
					sdhci_writel(host,
						     (u64)host->adma_addr >> 32,
						     SDHCI_ADMA_ADDRESS_HI);
847 848
			}
		} else {
849
			int sg_cnt;
850

851
			sg_cnt = dma_map_sg(mmc_dev(host->mmc),
852 853 854 855
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
						DMA_FROM_DEVICE :
						DMA_TO_DEVICE);
856
			if (sg_cnt == 0) {
857 858 859 860 861
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
862
				host->flags &= ~SDHCI_REQ_USE_DMA;
863
			} else {
864
				WARN_ON(sg_cnt != 1);
865 866
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
867 868 869 870
			}
		}
	}

871 872 873 874 875 876
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
877
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
878 879
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
880 881 882 883 884 885
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
886
			ctrl |= SDHCI_CTRL_SDMA;
887
		}
888
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
889 890
	}

891
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
892 893 894 895 896 897 898 899
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
900
		host->blocks = data->blocks;
901
	}
902

903 904
	sdhci_set_transfer_irqs(host);

905 906 907
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
908
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
909 910 911
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
912
	struct mmc_command *cmd)
913 914
{
	u16 mode;
915
	struct mmc_data *data = cmd->data;
916

917 918 919 920 921
	if (data == NULL) {
		/* clear Auto CMD settings for no data CMDs */
		mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
		sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
922
		return;
923
	}
924

925 926
	WARN_ON(!host->data);

927
	mode = SDHCI_TRNS_BLK_CNT_EN;
928 929 930 931 932 933 934 935
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
		mode |= SDHCI_TRNS_MULTI;
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
			mode |= SDHCI_TRNS_AUTO_CMD12;
936 937 938 939
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
940
	}
941

942 943
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
944
	if (host->flags & SDHCI_REQ_USE_DMA)
945 946
		mode |= SDHCI_TRNS_DMA;

947
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
948 949 950 951 952 953 954 955 956 957 958
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

959
	if (host->flags & SDHCI_REQ_USE_DMA) {
960 961 962 963 964 965 966
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg,
				data->sg_len, (data->flags & MMC_DATA_READ) ?
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
967 968 969
	}

	/*
970 971 972 973 974
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
975
	 */
976 977
	if (data->error)
		data->bytes_xfered = 0;
978
	else
979
		data->bytes_xfered = data->blksz * data->blocks;
980

981 982 983 984 985 986 987 988 989
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

990 991 992 993
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
994
		if (data->error) {
995 996
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
997 998 999 1000 1001 1002 1003
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

1004
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1005 1006
{
	int flags;
1007
	u32 mask;
1008
	unsigned long timeout;
1009 1010 1011 1012

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
1013
	timeout = 10;
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1024
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1025
		if (timeout == 0) {
1026
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
1027
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
1028
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1029
			cmd->error = -EIO;
1030 1031 1032
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1033 1034 1035
		timeout--;
		mdelay(1);
	}
1036

1037
	timeout = jiffies;
1038 1039
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1040 1041 1042
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1043 1044

	host->cmd = cmd;
1045
	host->busy_handle = 0;
1046

1047
	sdhci_prepare_data(host, cmd);
1048

1049
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1050

1051
	sdhci_set_transfer_mode(host, cmd);
1052

1053
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1054
		pr_err("%s: Unsupported response type!\n",
1055
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1056
		cmd->error = -EINVAL;
1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1074 1075

	/* CMD19 is special in that the Data Present Select should be set */
1076 1077
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1078 1079
		flags |= SDHCI_CMD_DATA;

1080
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1081
}
1082
EXPORT_SYMBOL_GPL(sdhci_send_command);
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1094
				host->cmd->resp[i] = sdhci_readl(host,
1095 1096 1097
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1098
						sdhci_readb(host,
1099 1100 1101
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1102
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1103 1104 1105
		}
	}

P
Pierre Ossman 已提交
1106
	host->cmd->error = 0;
1107

1108 1109 1110 1111 1112
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1113

1114 1115 1116
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1117

1118 1119 1120 1121 1122
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1123 1124
}

1125 1126
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1127
	u16 preset = 0;
1128

1129 1130
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1131 1132
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1133
	case MMC_TIMING_UHS_SDR25:
1134 1135
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1136
	case MMC_TIMING_UHS_SDR50:
1137 1138
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1139 1140
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1141 1142
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1143
	case MMC_TIMING_UHS_DDR50:
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1155
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1156
{
1157
	int div = 0; /* Initialized for compiler warning */
1158
	int real_div = div, clk_mul = 1;
1159
	u16 clk = 0;
1160
	unsigned long timeout;
1161

1162 1163
	host->mmc->actual_clock = 0;

1164
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1165 1166

	if (clock == 0)
1167
		return;
1168

1169
	if (host->version >= SDHCI_SPEC_300) {
1170
		if (host->preset_enabled) {
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1188 1189 1190 1191 1192
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1193 1194 1195 1196 1197
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1198
			/*
1199 1200
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1201
			 */
1202 1203 1204 1205
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1216
			}
1217
			real_div = div;
1218
			div >>= 1;
1219 1220 1221
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1222
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1223 1224 1225
			if ((host->max_clk / div) <= clock)
				break;
		}
1226
		real_div = div;
1227
		div >>= 1;
1228 1229
	}

1230
clock_set:
1231
	if (real_div)
1232
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1233
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1234 1235
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1236
	clk |= SDHCI_CLOCK_INT_EN;
1237
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1238

1239 1240
	/* Wait max 20 ms */
	timeout = 20;
1241
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1242 1243
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1244
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1245
				"stabilised.\n", mmc_hostname(host->mmc));
1246 1247 1248
			sdhci_dumpregs(host);
			return;
		}
1249 1250 1251
		timeout--;
		mdelay(1);
	}
1252 1253

	clk |= SDHCI_CLOCK_CARD_EN;
1254
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1255
}
1256
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1257

1258 1259
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1260
{
1261
	struct mmc_host *mmc = host->mmc;
1262
	u8 pwr = 0;
1263

1264 1265
	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
1266
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1267 1268 1269 1270
		spin_lock_irq(&host->lock);
		return;
	}

1271 1272
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1290
		return;
1291

1292 1293 1294
	host->pwr = pwr;

	if (pwr == 0) {
1295
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1296 1297
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1298
		vdd = 0;
1299 1300 1301 1302 1303 1304 1305
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1306

1307 1308 1309 1310 1311 1312 1313
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1314

1315
		pwr |= SDHCI_POWER_ON;
1316

1317
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1318

1319 1320
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1321

1322 1323 1324 1325 1326 1327 1328
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1329 1330
}

1331 1332 1333 1334 1335 1336 1337 1338 1339
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1340
	int present;
1341
	unsigned long flags;
1342
	u32 tuning_opcode;
1343 1344 1345

	host = mmc_priv(mmc);

1346 1347
	sdhci_runtime_pm_get(host);

1348 1349 1350 1351
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1352
#ifndef SDHCI_USE_LEDS_CLASS
1353
	sdhci_activate_led(host);
1354
#endif
1355 1356 1357 1358 1359 1360

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1361 1362 1363 1364 1365
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1366 1367 1368

	host->mrq = mrq;

1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	/*
	 * Firstly check card presence from cd-gpio.  The return could
	 * be one of the following possibilities:
	 *     negative: cd-gpio is not available
	 *     zero: cd-gpio is used, and card is removed
	 *     one: cd-gpio is used, and card is present
	 */
	present = mmc_gpio_get_cd(host->mmc);
	if (present < 0) {
		/* If polling, assume that the card is always present. */
		if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
			present = 1;
		else
			present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
					SDHCI_CARD_PRESENT;
1384 1385
	}

1386
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1387
		host->mrq->cmd->error = -ENOMEDIUM;
1388
		tasklet_schedule(&host->finish_tasklet);
1389 1390 1391 1392 1393 1394
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
1395 1396
		 * is no on-going data transfer and DAT0 is not busy. If so,
		 * we need to execute tuning procedure before sending command.
1397 1398
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1399 1400
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ)) &&
		    (present_state & SDHCI_DATA_0_LVL_MASK)) {
1401 1402 1403 1404 1405 1406
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
1407 1408 1409 1410 1411 1412 1413

				/* Here we need to set the host->mrq to NULL,
				 * in case the pending finish_tasklet
				 * finishes it incorrectly.
				 */
				host->mrq = NULL;

1414 1415 1416 1417 1418 1419 1420
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1421 1422
		}

1423
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1424 1425 1426
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1427
	}
1428

1429
	mmiowb();
1430 1431 1432
	spin_unlock_irqrestore(&host->lock, flags);
}

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1477
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1478 1479 1480
{
	unsigned long flags;
	u8 ctrl;
1481
	struct mmc_host *mmc = host->mmc;
1482 1483 1484

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1485 1486
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1487 1488
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1489
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1490 1491
		return;
	}
P
Pierre Ossman 已提交
1492

1493 1494 1495 1496 1497
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1498
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1499
		sdhci_reinit(host);
1500 1501
	}

1502
	if (host->version >= SDHCI_SPEC_300 &&
1503 1504
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1505 1506
		sdhci_enable_preset_value(host, false);

1507
	if (!ios->clock || ios->clock != host->clock) {
1508
		host->ops->set_clock(host, ios->clock);
1509
		host->clock = ios->clock;
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1522
	}
1523

1524
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1525

1526 1527 1528
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1529
	host->ops->set_bus_width(host, ios->bus_width);
1530

1531
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1532

1533 1534 1535
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1536 1537 1538 1539
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1540
	if (host->version >= SDHCI_SPEC_300) {
1541 1542 1543
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1544
		if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1545
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1546
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1547 1548
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1549
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1550
			ctrl |= SDHCI_CTRL_HISPD;
1551

1552
		if (!host->preset_enabled) {
1553
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1554 1555 1556 1557
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1558
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1559 1560 1561 1562 1563 1564 1565
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1582
			host->ops->set_clock(host, host->clock);
1583
		}
1584 1585 1586 1587 1588 1589

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1590
		host->ops->set_uhs_signaling(host, ios->timing);
1591
		host->timing = ios->timing;
1592

1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1607
		/* Re-enable SD Clock */
1608
		host->ops->set_clock(host, host->clock);
1609 1610
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1611

1612 1613 1614 1615 1616
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1617
	if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1618
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1619

1620
	mmiowb();
1621 1622 1623
	spin_unlock_irqrestore(&host->lock, flags);
}

1624 1625 1626 1627 1628 1629 1630 1631 1632
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1664
static int sdhci_check_ro(struct sdhci_host *host)
1665 1666
{
	unsigned long flags;
1667
	int is_readonly;
1668 1669 1670

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1671
	if (host->flags & SDHCI_DEVICE_DEAD)
1672 1673 1674
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1675
	else
1676 1677
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1678 1679 1680

	spin_unlock_irqrestore(&host->lock, flags);

1681 1682 1683
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1684 1685
}

1686 1687
#define SAMPLE_COUNT	5

1688
static int sdhci_do_get_ro(struct sdhci_host *host)
1689 1690 1691 1692
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1693
		return sdhci_check_ro(host);
1694 1695 1696

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1697
		if (sdhci_check_ro(host)) {
1698 1699 1700 1701 1702 1703 1704 1705
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1706 1707 1708 1709 1710 1711 1712 1713
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1714
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1715
{
1716 1717
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1718

1719 1720 1721 1722 1723
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1724

1725 1726
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1727
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1728
		if (enable)
1729
			host->ier |= SDHCI_INT_CARD_INT;
1730
		else
1731 1732 1733 1734
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1735 1736
		mmiowb();
	}
1737 1738 1739 1740 1741 1742
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1743

1744 1745
	sdhci_runtime_pm_get(host);

1746
	spin_lock_irqsave(&host->lock, flags);
1747 1748 1749 1750 1751
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1752
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1753
	spin_unlock_irqrestore(&host->lock, flags);
1754 1755

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1756 1757
}

1758
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1759
						struct mmc_ios *ios)
1760
{
1761
	struct mmc_host *mmc = host->mmc;
1762
	u16 ctrl;
1763
	int ret;
1764

1765 1766 1767 1768 1769 1770
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1771

1772 1773
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1774
	switch (ios->signal_voltage) {
1775 1776 1777 1778
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1779

1780 1781 1782
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1783
			if (ret) {
J
Joe Perches 已提交
1784 1785
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1786 1787 1788 1789 1790
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1791

1792 1793 1794 1795
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1796

J
Joe Perches 已提交
1797 1798
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1799 1800 1801

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1802 1803
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1804 1805
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1806 1807
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1808 1809 1810
				return -EIO;
			}
		}
1811 1812 1813 1814 1815

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1816 1817
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1818

1819 1820 1821 1822
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1823

J
Joe Perches 已提交
1824 1825
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1826

1827 1828
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1829 1830 1831
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1832
			if (ret) {
J
Joe Perches 已提交
1833 1834
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1835
				return -EIO;
1836 1837
			}
		}
1838
		return 0;
1839
	default:
1840 1841
		/* No signal voltage switch required */
		return 0;
1842
	}
1843 1844
}

1845
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1846
	struct mmc_ios *ios)
1847 1848 1849 1850 1851 1852 1853
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1854
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1855 1856 1857 1858
	sdhci_runtime_pm_put(host);
	return err;
}

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1872
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1873
{
1874
	struct sdhci_host *host = mmc_priv(mmc);
1875 1876 1877
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1878
	unsigned long flags;
1879

1880
	sdhci_runtime_pm_get(host);
1881
	spin_lock_irqsave(&host->lock, flags);
1882 1883

	/*
1884 1885
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1886
	 * Capabilities register.
1887 1888
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1889
	 */
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
	switch (host->timing) {
	case MMC_TIMING_MMC_HS200:
	case MMC_TIMING_UHS_SDR104:
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1902
		spin_unlock_irqrestore(&host->lock, flags);
1903
		sdhci_runtime_pm_put(host);
1904 1905 1906
		return 0;
	}

1907
	if (host->ops->platform_execute_tuning) {
1908
		spin_unlock_irqrestore(&host->lock, flags);
1909 1910 1911 1912 1913
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1914 1915
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1928 1929
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1930 1931 1932 1933 1934 1935 1936

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1937
		struct mmc_request mrq = {NULL};
1938

1939
		cmd.opcode = opcode;
1940 1941 1942 1943 1944 1945
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1946 1947 1948
		if (tuning_loop_counter-- == 0)
			break;

1949 1950 1951 1952 1953 1954 1955 1956
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1982
		spin_unlock_irqrestore(&host->lock, flags);
1983 1984 1985 1986
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1987
		spin_lock_irqsave(&host->lock, flags);
1988 1989

		if (!host->tuning_done) {
1990
			pr_info(DRIVER_NAME ": Timeout waiting for "
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2006 2007 2008 2009

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2010 2011 2012 2013 2014 2015
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2016
	if (tuning_loop_counter < 0) {
2017 2018
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2019 2020 2021 2022 2023
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
		pr_info(DRIVER_NAME ": Tuning procedure"
			" failed, falling back to fixed sampling"
			" clock\n");
2024
		err = -EIO;
2025 2026 2027
	}

out:
2028 2029 2030 2031 2032 2033 2034 2035
	/*
	 * If this is the very first time we are here, we start the retuning
	 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
	 * flag won't be set, we check this condition before actually starting
	 * the timer.
	 */
	if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
	    (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
2036
		host->flags |= SDHCI_USING_RETUNING_TIMER;
2037 2038 2039 2040
		mod_timer(&host->tuning_timer, jiffies +
			host->tuning_count * HZ);
		/* Tuning mode 1 limits the maximum data length to 4MB */
		mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
2041
	} else if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2042 2043
		host->flags &= ~SDHCI_NEEDS_RETUNING;
		/* Reload the new initial value for timer */
2044 2045
		mod_timer(&host->tuning_timer, jiffies +
			  host->tuning_count * HZ);
2046 2047 2048 2049 2050 2051 2052
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2053 2054
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2055
	 */
2056
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2057 2058
		err = 0;

2059 2060
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2061
	spin_unlock_irqrestore(&host->lock, flags);
2062
	sdhci_runtime_pm_put(host);
2063 2064 2065 2066

	return err;
}

2067 2068

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2069 2070 2071 2072 2073 2074 2075 2076 2077
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2078 2079 2080 2081 2082 2083 2084 2085
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2086
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2087 2088 2089 2090 2091 2092 2093

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2094
	}
2095 2096
}

2097
static void sdhci_card_event(struct mmc_host *mmc)
2098
{
2099
	struct sdhci_host *host = mmc_priv(mmc);
2100 2101
	unsigned long flags;

2102 2103 2104 2105
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2106 2107
	spin_lock_irqsave(&host->lock, flags);

2108
	/* Check host->mrq first in case we are runtime suspended */
2109
	if (host->mrq && !sdhci_do_get_cd(host)) {
2110
		pr_err("%s: Card removed during transfer!\n",
2111
			mmc_hostname(host->mmc));
2112
		pr_err("%s: Resetting controller.\n",
2113
			mmc_hostname(host->mmc));
2114

2115 2116
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2117

2118 2119
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2120 2121 2122
	}

	spin_unlock_irqrestore(&host->lock, flags);
2123 2124 2125 2126 2127
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
	.set_ios	= sdhci_set_ios,
2128
	.get_cd		= sdhci_get_cd,
2129 2130 2131 2132 2133 2134
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2135
	.card_busy	= sdhci_card_busy,
2136 2137 2138 2139 2140 2141 2142 2143
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2144 2145 2146 2147 2148 2149 2150 2151
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2152 2153
	spin_lock_irqsave(&host->lock, flags);

2154 2155 2156 2157
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2158 2159
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2160
		return;
2161
	}
2162 2163 2164 2165 2166 2167 2168 2169 2170

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2171
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2172
	    ((mrq->cmd && mrq->cmd->error) ||
2173 2174 2175 2176
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2177 2178

		/* Some controllers need this kick or reset won't work here */
2179
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2180
			/* This is to force an update */
2181
			host->ops->set_clock(host, host->clock);
2182 2183 2184

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2185 2186
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2187 2188 2189 2190 2191 2192
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2193
#ifndef SDHCI_USE_LEDS_CLASS
2194
	sdhci_deactivate_led(host);
2195
#endif
2196

2197
	mmiowb();
2198 2199 2200
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2201
	sdhci_runtime_pm_put(host);
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2214
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2215
			"interrupt.\n", mmc_hostname(host->mmc));
2216 2217 2218
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2219
			host->data->error = -ETIMEDOUT;
2220 2221 2222
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2223
				host->cmd->error = -ETIMEDOUT;
2224
			else
P
Pierre Ossman 已提交
2225
				host->mrq->cmd->error = -ETIMEDOUT;
2226 2227 2228 2229 2230

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2231
	mmiowb();
2232 2233 2234
	spin_unlock_irqrestore(&host->lock, flags);
}

2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2249 2250 2251 2252 2253 2254
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2255
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2256 2257 2258 2259
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2260
		pr_err("%s: Got command interrupt 0x%08x even "
2261 2262
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2263 2264 2265 2266
		sdhci_dumpregs(host);
		return;
	}

2267
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2268 2269 2270 2271
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2272

2273
	if (host->cmd->error) {
2274
		tasklet_schedule(&host->finish_tasklet);
2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2293 2294 2295 2296
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2297
			return;
2298
		}
2299 2300 2301

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2302 2303 2304
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2305 2306 2307
	}

	if (intmask & SDHCI_INT_RESPONSE)
2308
		sdhci_finish_command(host);
2309 2310
}

2311
#ifdef CONFIG_MMC_DEBUG
2312
static void sdhci_adma_show_error(struct sdhci_host *host)
2313 2314
{
	const char *name = mmc_hostname(host->mmc);
2315
	void *desc = host->adma_table;
2316 2317 2318 2319

	sdhci_dumpregs(host);

	while (true) {
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2333

2334
		desc += host->desc_sz;
2335

2336
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2337 2338 2339 2340
			break;
	}
}
#else
2341
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2342 2343
#endif

2344 2345
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2346
	u32 command;
2347 2348
	BUG_ON(intmask == 0);

2349 2350
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2351 2352 2353
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2354 2355 2356 2357 2358 2359
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2360 2361
	if (!host->data) {
		/*
2362 2363 2364
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2365
		 */
2366
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2367 2368 2369 2370 2371
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2372
			if (intmask & SDHCI_INT_DATA_END) {
2373 2374 2375 2376 2377 2378 2379 2380 2381
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2382 2383 2384
				return;
			}
		}
2385

2386
		pr_err("%s: Got data interrupt 0x%08x even "
2387 2388
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2389 2390 2391 2392 2393 2394
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2395
		host->data->error = -ETIMEDOUT;
2396 2397 2398 2399 2400
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2401
		host->data->error = -EILSEQ;
2402
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2403
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2404
		sdhci_adma_show_error(host);
2405
		host->data->error = -EIO;
2406 2407
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2408
	}
2409

P
Pierre Ossman 已提交
2410
	if (host->data->error)
2411 2412
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2413
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2414 2415
			sdhci_transfer_pio(host);

2416 2417 2418 2419
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2420 2421 2422 2423
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2424
		 */
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2442

2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2455 2456 2457
	}
}

2458
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2459
{
2460
	irqreturn_t result = IRQ_NONE;
2461
	struct sdhci_host *host = dev_id;
2462
	u32 intmask, mask, unexpected = 0;
2463
	int max_loops = 16;
2464 2465 2466

	spin_lock(&host->lock);

2467
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2468
		spin_unlock(&host->lock);
2469
		return IRQ_NONE;
2470 2471
	}

2472
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2473
	if (!intmask || intmask == 0xffffffff) {
2474 2475 2476 2477
		result = IRQ_NONE;
		goto out;
	}

2478 2479 2480 2481 2482
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2483

2484 2485
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2486

2487 2488 2489
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2490

2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2502 2503 2504 2505 2506 2507
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2508 2509 2510

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2511 2512 2513 2514

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2515
		}
2516

2517
		if (intmask & SDHCI_INT_CMD_MASK)
2518 2519
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2520

2521 2522
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2523

2524 2525 2526
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2527

2528 2529 2530 2531 2532
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2533

2534 2535 2536 2537
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2538

2539 2540 2541 2542
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2543

2544 2545
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2546

2547 2548
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2549 2550 2551
out:
	spin_unlock(&host->lock);

2552 2553 2554 2555 2556
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2557

2558 2559 2560
	return result;
}

2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2572 2573 2574 2575 2576
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2589 2590 2591 2592 2593 2594 2595
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2611
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2612 2613 2614 2615 2616 2617 2618 2619 2620
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2621

2622
int sdhci_suspend_host(struct sdhci_host *host)
2623
{
2624 2625
	sdhci_disable_card_detection(host);

2626
	/* Disable tuning since we are suspending */
2627
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2628
		del_timer_sync(&host->tuning_timer);
2629 2630 2631
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

K
Kevin Liu 已提交
2632
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2633 2634 2635
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2636 2637 2638 2639 2640
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2641
	return 0;
2642 2643
}

2644
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2645

2646 2647
int sdhci_resume_host(struct sdhci_host *host)
{
2648
	int ret = 0;
2649

2650
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2651 2652 2653
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2654

K
Kevin Liu 已提交
2655
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2656 2657 2658
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
K
Kevin Liu 已提交
2659 2660 2661 2662 2663 2664
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2665

2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2677

2678 2679
	sdhci_enable_card_detection(host);

2680
	/* Set the re-tuning expiration flag */
2681
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2682 2683
		host->flags |= SDHCI_NEEDS_RETUNING;

2684
	return ret;
2685 2686
}

2687
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2688 2689
#endif /* CONFIG_PM */

2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
#ifdef CONFIG_PM_RUNTIME

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->runtime_suspended || host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (host->runtime_suspended || !host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2719 2720 2721 2722 2723
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

	/* Disable tuning since we are suspending */
2724
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2725 2726 2727 2728 2729
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
2730 2731 2732
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2733 2734
	spin_unlock_irqrestore(&host->lock, flags);

2735
	synchronize_hardirq(host->irq);
2736 2737 2738 2739 2740

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2741
	return 0;
2742 2743 2744 2745 2746 2747
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2748
	int host_flags = host->flags;
2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
	sdhci_do_set_ios(host, &host->mmc->ios);

	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2763 2764 2765 2766 2767 2768
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2769 2770

	/* Set the re-tuning expiration flag */
2771
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2772 2773 2774 2775 2776 2777 2778
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2779
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2780 2781 2782 2783 2784 2785 2786
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2787
	return 0;
2788 2789 2790 2791 2792
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

#endif

2793 2794
/*****************************************************************************\
 *                                                                           *
2795
 * Device allocation/registration                                            *
2796 2797 2798
 *                                                                           *
\*****************************************************************************/

2799 2800
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2801 2802 2803 2804
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2805
	WARN_ON(dev == NULL);
2806

2807
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2808
	if (!mmc)
2809
		return ERR_PTR(-ENOMEM);
2810 2811 2812 2813

	host = mmc_priv(mmc);
	host->mmc = mmc;

2814 2815
	return host;
}
2816

2817
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2818

2819 2820 2821
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2822
	u32 caps[2] = {0, 0};
2823 2824
	u32 max_current_caps;
	unsigned int ocr_avail;
2825
	unsigned int override_timeout_clk;
2826
	int ret;
2827

2828 2829 2830
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2831

2832
	mmc = host->mmc;
2833

2834 2835
	if (debug_quirks)
		host->quirks = debug_quirks;
2836 2837
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2838

2839 2840
	override_timeout_clk = host->timeout_clk;

2841
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2842

2843
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2844 2845
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2846
	if (host->version > SDHCI_SPEC_300) {
2847
		pr_err("%s: Unknown controller version (%d). "
2848
			"You may experience problems.\n", mmc_hostname(mmc),
2849
			host->version);
2850 2851
	}

2852
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2853
		sdhci_readl(host, SDHCI_CAPABILITIES);
2854

2855 2856 2857 2858
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2859

2860
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2861
		host->flags |= SDHCI_USE_SDMA;
2862
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2863
		DBG("Controller doesn't have SDMA capability\n");
2864
	else
2865
		host->flags |= SDHCI_USE_SDMA;
2866

2867
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2868
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2869
		DBG("Disabling DMA as it is marked broken\n");
2870
		host->flags &= ~SDHCI_USE_SDMA;
2871 2872
	}

2873 2874
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2875
		host->flags |= SDHCI_USE_ADMA;
2876 2877 2878 2879 2880 2881 2882

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
	if (sdhci_readl(host, SDHCI_CAPABILITIES) & SDHCI_CAN_64BIT)
		host->flags |= SDHCI_USE_64_BIT_DMA;

2893
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2894 2895
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
J
Joe Perches 已提交
2896
				pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2897
					mmc_hostname(mmc));
2898 2899
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2900
			}
2901 2902 2903
		}
	}

2904 2905 2906 2907
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

2908 2909
	if (host->flags & SDHCI_USE_ADMA) {
		/*
2910 2911 2912 2913
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2914
		 */
2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->align_buffer_sz = SDHCI_MAX_SEGS *
						SDHCI_ADMA2_64_ALIGN;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
			host->align_sz = SDHCI_ADMA2_64_ALIGN;
			host->align_mask = SDHCI_ADMA2_64_ALIGN - 1;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->align_buffer_sz = SDHCI_MAX_SEGS *
						SDHCI_ADMA2_32_ALIGN;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
			host->align_sz = SDHCI_ADMA2_32_ALIGN;
			host->align_mask = SDHCI_ADMA2_32_ALIGN - 1;
		}
2932
		host->adma_table = dma_alloc_coherent(mmc_dev(mmc),
2933
						      host->adma_table_sz,
2934 2935
						      &host->adma_addr,
						      GFP_KERNEL);
2936
		host->align_buffer = kmalloc(host->align_buffer_sz, GFP_KERNEL);
2937
		if (!host->adma_table || !host->align_buffer) {
2938
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
2939
					  host->adma_table, host->adma_addr);
2940
			kfree(host->align_buffer);
J
Joe Perches 已提交
2941
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2942 2943
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2944
			host->adma_table = NULL;
2945
			host->align_buffer = NULL;
2946
		} else if (host->adma_addr & host->align_mask) {
J
Joe Perches 已提交
2947 2948
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2949
			host->flags &= ~SDHCI_USE_ADMA;
2950
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
2951
					  host->adma_table, host->adma_addr);
2952
			kfree(host->align_buffer);
2953
			host->adma_table = NULL;
2954
			host->align_buffer = NULL;
2955 2956 2957
		}
	}

2958 2959 2960 2961 2962
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2963
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2964
		host->dma_mask = DMA_BIT_MASK(64);
2965
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
2966
	}
2967

2968
	if (host->version >= SDHCI_SPEC_300)
2969
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
2970 2971
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
2972
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
2973 2974
			>> SDHCI_CLOCK_BASE_SHIFT;

2975
	host->max_clk *= 1000000;
2976 2977
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
2978
		if (!host->ops->get_max_clock) {
2979
			pr_err("%s: Hardware doesn't specify base clock "
2980 2981 2982 2983
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
2984
	}
2985

2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3002 3003 3004 3005
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
3006
	mmc->f_max = host->max_clk;
3007
	if (host->ops->get_min_clock)
3008
		mmc->f_min = host->ops->get_min_clock(host);
3009 3010 3011 3012 3013 3014 3015
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3016
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3017

3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
3030 3031
		}

3032 3033
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
3034

3035
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3036
			host->ops->get_max_timeout_count(host) : 1 << 27;
3037 3038
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3039

3040 3041 3042
	if (override_timeout_clk)
		host->timeout_clk = override_timeout_clk;

3043
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3044
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3045 3046 3047

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3048

3049
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3050
	if ((host->version >= SDHCI_SPEC_300) &&
3051
	    ((host->flags & SDHCI_USE_ADMA) ||
A
Andrei Warkentin 已提交
3052
	     !(host->flags & SDHCI_USE_SDMA))) {
3053 3054 3055 3056 3057 3058
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3059 3060 3061 3062 3063 3064 3065
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3066
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3067
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3068

3069 3070 3071
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3072
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3073
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3074

3075
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3076
	    !(mmc->caps & MMC_CAP_NONREMOVABLE))
3077 3078
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3079 3080 3081 3082
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3083
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3084 3085 3086 3087
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3088 3089 3090
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3091 3092 3093
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3094
			mmc->supply.vqmmc = NULL;
3095
		}
3096
	}
3097

3098 3099 3100 3101
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3102 3103 3104
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3105 3106 3107
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3108
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3109
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3110 3111 3112
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3113
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200)) {
3114
			mmc->caps2 |= MMC_CAP2_HS200;
3115 3116 3117 3118 3119
			if (IS_ERR(mmc->supply.vqmmc) ||
					!regulator_is_supported_voltage
					(mmc->supply.vqmmc, 1100000, 1300000))
				mmc->caps2 &= ~MMC_CAP2_HS200_1_2V_SDR;
		}
3120
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3121 3122
		mmc->caps |= MMC_CAP_UHS_SDR50;

3123 3124
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3125 3126
		mmc->caps |= MMC_CAP_UHS_DDR50;

3127
	/* Does the host need tuning for SDR50? */
3128 3129 3130
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3131
	/* Does the host need tuning for SDR104 / HS200? */
3132
	if (mmc->caps2 & MMC_CAP2_HS200)
3133
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3134

3135 3136 3137 3138 3139 3140 3141 3142
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3158
	ocr_avail = 0;
3159

3160 3161 3162 3163 3164 3165 3166 3167
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3168
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3169
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3183 3184

	if (caps[0] & SDHCI_CAN_VDD_330) {
3185
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3186

A
Aaron Lu 已提交
3187
		mmc->max_current_330 = ((max_current_caps &
3188 3189 3190 3191 3192
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3193
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3194

A
Aaron Lu 已提交
3195
		mmc->max_current_300 = ((max_current_caps &
3196 3197 3198 3199 3200
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3201 3202
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3203
		mmc->max_current_180 = ((max_current_caps &
3204 3205 3206 3207 3208
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3209
	/* If OCR set by external regulators, use it instead */
3210
	if (mmc->ocr_avail)
3211
		ocr_avail = mmc->ocr_avail;
3212

3213
	if (host->ocr_mask)
3214
		ocr_avail &= host->ocr_mask;
3215

3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3228 3229

	if (mmc->ocr_avail == 0) {
3230
		pr_err("%s: Hardware doesn't report any "
3231
			"support voltages.\n", mmc_hostname(mmc));
3232
		return -ENODEV;
3233 3234
	}

3235 3236 3237
	spin_lock_init(&host->lock);

	/*
3238 3239
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3240
	 */
3241
	if (host->flags & SDHCI_USE_ADMA)
3242
		mmc->max_segs = SDHCI_MAX_SEGS;
3243
	else if (host->flags & SDHCI_USE_SDMA)
3244
		mmc->max_segs = 1;
3245
	else /* PIO */
3246
		mmc->max_segs = SDHCI_MAX_SEGS;
3247 3248

	/*
3249
	 * Maximum number of sectors in one transfer. Limited by DMA boundary
3250
	 * size (512KiB).
3251
	 */
3252
	mmc->max_req_size = 524288;
3253 3254 3255

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3256 3257
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3258
	 */
3259 3260 3261 3262 3263 3264
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3265
		mmc->max_seg_size = mmc->max_req_size;
3266
	}
3267

3268 3269 3270 3271
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3272 3273 3274
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3275
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3276 3277
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3278 3279
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3280 3281 3282 3283 3284
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3285

3286 3287 3288
	/*
	 * Maximum block count.
	 */
3289
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3290

3291 3292 3293 3294 3295 3296
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3297
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3298

3299
	if (host->version >= SDHCI_SPEC_300) {
3300 3301
		init_waitqueue_head(&host->buf_ready_int);

3302 3303 3304 3305 3306 3307
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3308 3309
	sdhci_init(host, 0);

3310 3311
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3312 3313 3314
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3315
		goto untasklet;
3316
	}
3317 3318 3319 3320 3321

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3322
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3323 3324 3325
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3326 3327 3328 3329
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3330
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3331 3332 3333
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3334
		goto reset;
3335
	}
3336 3337
#endif

3338 3339
	mmiowb();

3340 3341
	mmc_add_host(mmc);

3342
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3343
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3344 3345
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3346
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3347

3348 3349
	sdhci_enable_card_detection(host);

3350 3351
	return 0;

3352
#ifdef SDHCI_USE_LEDS_CLASS
3353
reset:
3354
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3355 3356
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3357 3358
	free_irq(host->irq, host);
#endif
3359
untasklet:
3360 3361 3362 3363 3364
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3365
EXPORT_SYMBOL_GPL(sdhci_add_host);
3366

P
Pierre Ossman 已提交
3367
void sdhci_remove_host(struct sdhci_host *host, int dead)
3368
{
3369
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3370 3371 3372 3373 3374 3375 3376 3377
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3378
			pr_err("%s: Controller removed during "
3379
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3380 3381 3382 3383 3384 3385 3386 3387

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3388 3389
	sdhci_disable_card_detection(host);

3390
	mmc_remove_host(mmc);
3391

3392
#ifdef SDHCI_USE_LEDS_CLASS
3393 3394 3395
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3396
	if (!dead)
3397
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3398

3399 3400
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3401 3402 3403 3404 3405
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3406

3407 3408
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3409

3410
	if (host->adma_table)
3411
		dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3412
				  host->adma_table, host->adma_addr);
3413 3414
	kfree(host->align_buffer);

3415
	host->adma_table = NULL;
3416
	host->align_buffer = NULL;
3417 3418
}

3419
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3420

3421
void sdhci_free_host(struct sdhci_host *host)
3422
{
3423
	mmc_free_host(host->mmc);
3424 3425
}

3426
EXPORT_SYMBOL_GPL(sdhci_free_host);
3427 3428 3429 3430 3431 3432 3433 3434 3435

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3436
	pr_info(DRIVER_NAME
3437
		": Secure Digital Host Controller Interface driver\n");
3438
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3439

3440
	return 0;
3441 3442 3443 3444 3445 3446 3447 3448 3449
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3450
module_param(debug_quirks, uint, 0444);
3451
module_param(debug_quirks2, uint, 0444);
3452

3453
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3454
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3455
MODULE_LICENSE("GPL");
3456

3457
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3458
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");