sdhci.c 93.2 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42 43 44 45
#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
	defined(CONFIG_MMC_SDHCI_MODULE))
#define SDHCI_USE_LEDS_CLASS
#endif

46 47
#define MAX_TUNING_LOOP 40

48
static unsigned int debug_quirks = 0;
49
static unsigned int debug_quirks2;
50

51 52 53
static void sdhci_finish_data(struct sdhci_host *);

static void sdhci_finish_command(struct sdhci_host *);
54
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
55
static void sdhci_tuning_timer(unsigned long data);
56
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
57 58 59
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
					struct mmc_data *data,
					struct sdhci_host_next *next);
60

61
#ifdef CONFIG_PM
62 63
static int sdhci_runtime_pm_get(struct sdhci_host *host);
static int sdhci_runtime_pm_put(struct sdhci_host *host);
64 65
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
66 67 68 69 70 71 72 73 74
#else
static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return 0;
}
static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	return 0;
}
75 76 77 78 79 80
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
}
static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
}
81 82
#endif

83 84
static void sdhci_dumpregs(struct sdhci_host *host)
{
85
	pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
86
		mmc_hostname(host->mmc));
87

88
	pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
89 90
		sdhci_readl(host, SDHCI_DMA_ADDRESS),
		sdhci_readw(host, SDHCI_HOST_VERSION));
91
	pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
92 93
		sdhci_readw(host, SDHCI_BLOCK_SIZE),
		sdhci_readw(host, SDHCI_BLOCK_COUNT));
94
	pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
95 96
		sdhci_readl(host, SDHCI_ARGUMENT),
		sdhci_readw(host, SDHCI_TRANSFER_MODE));
97
	pr_debug(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
98 99
		sdhci_readl(host, SDHCI_PRESENT_STATE),
		sdhci_readb(host, SDHCI_HOST_CONTROL));
100
	pr_debug(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
101 102
		sdhci_readb(host, SDHCI_POWER_CONTROL),
		sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
103
	pr_debug(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
104 105
		sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		sdhci_readw(host, SDHCI_CLOCK_CONTROL));
106
	pr_debug(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
107 108
		sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		sdhci_readl(host, SDHCI_INT_STATUS));
109
	pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
110 111
		sdhci_readl(host, SDHCI_INT_ENABLE),
		sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
112
	pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
113 114
		sdhci_readw(host, SDHCI_ACMD12_ERR),
		sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
115
	pr_debug(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
116
		sdhci_readl(host, SDHCI_CAPABILITIES),
117
		sdhci_readl(host, SDHCI_CAPABILITIES_1));
118
	pr_debug(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
119
		sdhci_readw(host, SDHCI_COMMAND),
120
		sdhci_readl(host, SDHCI_MAX_CURRENT));
121
	pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
122
		sdhci_readw(host, SDHCI_HOST_CONTROL2));
123

124 125 126 127 128 129 130 131 132 133 134
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
		else
			pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
				 readl(host->ioaddr + SDHCI_ADMA_ERROR),
				 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
	}
135

136
	pr_debug(DRIVER_NAME ": ===========================================\n");
137 138 139 140 141 142 143 144
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

145 146
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
147
	u32 present;
148

149
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
150
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
151 152
		return;

153 154 155
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
156

157 158 159 160 161
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
162 163 164

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
165 166 167 168 169 170 171 172 173 174 175 176
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

177
void sdhci_reset(struct sdhci_host *host, u8 mask)
178
{
179
	unsigned long timeout;
180

181
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
182

183
	if (mask & SDHCI_RESET_ALL) {
184
		host->clock = 0;
185 186 187 188
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
189

190 191 192 193
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
194
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
195
		if (timeout == 0) {
196
			pr_err("%s: Reset 0x%x never completed.\n",
197 198 199 200 201 202
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
203
	}
204 205 206 207 208 209 210 211 212 213
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
		if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
			SDHCI_CARD_PRESENT))
			return;
	}
214

215
	host->ops->reset(host, mask);
216

217 218 219 220 221 222 223 224
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
225
	}
226 227
}

228 229 230
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);

static void sdhci_init(struct sdhci_host *host, int soft)
231
{
232
	if (soft)
233
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
234
	else
235
		sdhci_do_reset(host, SDHCI_RESET_ALL);
236

237 238 239 240 241 242 243 244
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
245 246 247 248 249 250

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
		sdhci_set_ios(host->mmc, &host->mmc->ios);
	}
251
}
252

253 254
static void sdhci_reinit(struct sdhci_host *host)
{
255
	sdhci_init(host, 0);
256 257 258 259 260
	/*
	 * Retuning stuffs are affected by different cards inserted and only
	 * applicable to UHS-I cards. So reset these fields to their initial
	 * value when card is removed.
	 */
261 262 263
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
		host->flags &= ~SDHCI_USING_RETUNING_TIMER;

264 265 266
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}
267
	sdhci_enable_card_detection(host);
268 269 270 271 272 273
}

static void sdhci_activate_led(struct sdhci_host *host)
{
	u8 ctrl;

274
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
275
	ctrl |= SDHCI_CTRL_LED;
276
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
277 278 279 280 281 282
}

static void sdhci_deactivate_led(struct sdhci_host *host)
{
	u8 ctrl;

283
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
284
	ctrl &= ~SDHCI_CTRL_LED;
285
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
286 287
}

288
#ifdef SDHCI_USE_LEDS_CLASS
289 290 291 292 293 294 295 296
static void sdhci_led_control(struct led_classdev *led,
	enum led_brightness brightness)
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

297 298 299
	if (host->runtime_suspended)
		goto out;

300 301 302 303
	if (brightness == LED_OFF)
		sdhci_deactivate_led(host);
	else
		sdhci_activate_led(host);
304
out:
305 306 307 308
	spin_unlock_irqrestore(&host->lock, flags);
}
#endif

309 310 311 312 313 314
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
315
static void sdhci_read_block_pio(struct sdhci_host *host)
316
{
317 318
	unsigned long flags;
	size_t blksize, len, chunk;
319
	u32 uninitialized_var(scratch);
320
	u8 *buf;
321

P
Pierre Ossman 已提交
322
	DBG("PIO reading\n");
323

P
Pierre Ossman 已提交
324
	blksize = host->data->blksz;
325
	chunk = 0;
326

327
	local_irq_save(flags);
328

P
Pierre Ossman 已提交
329
	while (blksize) {
330 331
		if (!sg_miter_next(&host->sg_miter))
			BUG();
332

333
		len = min(host->sg_miter.length, blksize);
334

335 336
		blksize -= len;
		host->sg_miter.consumed = len;
337

338
		buf = host->sg_miter.addr;
339

340 341
		while (len) {
			if (chunk == 0) {
342
				scratch = sdhci_readl(host, SDHCI_BUFFER);
343
				chunk = 4;
P
Pierre Ossman 已提交
344
			}
345 346 347 348 349 350 351

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
352
		}
P
Pierre Ossman 已提交
353
	}
354 355 356 357

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
358
}
359

P
Pierre Ossman 已提交
360 361
static void sdhci_write_block_pio(struct sdhci_host *host)
{
362 363 364 365
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
366

P
Pierre Ossman 已提交
367 368 369
	DBG("PIO writing\n");

	blksize = host->data->blksz;
370 371
	chunk = 0;
	scratch = 0;
372

373
	local_irq_save(flags);
374

P
Pierre Ossman 已提交
375
	while (blksize) {
376 377
		if (!sg_miter_next(&host->sg_miter))
			BUG();
P
Pierre Ossman 已提交
378

379 380 381 382 383 384
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
385

386 387 388 389 390 391 392 393
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
394
				sdhci_writel(host, scratch, SDHCI_BUFFER);
395 396
				chunk = 0;
				scratch = 0;
397 398 399
			}
		}
	}
400 401 402 403

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
404 405 406 407 408 409 410 411
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

	BUG_ON(!host->data);

412
	if (host->blocks == 0)
P
Pierre Ossman 已提交
413 414 415 416 417 418 419
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

420 421 422 423 424 425 426 427 428
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

429
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
430 431 432
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
433 434 435 436
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
437

438 439
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
440 441
			break;
	}
442

P
Pierre Ossman 已提交
443
	DBG("PIO transfer complete.\n");
444 445
}

446 447 448
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
449
	return kmap_atomic(sg_page(sg)) + sg->offset;
450 451 452 453
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
454
	kunmap_atomic(buffer);
455 456 457
	local_irq_restore(*flags);
}

458 459
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
460
{
461
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
462

463
	/* 32-bit and 64-bit descriptors have these members in same position */
464 465
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
466 467 468 469
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
470 471
}

472 473
static void sdhci_adma_mark_end(void *desc)
{
474
	struct sdhci_adma2_64_desc *dma_desc = desc;
475

476
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
477
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
478 479
}

480
static int sdhci_adma_table_pre(struct sdhci_host *host,
481 482 483 484
	struct mmc_data *data)
{
	int direction;

485 486
	void *desc;
	void *align;
487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
	dma_addr_t addr;
	dma_addr_t align_addr;
	int len, offset;

	struct scatterlist *sg;
	int i;
	char *buffer;
	unsigned long flags;

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	host->align_addr = dma_map_single(mmc_dev(host->mmc),
507
		host->align_buffer, host->align_buffer_sz, direction);
508
	if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
509
		goto fail;
510
	BUG_ON(host->align_addr & host->align_mask);
511

512 513
	host->sg_count = sdhci_pre_dma_transfer(host, data, NULL);
	if (host->sg_count < 0)
514
		goto unmap_align;
515

516
	desc = host->adma_table;
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
		 * The SDHCI specification states that ADMA
		 * addresses must be 32-bit aligned. If they
		 * aren't, then we use a bounce buffer for
		 * the (up to three) bytes that screw up the
		 * alignment.
		 */
532 533
		offset = (host->align_sz - (addr & host->align_mask)) &
			 host->align_mask;
534 535 536 537 538 539 540
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
541
			/* tran, valid */
542
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
543
					      ADMA2_TRAN_VALID);
544 545 546

			BUG_ON(offset > 65536);

547 548
			align += host->align_sz;
			align_addr += host->align_sz;
549

550
			desc += host->desc_sz;
551 552 553 554 555 556 557

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

B
Ben Dooks 已提交
558
		/* tran, valid */
559
		sdhci_adma_write_desc(host, desc, addr, len, ADMA2_TRAN_VALID);
560
		desc += host->desc_sz;
561 562 563 564 565

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
566
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
567 568
	}

569 570 571 572
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
		/*
		* Mark the last descriptor as the terminating descriptor
		*/
573
		if (desc != host->adma_table) {
574
			desc -= host->desc_sz;
575
			sdhci_adma_mark_end(desc);
576 577 578 579 580
		}
	} else {
		/*
		* Add a terminating entry.
		*/
581

582
		/* nop, end, valid */
583
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
584
	}
585 586 587 588 589 590

	/*
	 * Resync align buffer as we might have changed it.
	 */
	if (data->flags & MMC_DATA_WRITE) {
		dma_sync_single_for_device(mmc_dev(host->mmc),
591
			host->align_addr, host->align_buffer_sz, direction);
592 593
	}

594 595 596 597
	return 0;

unmap_align:
	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
598
		host->align_buffer_sz, direction);
599 600
fail:
	return -EINVAL;
601 602 603 604 605 606 607 608 609
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	int direction;

	struct scatterlist *sg;
	int i, size;
610
	void *align;
611 612
	char *buffer;
	unsigned long flags;
613
	bool has_unaligned;
614 615 616 617 618 619 620

	if (data->flags & MMC_DATA_READ)
		direction = DMA_FROM_DEVICE;
	else
		direction = DMA_TO_DEVICE;

	dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
621
		host->align_buffer_sz, direction);
622

623 624 625
	/* Do a quick scan of the SG list for any unaligned mappings */
	has_unaligned = false;
	for_each_sg(data->sg, sg, host->sg_count, i)
626
		if (sg_dma_address(sg) & host->align_mask) {
627 628 629 630 631
			has_unaligned = true;
			break;
		}

	if (has_unaligned && data->flags & MMC_DATA_READ) {
632 633 634 635 636 637
		dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);

		align = host->align_buffer;

		for_each_sg(data->sg, sg, host->sg_count, i) {
638 639 640
			if (sg_dma_address(sg) & host->align_mask) {
				size = host->align_sz -
				       (sg_dma_address(sg) & host->align_mask);
641 642 643 644 645

				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(buffer, align, size);
				sdhci_kunmap_atomic(buffer, &flags);

646
				align += host->align_sz;
647 648 649 650
			}
		}
	}

651 652 653
	if (!data->host_cookie)
		dma_unmap_sg(mmc_dev(host->mmc), data->sg,
			data->sg_len, direction);
654 655
}

656
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
657
{
658
	u8 count;
659
	struct mmc_data *data = cmd->data;
660
	unsigned target_timeout, current_timeout;
661

662 663 664 665 666 667
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
668
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
669
		return 0xE;
670

671
	/* Unspecified timeout, assume max */
672
	if (!data && !cmd->busy_timeout)
673
		return 0xE;
674

675 676
	/* timeout in us */
	if (!data)
677
		target_timeout = cmd->busy_timeout * 1000;
678 679 680 681 682
	else {
		target_timeout = data->timeout_ns / 1000;
		if (host->clock)
			target_timeout += data->timeout_clks / host->clock;
	}
683

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
704 705
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
706 707 708
		count = 0xE;
	}

709 710 711
	return count;
}

712 713 714 715 716 717
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
718
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
719
	else
720 721 722 723
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
724 725
}

726
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
727 728
{
	u8 count;
729 730 731 732 733 734 735 736 737 738 739

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
740
	u8 ctrl;
741
	struct mmc_data *data = cmd->data;
742
	int ret;
743 744 745

	WARN_ON(host->data);

746 747
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
748 749

	if (!data)
750 751 752 753 754 755 756 757 758
		return;

	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
759
	host->data->bytes_xfered = 0;
760

761
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
762 763
		host->flags |= SDHCI_REQ_USE_DMA;

764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791
	/*
	 * FIXME: This doesn't account for merging when mapping the
	 * scatterlist.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->length & 0x3) {
					DBG("Reverting to PIO because of "
						"transfer size (%d)\n",
						sg->length);
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
792 793 794 795 796 797
	}

	/*
	 * The assumption here being that alignment is the same after
	 * translation to device address space.
	 */
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
	if (host->flags & SDHCI_REQ_USE_DMA) {
		int broken, i;
		struct scatterlist *sg;

		broken = 0;
		if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * As we use 3 byte chunks to work around
			 * alignment problems, we need to check this
			 * quirk.
			 */
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
				broken = 1;
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				broken = 1;
		}

		if (unlikely(broken)) {
			for_each_sg(data->sg, sg, data->sg_len, i) {
				if (sg->offset & 0x3) {
					DBG("Reverting to PIO because of "
						"bad alignment\n");
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

828 829 830 831 832 833 834 835 836
	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (host->flags & SDHCI_USE_ADMA) {
			ret = sdhci_adma_table_pre(host, data);
			if (ret) {
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
837
				host->flags &= ~SDHCI_REQ_USE_DMA;
838
			} else {
839 840
				sdhci_writel(host, host->adma_addr,
					SDHCI_ADMA_ADDRESS);
841 842 843 844
				if (host->flags & SDHCI_USE_64_BIT_DMA)
					sdhci_writel(host,
						     (u64)host->adma_addr >> 32,
						     SDHCI_ADMA_ADDRESS_HI);
845 846
			}
		} else {
847
			int sg_cnt;
848

849
			sg_cnt = sdhci_pre_dma_transfer(host, data, NULL);
850
			if (sg_cnt == 0) {
851 852 853 854 855
				/*
				 * This only happens when someone fed
				 * us an invalid request.
				 */
				WARN_ON(1);
856
				host->flags &= ~SDHCI_REQ_USE_DMA;
857
			} else {
858
				WARN_ON(sg_cnt != 1);
859 860
				sdhci_writel(host, sg_dma_address(data->sg),
					SDHCI_DMA_ADDRESS);
861 862 863 864
			}
		}
	}

865 866 867 868 869 870
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
871
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
872 873
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
874 875 876 877 878 879
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
880
			ctrl |= SDHCI_CTRL_SDMA;
881
		}
882
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
883 884
	}

885
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
886 887 888 889 890 891 892 893
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
894
		host->blocks = data->blocks;
895
	}
896

897 898
	sdhci_set_transfer_irqs(host);

899 900 901
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
902
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
903 904 905
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
906
	struct mmc_command *cmd)
907
{
908
	u16 mode = 0;
909
	struct mmc_data *data = cmd->data;
910

911
	if (data == NULL) {
912 913 914 915
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
916
		/* clear Auto CMD settings for no data CMDs */
917 918
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
919
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
920
		}
921
		return;
922
	}
923

924 925
	WARN_ON(!host->data);

926 927 928
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

929
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
930
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
931 932 933 934
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
935 936
		if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
		    (cmd->opcode != SD_IO_RW_EXTENDED))
937
			mode |= SDHCI_TRNS_AUTO_CMD12;
938 939 940 941
		else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mode |= SDHCI_TRNS_AUTO_CMD23;
			sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
		}
942
	}
943

944 945
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
946
	if (host->flags & SDHCI_REQ_USE_DMA)
947 948
		mode |= SDHCI_TRNS_DMA;

949
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
950 951 952 953 954 955 956 957 958 959 960
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	BUG_ON(!host->data);

	data = host->data;
	host->data = NULL;

961
	if (host->flags & SDHCI_REQ_USE_DMA) {
962 963 964
		if (host->flags & SDHCI_USE_ADMA)
			sdhci_adma_table_post(host, data);
		else {
965 966 967 968
			if (!data->host_cookie)
				dma_unmap_sg(mmc_dev(host->mmc),
					data->sg, data->sg_len,
					(data->flags & MMC_DATA_READ) ?
969 970
					DMA_FROM_DEVICE : DMA_TO_DEVICE);
		}
971 972 973
	}

	/*
974 975 976 977 978
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
979
	 */
980 981
	if (data->error)
		data->bytes_xfered = 0;
982
	else
983
		data->bytes_xfered = data->blksz * data->blocks;
984

985 986 987 988 989 990 991 992 993
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
	     !host->mrq->sbc)) {

994 995 996 997
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
998
		if (data->error) {
999 1000
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
1001 1002 1003 1004 1005 1006 1007
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

1008
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1009 1010
{
	int flags;
1011
	u32 mask;
1012
	unsigned long timeout;
1013 1014 1015 1016

	WARN_ON(host->cmd);

	/* Wait max 10 ms */
1017
	timeout = 10;
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
	if (host->mrq->data && (cmd == host->mrq->data->stop))
		mask &= ~SDHCI_DATA_INHIBIT;

1028
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1029
		if (timeout == 0) {
1030
			pr_err("%s: Controller never released "
P
Pierre Ossman 已提交
1031
				"inhibit bit(s).\n", mmc_hostname(host->mmc));
1032
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1033
			cmd->error = -EIO;
1034 1035 1036
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1037 1038 1039
		timeout--;
		mdelay(1);
	}
1040

1041
	timeout = jiffies;
1042 1043
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1044 1045 1046
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1047 1048

	host->cmd = cmd;
1049
	host->busy_handle = 0;
1050

1051
	sdhci_prepare_data(host, cmd);
1052

1053
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1054

1055
	sdhci_set_transfer_mode(host, cmd);
1056

1057
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1058
		pr_err("%s: Unsupported response type!\n",
1059
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1060
		cmd->error = -EINVAL;
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1078 1079

	/* CMD19 is special in that the Data Present Select should be set */
1080 1081
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1082 1083
		flags |= SDHCI_CMD_DATA;

1084
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1085
}
1086
EXPORT_SYMBOL_GPL(sdhci_send_command);
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097

static void sdhci_finish_command(struct sdhci_host *host)
{
	int i;

	BUG_ON(host->cmd == NULL);

	if (host->cmd->flags & MMC_RSP_PRESENT) {
		if (host->cmd->flags & MMC_RSP_136) {
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1098
				host->cmd->resp[i] = sdhci_readl(host,
1099 1100 1101
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
					host->cmd->resp[i] |=
1102
						sdhci_readb(host,
1103 1104 1105
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1106
			host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1107 1108 1109
		}
	}

P
Pierre Ossman 已提交
1110
	host->cmd->error = 0;
1111

1112 1113 1114 1115 1116
	/* Finished CMD23, now send actual command. */
	if (host->cmd == host->mrq->sbc) {
		host->cmd = NULL;
		sdhci_send_command(host, host->mrq->cmd);
	} else {
1117

1118 1119 1120
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1121

1122 1123 1124 1125 1126
		if (!host->cmd->data)
			tasklet_schedule(&host->finish_tasklet);

		host->cmd = NULL;
	}
1127 1128
}

1129 1130
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1131
	u16 preset = 0;
1132

1133 1134
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1135 1136
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1137
	case MMC_TIMING_UHS_SDR25:
1138 1139
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1140
	case MMC_TIMING_UHS_SDR50:
1141 1142
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1143 1144
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1145 1146
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1147
	case MMC_TIMING_UHS_DDR50:
1148 1149
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1150 1151 1152
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1153 1154 1155 1156 1157 1158 1159 1160 1161
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1162
void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1163
{
1164
	int div = 0; /* Initialized for compiler warning */
1165
	int real_div = div, clk_mul = 1;
1166
	u16 clk = 0;
1167
	unsigned long timeout;
1168

1169 1170
	host->mmc->actual_clock = 0;

1171
	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
1172 1173

	if (clock == 0)
1174
		return;
1175

1176
	if (host->version >= SDHCI_SPEC_300) {
1177
		if (host->preset_enabled) {
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1195 1196 1197 1198 1199
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1200 1201 1202 1203 1204
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1205
			/*
1206 1207
			 * Set Programmable Clock Mode in the Clock
			 * Control register.
1208
			 */
1209 1210 1211 1212
			clk = SDHCI_PROG_CLOCK_MODE;
			real_div = div;
			clk_mul = host->clk_mul;
			div--;
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
		} else {
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1223
			}
1224
			real_div = div;
1225
			div >>= 1;
1226 1227 1228
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1229
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1230 1231 1232
			if ((host->max_clk / div) <= clock)
				break;
		}
1233
		real_div = div;
1234
		div >>= 1;
1235 1236
	}

1237
clock_set:
1238
	if (real_div)
1239
		host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1240
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1241 1242
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1243
	clk |= SDHCI_CLOCK_INT_EN;
1244
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1245

1246 1247
	/* Wait max 20 ms */
	timeout = 20;
1248
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1249 1250
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1251
			pr_err("%s: Internal clock never "
P
Pierre Ossman 已提交
1252
				"stabilised.\n", mmc_hostname(host->mmc));
1253 1254 1255
			sdhci_dumpregs(host);
			return;
		}
1256 1257 1258
		timeout--;
		mdelay(1);
	}
1259 1260

	clk |= SDHCI_CLOCK_CARD_EN;
1261
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1262
}
1263
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1264

1265 1266
static void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			    unsigned short vdd)
1267
{
1268
	struct mmc_host *mmc = host->mmc;
1269
	u8 pwr = 0;
1270

1271 1272
	if (!IS_ERR(mmc->supply.vmmc)) {
		spin_unlock_irq(&host->lock);
1273
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1274
		spin_lock_irq(&host->lock);
1275 1276 1277 1278 1279 1280

		if (mode != MMC_POWER_OFF)
			sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
		else
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);

1281 1282 1283
		return;
	}

1284 1285
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
			BUG();
		}
	}

	if (host->pwr == pwr)
1303
		return;
1304

1305 1306 1307
	host->pwr = pwr;

	if (pwr == 0) {
1308
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1309 1310
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1311
		vdd = 0;
1312 1313 1314 1315 1316 1317 1318
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1319

1320 1321 1322 1323 1324 1325 1326
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1327

1328
		pwr |= SDHCI_POWER_ON;
1329

1330
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1331

1332 1333
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1334

1335 1336 1337 1338 1339 1340 1341
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1342 1343
}

1344 1345 1346 1347 1348 1349 1350 1351 1352
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1353
	int present;
1354
	unsigned long flags;
1355
	u32 tuning_opcode;
1356 1357 1358

	host = mmc_priv(mmc);

1359 1360
	sdhci_runtime_pm_get(host);

1361 1362
	present = mmc_gpio_get_cd(host->mmc);

1363 1364 1365 1366
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1367
#ifndef SDHCI_USE_LEDS_CLASS
1368
	sdhci_activate_led(host);
1369
#endif
1370 1371 1372 1373 1374 1375

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1376 1377 1378 1379 1380
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1381 1382 1383

	host->mrq = mrq;

1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
	/*
	 * Firstly check card presence from cd-gpio.  The return could
	 * be one of the following possibilities:
	 *     negative: cd-gpio is not available
	 *     zero: cd-gpio is used, and card is removed
	 *     one: cd-gpio is used, and card is present
	 */
	if (present < 0) {
		/* If polling, assume that the card is always present. */
		if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
			present = 1;
		else
			present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
					SDHCI_CARD_PRESENT;
1398 1399
	}

1400
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
P
Pierre Ossman 已提交
1401
		host->mrq->cmd->error = -ENOMEDIUM;
1402
		tasklet_schedule(&host->finish_tasklet);
1403 1404 1405 1406 1407 1408
	} else {
		u32 present_state;

		present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
		/*
		 * Check if the re-tuning timer has already expired and there
1409 1410
		 * is no on-going data transfer and DAT0 is not busy. If so,
		 * we need to execute tuning procedure before sending command.
1411 1412
		 */
		if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1413 1414
		    !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ)) &&
		    (present_state & SDHCI_DATA_0_LVL_MASK)) {
1415 1416 1417 1418 1419 1420
			if (mmc->card) {
				/* eMMC uses cmd21 but sd and sdio use cmd19 */
				tuning_opcode =
					mmc->card->type == MMC_TYPE_MMC ?
					MMC_SEND_TUNING_BLOCK_HS200 :
					MMC_SEND_TUNING_BLOCK;
1421 1422 1423 1424 1425 1426 1427

				/* Here we need to set the host->mrq to NULL,
				 * in case the pending finish_tasklet
				 * finishes it incorrectly.
				 */
				host->mrq = NULL;

1428 1429 1430 1431 1432 1433 1434
				spin_unlock_irqrestore(&host->lock, flags);
				sdhci_execute_tuning(mmc, tuning_opcode);
				spin_lock_irqsave(&host->lock, flags);

				/* Restore original mmc_request structure */
				host->mrq = mrq;
			}
1435 1436
		}

1437
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1438 1439 1440
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1441
	}
1442

1443
	mmiowb();
1444 1445 1446
	spin_unlock_irqrestore(&host->lock, flags);
}

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1487 1488
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1489 1490 1491 1492
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1493
static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
1494 1495 1496
{
	unsigned long flags;
	u8 ctrl;
1497
	struct mmc_host *mmc = host->mmc;
1498 1499 1500

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1501 1502
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1503 1504
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1505
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1506 1507
		return;
	}
P
Pierre Ossman 已提交
1508

1509 1510 1511 1512 1513
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1514
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1515
		sdhci_reinit(host);
1516 1517
	}

1518
	if (host->version >= SDHCI_SPEC_300 &&
1519 1520
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1521 1522
		sdhci_enable_preset_value(host, false);

1523
	if (!ios->clock || ios->clock != host->clock) {
1524
		host->ops->set_clock(host, ios->clock);
1525
		host->clock = ios->clock;
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1538
	}
1539

1540
	sdhci_set_power(host, ios->power_mode, ios->vdd);
1541

1542 1543 1544
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1545
	host->ops->set_bus_width(host, ios->bus_width);
1546

1547
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1548

1549 1550 1551
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1552 1553 1554 1555
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1556
	if (host->version >= SDHCI_SPEC_300) {
1557 1558 1559
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1560 1561
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1562
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1563
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1564 1565
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1566
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1567
			ctrl |= SDHCI_CTRL_HISPD;
1568

1569
		if (!host->preset_enabled) {
1570
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1571 1572 1573 1574
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1575
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1576 1577 1578 1579 1580 1581 1582
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1599
			host->ops->set_clock(host, host->clock);
1600
		}
1601 1602 1603 1604 1605 1606

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1607
		host->ops->set_uhs_signaling(host, ios->timing);
1608
		host->timing = ios->timing;
1609

1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
				 (ios->timing == MMC_TIMING_UHS_DDR50))) {
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1624
		/* Re-enable SD Clock */
1625
		host->ops->set_clock(host, host->clock);
1626 1627
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1628

1629 1630 1631 1632 1633
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1634
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1635
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1636

1637
	mmiowb();
1638 1639 1640
	spin_unlock_irqrestore(&host->lock, flags);
}

1641 1642 1643 1644 1645 1646 1647 1648 1649
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);

	sdhci_runtime_pm_get(host);
	sdhci_do_set_ios(host, ios);
	sdhci_runtime_pm_put(host);
}

1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
static int sdhci_do_get_cd(struct sdhci_host *host)
{
	int gpio_cd = mmc_gpio_get_cd(host->mmc);

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

	/* If polling/nonremovable, assume that the card is always present. */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
	    (host->mmc->caps & MMC_CAP_NONREMOVABLE))
		return 1;

	/* Try slot gpio detect */
	if (!IS_ERR_VALUE(gpio_cd))
		return !!gpio_cd;

	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

static int sdhci_get_cd(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;

	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_cd(host);
	sdhci_runtime_pm_put(host);
	return ret;
}

1681
static int sdhci_check_ro(struct sdhci_host *host)
1682 1683
{
	unsigned long flags;
1684
	int is_readonly;
1685 1686 1687

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1688
	if (host->flags & SDHCI_DEVICE_DEAD)
1689 1690 1691
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1692
	else
1693 1694
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1695 1696 1697

	spin_unlock_irqrestore(&host->lock, flags);

1698 1699 1700
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1701 1702
}

1703 1704
#define SAMPLE_COUNT	5

1705
static int sdhci_do_get_ro(struct sdhci_host *host)
1706 1707 1708 1709
{
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1710
		return sdhci_check_ro(host);
1711 1712 1713

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1714
		if (sdhci_check_ro(host)) {
1715 1716 1717 1718 1719 1720 1721 1722
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1723 1724 1725 1726 1727 1728 1729 1730
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1731
static int sdhci_get_ro(struct mmc_host *mmc)
P
Pierre Ossman 已提交
1732
{
1733 1734
	struct sdhci_host *host = mmc_priv(mmc);
	int ret;
P
Pierre Ossman 已提交
1735

1736 1737 1738 1739 1740
	sdhci_runtime_pm_get(host);
	ret = sdhci_do_get_ro(host);
	sdhci_runtime_pm_put(host);
	return ret;
}
P
Pierre Ossman 已提交
1741

1742 1743
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1744
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1745
		if (enable)
1746
			host->ier |= SDHCI_INT_CARD_INT;
1747
		else
1748 1749 1750 1751
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1752 1753
		mmiowb();
	}
1754 1755 1756 1757 1758 1759
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1760

1761 1762
	sdhci_runtime_pm_get(host);

1763
	spin_lock_irqsave(&host->lock, flags);
1764 1765 1766 1767 1768
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1769
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1770
	spin_unlock_irqrestore(&host->lock, flags);
1771 1772

	sdhci_runtime_pm_put(host);
P
Pierre Ossman 已提交
1773 1774
}

1775
static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
1776
						struct mmc_ios *ios)
1777
{
1778
	struct mmc_host *mmc = host->mmc;
1779
	u16 ctrl;
1780
	int ret;
1781

1782 1783 1784 1785 1786 1787
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1788

1789 1790
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1791
	switch (ios->signal_voltage) {
1792 1793 1794 1795
	case MMC_SIGNAL_VOLTAGE_330:
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1796

1797 1798 1799
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1800
			if (ret) {
J
Joe Perches 已提交
1801 1802
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1803 1804 1805 1806 1807
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1808

1809 1810 1811 1812
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1813

J
Joe Perches 已提交
1814 1815
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1816 1817 1818

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1819 1820
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1821 1822
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1823 1824
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1825 1826 1827
				return -EIO;
			}
		}
1828 1829 1830 1831 1832

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1833 1834
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1835

1836 1837 1838 1839
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1840 1841 1842 1843
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1844

J
Joe Perches 已提交
1845 1846
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1847

1848 1849
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1850 1851 1852
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1853
			if (ret) {
J
Joe Perches 已提交
1854 1855
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1856
				return -EIO;
1857 1858
			}
		}
1859
		return 0;
1860
	default:
1861 1862
		/* No signal voltage switch required */
		return 0;
1863
	}
1864 1865
}

1866
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1867
	struct mmc_ios *ios)
1868 1869 1870 1871 1872 1873 1874
{
	struct sdhci_host *host = mmc_priv(mmc);
	int err;

	if (host->version < SDHCI_SPEC_300)
		return 0;
	sdhci_runtime_pm_get(host);
1875
	err = sdhci_do_start_signal_voltage_switch(host, ios);
1876 1877 1878 1879
	sdhci_runtime_pm_put(host);
	return err;
}

1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

	sdhci_runtime_pm_get(host);
	/* Check whether DAT[3:0] is 0000 */
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
	sdhci_runtime_pm_put(host);

	return !(present_state & SDHCI_DATA_LVL_MASK);
}

1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1905
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1906
{
1907
	struct sdhci_host *host = mmc_priv(mmc);
1908 1909 1910
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1911
	unsigned long flags;
1912
	unsigned int tuning_count = 0;
1913
	bool hs400_tuning;
1914

1915
	sdhci_runtime_pm_get(host);
1916
	spin_lock_irqsave(&host->lock, flags);
1917

1918 1919 1920
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1921 1922 1923
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1924
	/*
1925 1926
	 * The Host Controller needs tuning only in case of SDR104 mode
	 * and for SDR50 mode when Use Tuning for SDR50 is set in the
1927
	 * Capabilities register.
1928 1929
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1930
	 */
1931
	switch (host->timing) {
1932
	/* HS400 tuning is done in HS200 mode */
1933
	case MMC_TIMING_MMC_HS400:
1934 1935 1936
		err = -EINVAL;
		goto out_unlock;

1937
	case MMC_TIMING_MMC_HS200:
1938 1939 1940 1941 1942 1943 1944 1945
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
	case MMC_TIMING_UHS_SDR104:
		break;

	case MMC_TIMING_UHS_SDR50:
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
		    host->flags & SDHCI_SDR104_NEEDS_TUNING)
			break;
		/* FALLTHROUGH */

	default:
1956
		goto out_unlock;
1957 1958
	}

1959
	if (host->ops->platform_execute_tuning) {
1960
		spin_unlock_irqrestore(&host->lock, flags);
1961 1962 1963 1964 1965
		err = host->ops->platform_execute_tuning(host, opcode);
		sdhci_runtime_pm_put(host);
		return err;
	}

1966 1967
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1968 1969
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1982 1983
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1984 1985 1986 1987 1988 1989 1990

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
	 * of loops reaches 40 times or a timeout of 150ms occurs.
	 */
	do {
		struct mmc_command cmd = {0};
1991
		struct mmc_request mrq = {NULL};
1992

1993
		cmd.opcode = opcode;
1994 1995 1996 1997 1998 1999
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

2000 2001 2002
		if (tuning_loop_counter-- == 0)
			break;

2003 2004 2005 2006 2007 2008 2009 2010
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

2036
		spin_unlock_irqrestore(&host->lock, flags);
2037 2038 2039 2040
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
2041
		spin_lock_irqsave(&host->lock, flags);
2042 2043

		if (!host->tuning_done) {
2044
			pr_info(DRIVER_NAME ": Timeout waiting for "
2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059
				"Buffer Read Ready interrupt during tuning "
				"procedure, falling back to fixed sampling "
				"clock\n");
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2060 2061 2062 2063

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2064 2065 2066 2067 2068 2069
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2070
	if (tuning_loop_counter < 0) {
2071 2072
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2073 2074 2075 2076 2077
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
		pr_info(DRIVER_NAME ": Tuning procedure"
			" failed, falling back to fixed sampling"
			" clock\n");
2078
		err = -EIO;
2079 2080 2081
	}

out:
2082 2083 2084
	host->flags &= ~SDHCI_NEEDS_RETUNING;

	if (tuning_count) {
2085
		host->flags |= SDHCI_USING_RETUNING_TIMER;
2086
		mod_timer(&host->tuning_timer, jiffies + tuning_count * HZ);
2087 2088 2089 2090 2091 2092 2093
	}

	/*
	 * In case tuning fails, host controllers which support re-tuning can
	 * try tuning again at a later time, when the re-tuning timer expires.
	 * So for these controllers, we return 0. Since there might be other
	 * controllers who do not have this capability, we return error for
2094 2095
	 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
	 * a retuning timer to do the retuning for the card.
2096
	 */
2097
	if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
2098 2099
		err = 0;

2100 2101
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2102
out_unlock:
2103
	spin_unlock_irqrestore(&host->lock, flags);
2104
	sdhci_runtime_pm_put(host);
2105 2106 2107 2108

	return err;
}

2109 2110

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2111 2112 2113 2114 2115 2116 2117 2118 2119
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2120 2121 2122 2123 2124 2125 2126 2127
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2128
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2129 2130 2131 2132 2133 2134 2135

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2136
	}
2137 2138
}

2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

	if (host->flags & SDHCI_REQ_USE_DMA) {
		if (data->host_cookie)
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
					 data->flags & MMC_DATA_WRITE ?
					 DMA_TO_DEVICE : DMA_FROM_DEVICE);
		mrq->data->host_cookie = 0;
	}
}

static int sdhci_pre_dma_transfer(struct sdhci_host *host,
				       struct mmc_data *data,
				       struct sdhci_host_next *next)
{
	int sg_count;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
		pr_debug(DRIVER_NAME "[%s] invalid cookie: %d, next-cookie %d\n",
			__func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
	if (next ||
	    (!next && data->host_cookie != host->next_data.cookie)) {
		sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg,
				     data->sg_len,
				     data->flags & MMC_DATA_WRITE ?
				     DMA_TO_DEVICE : DMA_FROM_DEVICE);

	} else {
		sg_count = host->next_data.sg_count;
		host->next_data.sg_count = 0;
	}


	if (sg_count == 0)
		return -EINVAL;

	if (next) {
		next->sg_count = sg_count;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->sg_count = sg_count;

	return sg_count;
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return;
	}

	if (host->flags & SDHCI_REQ_USE_DMA)
		if (sdhci_pre_dma_transfer(host,
					mrq->data,
					&host->next_data) < 0)
			mrq->data->host_cookie = 0;
}

2210
static void sdhci_card_event(struct mmc_host *mmc)
2211
{
2212
	struct sdhci_host *host = mmc_priv(mmc);
2213
	unsigned long flags;
2214
	int present;
2215

2216 2217 2218 2219
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2220 2221
	present = sdhci_do_get_cd(host);

2222 2223
	spin_lock_irqsave(&host->lock, flags);

2224
	/* Check host->mrq first in case we are runtime suspended */
2225
	if (host->mrq && !present) {
2226
		pr_err("%s: Card removed during transfer!\n",
2227
			mmc_hostname(host->mmc));
2228
		pr_err("%s: Resetting controller.\n",
2229
			mmc_hostname(host->mmc));
2230

2231 2232
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2233

2234 2235
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2236 2237 2238
	}

	spin_unlock_irqrestore(&host->lock, flags);
2239 2240 2241 2242
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2243 2244
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2245
	.set_ios	= sdhci_set_ios,
2246
	.get_cd		= sdhci_get_cd,
2247 2248 2249 2250
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2251
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2252 2253
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2254
	.card_busy	= sdhci_card_busy,
2255 2256 2257 2258 2259 2260 2261 2262
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2263 2264 2265 2266 2267 2268 2269 2270
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2271 2272
	spin_lock_irqsave(&host->lock, flags);

2273 2274 2275 2276
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2277 2278
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2279
		return;
2280
	}
2281 2282 2283 2284 2285 2286 2287 2288 2289

	del_timer(&host->timer);

	mrq = host->mrq;

	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2290
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2291
	    ((mrq->cmd && mrq->cmd->error) ||
2292 2293 2294 2295
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2296 2297

		/* Some controllers need this kick or reset won't work here */
2298
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2299
			/* This is to force an update */
2300
			host->ops->set_clock(host, host->clock);
2301 2302 2303

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2304 2305
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2306 2307 2308 2309 2310 2311
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;

2312
#ifndef SDHCI_USE_LEDS_CLASS
2313
	sdhci_deactivate_led(host);
2314
#endif
2315

2316
	mmiowb();
2317 2318 2319
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2320
	sdhci_runtime_pm_put(host);
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2333
		pr_err("%s: Timeout waiting for hardware "
P
Pierre Ossman 已提交
2334
			"interrupt.\n", mmc_hostname(host->mmc));
2335 2336 2337
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2338
			host->data->error = -ETIMEDOUT;
2339 2340 2341
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2342
				host->cmd->error = -ETIMEDOUT;
2343
			else
P
Pierre Ossman 已提交
2344
				host->mrq->cmd->error = -ETIMEDOUT;
2345 2346 2347 2348 2349

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2350
	mmiowb();
2351 2352 2353
	spin_unlock_irqrestore(&host->lock, flags);
}

2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
static void sdhci_tuning_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host *)data;

	spin_lock_irqsave(&host->lock, flags);

	host->flags |= SDHCI_NEEDS_RETUNING;

	spin_unlock_irqrestore(&host->lock, flags);
}

2368 2369 2370 2371 2372 2373
/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2374
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2375 2376 2377 2378
{
	BUG_ON(intmask == 0);

	if (!host->cmd) {
2379
		pr_err("%s: Got command interrupt 0x%08x even "
2380 2381
			"though no command operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2382 2383 2384 2385
		sdhci_dumpregs(host);
		return;
	}

2386
	if (intmask & SDHCI_INT_TIMEOUT)
P
Pierre Ossman 已提交
2387 2388 2389 2390
		host->cmd->error = -ETIMEDOUT;
	else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
			SDHCI_INT_INDEX))
		host->cmd->error = -EILSEQ;
2391

2392
	if (host->cmd->error) {
2393
		tasklet_schedule(&host->finish_tasklet);
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
		return;
	}

	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * Unfortunately this is overloaded on the "data complete"
	 * interrupt, so we need to take some care when handling
	 * it.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
	if (host->cmd->flags & MMC_RSP_BUSY) {
		if (host->cmd->data)
			DBG("Cannot wait for busy signal when also "
				"doing a data transfer");
2412 2413 2414 2415
		else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ)
				&& !host->busy_handle) {
			/* Mark that command complete before busy is ended */
			host->busy_handle = 1;
2416
			return;
2417
		}
2418 2419 2420

		/* The controller does not support the end-of-busy IRQ,
		 * fall through and take the SDHCI_INT_RESPONSE */
2421 2422 2423
	} else if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
		   host->cmd->opcode == MMC_STOP_TRANSMISSION && !host->data) {
		*mask &= ~SDHCI_INT_DATA_END;
2424 2425 2426
	}

	if (intmask & SDHCI_INT_RESPONSE)
2427
		sdhci_finish_command(host);
2428 2429
}

2430
#ifdef CONFIG_MMC_DEBUG
2431
static void sdhci_adma_show_error(struct sdhci_host *host)
2432 2433
{
	const char *name = mmc_hostname(host->mmc);
2434
	void *desc = host->adma_table;
2435 2436 2437 2438

	sdhci_dumpregs(host);

	while (true) {
2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2452

2453
		desc += host->desc_sz;
2454

2455
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2456 2457 2458 2459
			break;
	}
}
#else
2460
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2461 2462
#endif

2463 2464
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2465
	u32 command;
2466 2467
	BUG_ON(intmask == 0);

2468 2469
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2470 2471 2472
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2473 2474 2475 2476 2477 2478
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2479 2480
	if (!host->data) {
		/*
2481 2482 2483
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2484
		 */
2485
		if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2486 2487 2488 2489 2490
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
				host->cmd->error = -ETIMEDOUT;
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2491
			if (intmask & SDHCI_INT_DATA_END) {
2492 2493 2494 2495 2496 2497 2498 2499 2500
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
				if (host->busy_handle)
					sdhci_finish_command(host);
				else
					host->busy_handle = 1;
2501 2502 2503
				return;
			}
		}
2504

2505
		pr_err("%s: Got data interrupt 0x%08x even "
2506 2507
			"though no data operation was in progress.\n",
			mmc_hostname(host->mmc), (unsigned)intmask);
2508 2509 2510 2511 2512 2513
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2514
		host->data->error = -ETIMEDOUT;
2515 2516 2517 2518 2519
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2520
		host->data->error = -EILSEQ;
2521
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2522
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2523
		sdhci_adma_show_error(host);
2524
		host->data->error = -EIO;
2525 2526
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2527
	}
2528

P
Pierre Ossman 已提交
2529
	if (host->data->error)
2530 2531
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2532
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2533 2534
			sdhci_transfer_pio(host);

2535 2536 2537 2538
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2539 2540 2541 2542
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2543
		 */
2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2561

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
		if (intmask & SDHCI_INT_DATA_END) {
			if (host->cmd) {
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2574 2575 2576
	}
}

2577
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2578
{
2579
	irqreturn_t result = IRQ_NONE;
2580
	struct sdhci_host *host = dev_id;
2581
	u32 intmask, mask, unexpected = 0;
2582
	int max_loops = 16;
2583 2584 2585

	spin_lock(&host->lock);

2586
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2587
		spin_unlock(&host->lock);
2588
		return IRQ_NONE;
2589 2590
	}

2591
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2592
	if (!intmask || intmask == 0xffffffff) {
2593 2594 2595 2596
		result = IRQ_NONE;
		goto out;
	}

2597 2598 2599 2600 2601
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2602

2603 2604
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2605

2606 2607 2608
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2609

2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2621 2622 2623 2624 2625 2626
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2627 2628 2629

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2630 2631 2632 2633

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2634
		}
2635

2636
		if (intmask & SDHCI_INT_CMD_MASK)
2637 2638
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2639

2640 2641
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2642

2643 2644 2645
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2646

2647 2648 2649 2650 2651
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2652

2653 2654 2655 2656
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2657

2658 2659 2660 2661
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2662

2663 2664
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2665

2666 2667
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2668 2669 2670
out:
	spin_unlock(&host->lock);

2671 2672 2673 2674 2675
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2676

2677 2678 2679
	return result;
}

2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2691 2692 2693 2694 2695
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
		sdhci_card_event(host->mmc);
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
	}

2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2708 2709 2710 2711 2712 2713 2714
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
K
Kevin Liu 已提交
2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2730
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2731 2732 2733 2734 2735 2736 2737 2738 2739
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2740

2741
int sdhci_suspend_host(struct sdhci_host *host)
2742
{
2743 2744
	sdhci_disable_card_detection(host);

2745
	/* Disable tuning since we are suspending */
2746
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2747
		del_timer_sync(&host->tuning_timer);
2748 2749 2750
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

K
Kevin Liu 已提交
2751
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2752 2753 2754
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2755 2756 2757 2758 2759
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2760
	return 0;
2761 2762
}

2763
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2764

2765 2766
int sdhci_resume_host(struct sdhci_host *host)
{
2767
	int ret = 0;
2768

2769
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2770 2771 2772
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2773

K
Kevin Liu 已提交
2774
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2775 2776 2777
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
K
Kevin Liu 已提交
2778 2779 2780 2781 2782 2783
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}
2784

2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
		sdhci_do_set_ios(host, &host->mmc->ios);
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2796

2797 2798
	sdhci_enable_card_detection(host);

2799
	/* Set the re-tuning expiration flag */
2800
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2801 2802
		host->flags |= SDHCI_NEEDS_RETUNING;

2803
	return ret;
2804 2805
}

2806
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818

static int sdhci_runtime_pm_get(struct sdhci_host *host)
{
	return pm_runtime_get_sync(host->mmc->parent);
}

static int sdhci_runtime_pm_put(struct sdhci_host *host)
{
	pm_runtime_mark_last_busy(host->mmc->parent);
	return pm_runtime_put_autosuspend(host->mmc->parent);
}

2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->runtime_suspended || host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (host->runtime_suspended || !host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

2835 2836 2837 2838 2839
int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

	/* Disable tuning since we are suspending */
2840
	if (host->flags & SDHCI_USING_RETUNING_TIMER) {
2841 2842 2843 2844 2845
		del_timer_sync(&host->tuning_timer);
		host->flags &= ~SDHCI_NEEDS_RETUNING;
	}

	spin_lock_irqsave(&host->lock, flags);
2846 2847 2848
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2849 2850
	spin_unlock_irqrestore(&host->lock, flags);

2851
	synchronize_hardirq(host->irq);
2852 2853 2854 2855 2856

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2857
	return 0;
2858 2859 2860 2861 2862 2863
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
	unsigned long flags;
2864
	int host_flags = host->flags;
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2876
	sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
2877 2878
	sdhci_do_set_ios(host, &host->mmc->ios);

2879 2880 2881 2882 2883 2884
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2885 2886

	/* Set the re-tuning expiration flag */
2887
	if (host->flags & SDHCI_USING_RETUNING_TIMER)
2888 2889 2890 2891 2892 2893 2894
		host->flags |= SDHCI_NEEDS_RETUNING;

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2895
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2896 2897 2898 2899 2900 2901 2902
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2903
	return 0;
2904 2905 2906
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2907
#endif /* CONFIG_PM */
2908

2909 2910
/*****************************************************************************\
 *                                                                           *
2911
 * Device allocation/registration                                            *
2912 2913 2914
 *                                                                           *
\*****************************************************************************/

2915 2916
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2917 2918 2919 2920
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2921
	WARN_ON(dev == NULL);
2922

2923
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2924
	if (!mmc)
2925
		return ERR_PTR(-ENOMEM);
2926 2927 2928 2929

	host = mmc_priv(mmc);
	host->mmc = mmc;

2930 2931
	return host;
}
2932

2933
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2934

2935 2936 2937
int sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc;
2938
	u32 caps[2] = {0, 0};
2939 2940
	u32 max_current_caps;
	unsigned int ocr_avail;
2941
	unsigned int override_timeout_clk;
2942
	int ret;
2943

2944 2945 2946
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2947

2948
	mmc = host->mmc;
2949

2950 2951
	if (debug_quirks)
		host->quirks = debug_quirks;
2952 2953
	if (debug_quirks2)
		host->quirks2 = debug_quirks2;
2954

2955 2956
	override_timeout_clk = host->timeout_clk;

2957
	sdhci_do_reset(host, SDHCI_RESET_ALL);
2958

2959
	host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
2960 2961
	host->version = (host->version & SDHCI_SPEC_VER_MASK)
				>> SDHCI_SPEC_VER_SHIFT;
2962
	if (host->version > SDHCI_SPEC_300) {
2963
		pr_err("%s: Unknown controller version (%d). "
2964
			"You may experience problems.\n", mmc_hostname(mmc),
2965
			host->version);
2966 2967
	}

2968
	caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
2969
		sdhci_readl(host, SDHCI_CAPABILITIES);
2970

2971 2972 2973 2974
	if (host->version >= SDHCI_SPEC_300)
		caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
			host->caps1 :
			sdhci_readl(host, SDHCI_CAPABILITIES_1);
2975

2976
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2977
		host->flags |= SDHCI_USE_SDMA;
2978
	else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
2979
		DBG("Controller doesn't have SDMA capability\n");
2980
	else
2981
		host->flags |= SDHCI_USE_SDMA;
2982

2983
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2984
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2985
		DBG("Disabling DMA as it is marked broken\n");
2986
		host->flags &= ~SDHCI_USE_SDMA;
2987 2988
	}

2989 2990
	if ((host->version >= SDHCI_SPEC_200) &&
		(caps[0] & SDHCI_CAN_DO_ADMA2))
2991
		host->flags |= SDHCI_USE_ADMA;
2992 2993 2994 2995 2996 2997 2998

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
	if (sdhci_readl(host, SDHCI_CAPABILITIES) & SDHCI_CAN_64BIT)
		host->flags |= SDHCI_USE_64_BIT_DMA;

3009
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3010 3011
		if (host->ops->enable_dma) {
			if (host->ops->enable_dma(host)) {
J
Joe Perches 已提交
3012
				pr_warn("%s: No suitable DMA available - falling back to PIO\n",
3013
					mmc_hostname(mmc));
3014 3015
				host->flags &=
					~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
3016
			}
3017 3018 3019
		}
	}

3020 3021 3022 3023
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

3024 3025
	if (host->flags & SDHCI_USE_ADMA) {
		/*
3026 3027 3028 3029
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
3030
		 */
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->align_buffer_sz = SDHCI_MAX_SEGS *
						SDHCI_ADMA2_64_ALIGN;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
			host->align_sz = SDHCI_ADMA2_64_ALIGN;
			host->align_mask = SDHCI_ADMA2_64_ALIGN - 1;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->align_buffer_sz = SDHCI_MAX_SEGS *
						SDHCI_ADMA2_32_ALIGN;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
			host->align_sz = SDHCI_ADMA2_32_ALIGN;
			host->align_mask = SDHCI_ADMA2_32_ALIGN - 1;
		}
3048
		host->adma_table = dma_alloc_coherent(mmc_dev(mmc),
3049
						      host->adma_table_sz,
3050 3051
						      &host->adma_addr,
						      GFP_KERNEL);
3052
		host->align_buffer = kmalloc(host->align_buffer_sz, GFP_KERNEL);
3053
		if (!host->adma_table || !host->align_buffer) {
3054
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3055
					  host->adma_table, host->adma_addr);
3056
			kfree(host->align_buffer);
J
Joe Perches 已提交
3057
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3058 3059
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3060
			host->adma_table = NULL;
3061
			host->align_buffer = NULL;
3062
		} else if (host->adma_addr & host->align_mask) {
J
Joe Perches 已提交
3063 3064
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3065
			host->flags &= ~SDHCI_USE_ADMA;
3066
			dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3067
					  host->adma_table, host->adma_addr);
3068
			kfree(host->align_buffer);
3069
			host->adma_table = NULL;
3070
			host->align_buffer = NULL;
3071 3072 3073
		}
	}

3074 3075 3076 3077 3078
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3079
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3080
		host->dma_mask = DMA_BIT_MASK(64);
3081
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3082
	}
3083

3084
	if (host->version >= SDHCI_SPEC_300)
3085
		host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
3086 3087
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3088
		host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
3089 3090
			>> SDHCI_CLOCK_BASE_SHIFT;

3091
	host->max_clk *= 1000000;
3092 3093
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3094
		if (!host->ops->get_max_clock) {
3095
			pr_err("%s: Hardware doesn't specify base clock "
3096 3097 3098 3099
			       "frequency.\n", mmc_hostname(mmc));
			return -ENODEV;
		}
		host->max_clk = host->ops->get_max_clock(host);
3100
	}
3101

3102
	host->next_data.cookie = 1;
3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
	host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3119 3120 3121 3122
	/*
	 * Set host parameters.
	 */
	mmc->ops = &sdhci_ops;
3123
	mmc->f_max = host->max_clk;
3124
	if (host->ops->get_min_clock)
3125
		mmc->f_min = host->ops->get_min_clock(host);
3126 3127 3128 3129 3130 3131 3132
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
			mmc->f_max = host->max_clk * host->clk_mul;
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3133
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3134

3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
		host->timeout_clk = (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >>
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
				return -ENODEV;
			}
3147 3148
		}

3149 3150
		if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;
3151

3152
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3153
			host->ops->get_max_timeout_count(host) : 1 << 27;
3154 3155
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3156

3157 3158 3159
	if (override_timeout_clk)
		host->timeout_clk = override_timeout_clk;

3160
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3161
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3162 3163 3164

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3165

3166
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3167
	if ((host->version >= SDHCI_SPEC_300) &&
3168
	    ((host->flags & SDHCI_USE_ADMA) ||
3169 3170
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3171 3172 3173 3174 3175 3176
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3177 3178 3179 3180 3181 3182 3183
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3184
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3185
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3186

3187 3188 3189
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3190
	if (caps[0] & SDHCI_CAN_DO_HISPD)
3191
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3192

3193
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3194
	    !(mmc->caps & MMC_CAP_NONREMOVABLE))
3195 3196
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3197 3198 3199 3200
	/* If there are external regulators, get them */
	if (mmc_regulator_get_supply(mmc) == -EPROBE_DEFER)
		return -EPROBE_DEFER;

3201
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3202 3203 3204 3205
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3206 3207 3208
			caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
					SDHCI_SUPPORT_SDR50 |
					SDHCI_SUPPORT_DDR50);
3209 3210 3211
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3212
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3213
		}
3214
	}
3215

3216 3217 3218 3219
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
		caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50);

3220 3221 3222
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
	if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
		       SDHCI_SUPPORT_DDR50))
3223 3224 3225
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3226
	if (caps[1] & SDHCI_SUPPORT_SDR104) {
3227
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3228 3229 3230
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3231
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3232
			mmc->caps2 |= MMC_CAP2_HS200;
3233
	} else if (caps[1] & SDHCI_SUPPORT_SDR50)
3234 3235
		mmc->caps |= MMC_CAP_UHS_SDR50;

3236 3237 3238 3239
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
	    (caps[1] & SDHCI_SUPPORT_HS400))
		mmc->caps2 |= MMC_CAP2_HS400;

3240 3241 3242 3243 3244 3245
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3246 3247
	if ((caps[1] & SDHCI_SUPPORT_DDR50) &&
		!(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3248 3249
		mmc->caps |= MMC_CAP_UHS_DDR50;

3250
	/* Does the host need tuning for SDR50? */
3251 3252 3253
	if (caps[1] & SDHCI_USE_SDR50_TUNING)
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3254
	/* Does the host need tuning for SDR104 / HS200? */
3255
	if (mmc->caps2 & MMC_CAP2_HS200)
3256
		host->flags |= SDHCI_SDR104_NEEDS_TUNING;
3257

3258 3259 3260 3261 3262 3263 3264 3265
	/* Driver Type(s) (A, C, D) supported by the host */
	if (caps[1] & SDHCI_DRIVER_TYPE_A)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
	if (caps[1] & SDHCI_DRIVER_TYPE_C)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
	if (caps[1] & SDHCI_DRIVER_TYPE_D)
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280
	/* Initial value for re-tuning timer count */
	host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			      SDHCI_RETUNING_TIMER_COUNT_SHIFT;

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
	host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
			     SDHCI_RETUNING_MODE_SHIFT;

3281
	ocr_avail = 0;
3282

3283 3284 3285 3286 3287 3288 3289 3290
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3291
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3292
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3306 3307

	if (caps[0] & SDHCI_CAN_VDD_330) {
3308
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3309

A
Aaron Lu 已提交
3310
		mmc->max_current_330 = ((max_current_caps &
3311 3312 3313 3314 3315
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_300) {
3316
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3317

A
Aaron Lu 已提交
3318
		mmc->max_current_300 = ((max_current_caps &
3319 3320 3321 3322 3323
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
	if (caps[0] & SDHCI_CAN_VDD_180) {
3324 3325
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3326
		mmc->max_current_180 = ((max_current_caps &
3327 3328 3329 3330 3331
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3332
	/* If OCR set by external regulators, use it instead */
3333
	if (mmc->ocr_avail)
3334
		ocr_avail = mmc->ocr_avail;
3335

3336
	if (host->ocr_mask)
3337
		ocr_avail &= host->ocr_mask;
3338

3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3351 3352

	if (mmc->ocr_avail == 0) {
3353
		pr_err("%s: Hardware doesn't report any "
3354
			"support voltages.\n", mmc_hostname(mmc));
3355
		return -ENODEV;
3356 3357
	}

3358 3359 3360
	spin_lock_init(&host->lock);

	/*
3361 3362
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3363
	 */
3364
	if (host->flags & SDHCI_USE_ADMA)
3365
		mmc->max_segs = SDHCI_MAX_SEGS;
3366
	else if (host->flags & SDHCI_USE_SDMA)
3367
		mmc->max_segs = 1;
3368
	else /* PIO */
3369
		mmc->max_segs = SDHCI_MAX_SEGS;
3370 3371

	/*
3372 3373 3374
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3375
	 */
3376
	mmc->max_req_size = 524288;
3377 3378 3379

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3380 3381
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3382
	 */
3383 3384 3385 3386 3387 3388
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3389
		mmc->max_seg_size = mmc->max_req_size;
3390
	}
3391

3392 3393 3394 3395
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3396 3397 3398
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3399
		mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
3400 3401
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3402 3403
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3404 3405 3406 3407 3408
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3409

3410 3411 3412
	/*
	 * Maximum block count.
	 */
3413
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3414

3415 3416 3417 3418 3419 3420
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3421
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3422

3423
	init_waitqueue_head(&host->buf_ready_int);
3424

3425
	if (host->version >= SDHCI_SPEC_300) {
3426 3427 3428 3429 3430 3431
		/* Initialize re-tuning timer */
		init_timer(&host->tuning_timer);
		host->tuning_timer.data = (unsigned long)host;
		host->tuning_timer.function = sdhci_tuning_timer;
	}

3432 3433
	sdhci_init(host, 0);

3434 3435
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3436 3437 3438
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3439
		goto untasklet;
3440
	}
3441 3442 3443 3444 3445

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3446
#ifdef SDHCI_USE_LEDS_CLASS
H
Helmut Schaa 已提交
3447 3448 3449
	snprintf(host->led_name, sizeof(host->led_name),
		"%s::", mmc_hostname(mmc));
	host->led.name = host->led_name;
3450 3451 3452 3453
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

3454
	ret = led_classdev_register(mmc_dev(mmc), &host->led);
3455 3456 3457
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3458
		goto reset;
3459
	}
3460 3461
#endif

3462 3463
	mmiowb();

3464 3465
	mmc_add_host(mmc);

3466
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3467
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3468 3469
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3470
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3471

3472 3473
	sdhci_enable_card_detection(host);

3474 3475
	return 0;

3476
#ifdef SDHCI_USE_LEDS_CLASS
3477
reset:
3478
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3479 3480
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3481 3482
	free_irq(host->irq, host);
#endif
3483
untasklet:
3484 3485 3486 3487 3488
	tasklet_kill(&host->finish_tasklet);

	return ret;
}

3489
EXPORT_SYMBOL_GPL(sdhci_add_host);
3490

P
Pierre Ossman 已提交
3491
void sdhci_remove_host(struct sdhci_host *host, int dead)
3492
{
3493
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3494 3495 3496 3497 3498 3499 3500 3501
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3502
			pr_err("%s: Controller removed during "
3503
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3504 3505 3506 3507 3508 3509 3510 3511

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3512 3513
	sdhci_disable_card_detection(host);

3514
	mmc_remove_host(mmc);
3515

3516
#ifdef SDHCI_USE_LEDS_CLASS
3517 3518 3519
	led_classdev_unregister(&host->led);
#endif

P
Pierre Ossman 已提交
3520
	if (!dead)
3521
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3522

3523 3524
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3525 3526 3527 3528 3529
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3530

3531 3532
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3533

3534
	if (host->adma_table)
3535
		dma_free_coherent(mmc_dev(mmc), host->adma_table_sz,
3536
				  host->adma_table, host->adma_addr);
3537 3538
	kfree(host->align_buffer);

3539
	host->adma_table = NULL;
3540
	host->align_buffer = NULL;
3541 3542
}

3543
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3544

3545
void sdhci_free_host(struct sdhci_host *host)
3546
{
3547
	mmc_free_host(host->mmc);
3548 3549
}

3550
EXPORT_SYMBOL_GPL(sdhci_free_host);
3551 3552 3553 3554 3555 3556 3557 3558 3559

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3560
	pr_info(DRIVER_NAME
3561
		": Secure Digital Host Controller Interface driver\n");
3562
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3563

3564
	return 0;
3565 3566 3567 3568 3569 3570 3571 3572 3573
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3574
module_param(debug_quirks, uint, 0444);
3575
module_param(debug_quirks2, uint, 0444);
3576

3577
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3578
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3579
MODULE_LICENSE("GPL");
3580

3581
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3582
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");