sdhci.c 92.4 KB
Newer Older
1
/*
P
Pierre Ossman 已提交
2
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
3
 *
4
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
5 6
 *
 * This program is free software; you can redistribute it and/or modify
7 8 9
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
10 11 12 13
 *
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
14 15 16 17
 */

#include <linux/delay.h>
#include <linux/highmem.h>
18
#include <linux/io.h>
19
#include <linux/module.h>
20
#include <linux/dma-mapping.h>
21
#include <linux/slab.h>
22
#include <linux/scatterlist.h>
M
Marek Szyprowski 已提交
23
#include <linux/regulator/consumer.h>
24
#include <linux/pm_runtime.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
40

41 42
#define MAX_TUNING_LOOP 40

43
static unsigned int debug_quirks = 0;
44
static unsigned int debug_quirks2;
45

46 47
static void sdhci_finish_data(struct sdhci_host *);

48
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
49 50 51

static void sdhci_dumpregs(struct sdhci_host *host)
{
52 53
	pr_err(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
	       mmc_hostname(host->mmc));
54

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89
	pr_err(DRIVER_NAME ": Sys addr: 0x%08x | Version:  0x%08x\n",
	       sdhci_readl(host, SDHCI_DMA_ADDRESS),
	       sdhci_readw(host, SDHCI_HOST_VERSION));
	pr_err(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt:  0x%08x\n",
	       sdhci_readw(host, SDHCI_BLOCK_SIZE),
	       sdhci_readw(host, SDHCI_BLOCK_COUNT));
	pr_err(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
	       sdhci_readl(host, SDHCI_ARGUMENT),
	       sdhci_readw(host, SDHCI_TRANSFER_MODE));
	pr_err(DRIVER_NAME ": Present:  0x%08x | Host ctl: 0x%08x\n",
	       sdhci_readl(host, SDHCI_PRESENT_STATE),
	       sdhci_readb(host, SDHCI_HOST_CONTROL));
	pr_err(DRIVER_NAME ": Power:    0x%08x | Blk gap:  0x%08x\n",
	       sdhci_readb(host, SDHCI_POWER_CONTROL),
	       sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	pr_err(DRIVER_NAME ": Wake-up:  0x%08x | Clock:    0x%08x\n",
	       sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
	       sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	pr_err(DRIVER_NAME ": Timeout:  0x%08x | Int stat: 0x%08x\n",
	       sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
	       sdhci_readl(host, SDHCI_INT_STATUS));
	pr_err(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
	       sdhci_readl(host, SDHCI_INT_ENABLE),
	       sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
	pr_err(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
	       sdhci_readw(host, SDHCI_ACMD12_ERR),
	       sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	pr_err(DRIVER_NAME ": Caps:     0x%08x | Caps_1:   0x%08x\n",
	       sdhci_readl(host, SDHCI_CAPABILITIES),
	       sdhci_readl(host, SDHCI_CAPABILITIES_1));
	pr_err(DRIVER_NAME ": Cmd:      0x%08x | Max curr: 0x%08x\n",
	       sdhci_readw(host, SDHCI_COMMAND),
	       sdhci_readl(host, SDHCI_MAX_CURRENT));
	pr_err(DRIVER_NAME ": Host ctl2: 0x%08x\n",
	       sdhci_readw(host, SDHCI_HOST_CONTROL2));
90

91 92
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->flags & SDHCI_USE_64_BIT_DMA)
93 94 95 96
			pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
			       readl(host->ioaddr + SDHCI_ADMA_ERROR),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
97
		else
98 99 100
			pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
			       readl(host->ioaddr + SDHCI_ADMA_ERROR),
			       readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
101
	}
102

103
	pr_err(DRIVER_NAME ": ===========================================\n");
104 105 106 107 108 109 110 111
}

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

112 113
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
114
	u32 present;
115

116
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
117
	    !mmc_card_is_removable(host->mmc))
118 119
		return;

120 121 122
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
123

124 125 126 127 128
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
129 130 131

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
132 133 134 135 136 137 138 139 140 141 142 143
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

160
void sdhci_reset(struct sdhci_host *host, u8 mask)
161
{
162
	unsigned long timeout;
163

164
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
165

166
	if (mask & SDHCI_RESET_ALL) {
167
		host->clock = 0;
168 169 170 171
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
172

173 174 175 176
	/* Wait max 100 ms */
	timeout = 100;

	/* hw clears the bit when it's done */
177
	while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
178
		if (timeout == 0) {
179
			pr_err("%s: Reset 0x%x never completed.\n",
180 181 182 183 184 185
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
		timeout--;
		mdelay(1);
186
	}
187 188 189 190 191 192
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
193 194 195
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
196 197
			return;
	}
198

199
	host->ops->reset(host, mask);
200

201 202 203 204 205 206 207 208
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
209
	}
210 211
}

212
static void sdhci_init(struct sdhci_host *host, int soft)
213
{
214 215
	struct mmc_host *mmc = host->mmc;

216
	if (soft)
217
		sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
218
	else
219
		sdhci_do_reset(host, SDHCI_RESET_ALL);
220

221 222 223 224 225 226 227 228
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
229 230 231 232

	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
233
		mmc->ops->set_ios(mmc, &mmc->ios);
234
	}
235
}
236

237 238
static void sdhci_reinit(struct sdhci_host *host)
{
239
	sdhci_init(host, 0);
240
	sdhci_enable_card_detection(host);
241 242
}

243
static void __sdhci_led_activate(struct sdhci_host *host)
244 245 246
{
	u8 ctrl;

247
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
248
	ctrl |= SDHCI_CTRL_LED;
249
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
250 251
}

252
static void __sdhci_led_deactivate(struct sdhci_host *host)
253 254 255
{
	u8 ctrl;

256
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
257
	ctrl &= ~SDHCI_CTRL_LED;
258
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
259 260
}

261
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
262
static void sdhci_led_control(struct led_classdev *led,
263
			      enum led_brightness brightness)
264 265 266 267 268 269
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

270 271 272
	if (host->runtime_suspended)
		goto out;

273
	if (brightness == LED_OFF)
274
		__sdhci_led_deactivate(host);
275
	else
276
		__sdhci_led_activate(host);
277
out:
278 279
	spin_unlock_irqrestore(&host->lock, flags);
}
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

330 331
#endif

332 333 334 335 336 337
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

P
Pierre Ossman 已提交
338
static void sdhci_read_block_pio(struct sdhci_host *host)
339
{
340 341
	unsigned long flags;
	size_t blksize, len, chunk;
342
	u32 uninitialized_var(scratch);
343
	u8 *buf;
344

P
Pierre Ossman 已提交
345
	DBG("PIO reading\n");
346

P
Pierre Ossman 已提交
347
	blksize = host->data->blksz;
348
	chunk = 0;
349

350
	local_irq_save(flags);
351

P
Pierre Ossman 已提交
352
	while (blksize) {
F
Fabio Estevam 已提交
353
		BUG_ON(!sg_miter_next(&host->sg_miter));
354

355
		len = min(host->sg_miter.length, blksize);
356

357 358
		blksize -= len;
		host->sg_miter.consumed = len;
359

360
		buf = host->sg_miter.addr;
361

362 363
		while (len) {
			if (chunk == 0) {
364
				scratch = sdhci_readl(host, SDHCI_BUFFER);
365
				chunk = 4;
P
Pierre Ossman 已提交
366
			}
367 368 369 370 371 372 373

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
374
		}
P
Pierre Ossman 已提交
375
	}
376 377 378 379

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
380
}
381

P
Pierre Ossman 已提交
382 383
static void sdhci_write_block_pio(struct sdhci_host *host)
{
384 385 386 387
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
388

P
Pierre Ossman 已提交
389 390 391
	DBG("PIO writing\n");

	blksize = host->data->blksz;
392 393
	chunk = 0;
	scratch = 0;
394

395
	local_irq_save(flags);
396

P
Pierre Ossman 已提交
397
	while (blksize) {
F
Fabio Estevam 已提交
398
		BUG_ON(!sg_miter_next(&host->sg_miter));
P
Pierre Ossman 已提交
399

400 401 402 403 404 405
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
406

407 408 409 410 411 412 413 414
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
415
				sdhci_writel(host, scratch, SDHCI_BUFFER);
416 417
				chunk = 0;
				scratch = 0;
418 419 420
			}
		}
	}
421 422 423 424

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
P
Pierre Ossman 已提交
425 426 427 428 429 430
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

431
	if (host->blocks == 0)
P
Pierre Ossman 已提交
432 433 434 435 436 437 438
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

439 440 441 442 443 444 445 446 447
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

448
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
449 450 451
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

P
Pierre Ossman 已提交
452 453 454 455
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
456

457 458
		host->blocks--;
		if (host->blocks == 0)
P
Pierre Ossman 已提交
459 460
			break;
	}
461

P
Pierre Ossman 已提交
462
	DBG("PIO transfer complete.\n");
463 464
}

465
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
466
				  struct mmc_data *data, int cookie)
467 468 469
{
	int sg_count;

470 471 472 473 474
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
475 476 477 478 479 480 481 482 483 484
		return data->sg_count;

	sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				data->flags & MMC_DATA_WRITE ?
				DMA_TO_DEVICE : DMA_FROM_DEVICE);

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
485
	data->host_cookie = cookie;
486 487 488 489

	return sg_count;
}

490 491 492
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
493
	return kmap_atomic(sg_page(sg)) + sg->offset;
494 495 496 497
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
498
	kunmap_atomic(buffer);
499 500 501
	local_irq_restore(*flags);
}

502 503
static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
				  dma_addr_t addr, int len, unsigned cmd)
B
Ben Dooks 已提交
504
{
505
	struct sdhci_adma2_64_desc *dma_desc = desc;
B
Ben Dooks 已提交
506

507
	/* 32-bit and 64-bit descriptors have these members in same position */
508 509
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
510 511 512 513
	dma_desc->addr_lo = cpu_to_le32((u32)addr);

	if (host->flags & SDHCI_USE_64_BIT_DMA)
		dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
B
Ben Dooks 已提交
514 515
}

516 517
static void sdhci_adma_mark_end(void *desc)
{
518
	struct sdhci_adma2_64_desc *dma_desc = desc;
519

520
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
521
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
522 523
}

524 525
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
526 527 528
{
	struct scatterlist *sg;
	unsigned long flags;
529 530 531 532
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
533 534 535 536 537 538

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

539
	host->sg_count = sg_count;
540

541
	desc = host->adma_table;
542 543 544 545 546 547 548 549 550
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
551 552 553
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
554 555
		 * alignment.
		 */
556 557
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
558 559 560 561 562 563 564
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

B
Ben Dooks 已提交
565
			/* tran, valid */
566
			sdhci_adma_write_desc(host, desc, align_addr, offset,
A
Adrian Hunter 已提交
567
					      ADMA2_TRAN_VALID);
568 569 570

			BUG_ON(offset > 65536);

571 572
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
573

574
			desc += host->desc_sz;
575 576 577 578 579 580 581

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

582 583 584 585 586 587
		if (len) {
			/* tran, valid */
			sdhci_adma_write_desc(host, desc, addr, len,
					      ADMA2_TRAN_VALID);
			desc += host->desc_sz;
		}
588 589 590 591 592

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
593
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
594 595
	}

596
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
597
		/* Mark the last descriptor as the terminating descriptor */
598
		if (desc != host->adma_table) {
599
			desc -= host->desc_sz;
600
			sdhci_adma_mark_end(desc);
601 602
		}
	} else {
603
		/* Add a terminating entry - nop, end, valid */
604
		sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
605
	}
606 607 608 609 610 611 612
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
613
	void *align;
614 615 616
	char *buffer;
	unsigned long flags;

617 618
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
619

620 621 622 623 624 625
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
626

627 628
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
629
					    data->sg_len, DMA_FROM_DEVICE);
630

631
			align = host->align_buffer;
632

633 634 635 636 637 638 639 640
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
641

642 643
					align += SDHCI_ADMA2_ALIGN;
				}
644 645 646 647 648
			}
		}
	}
}

649
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
650
{
651
	u8 count;
652
	struct mmc_data *data = cmd->data;
653
	unsigned target_timeout, current_timeout;
654

655 656 657 658 659 660
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
661
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
662
		return 0xE;
663

664
	/* Unspecified timeout, assume max */
665
	if (!data && !cmd->busy_timeout)
666
		return 0xE;
667

668 669
	/* timeout in us */
	if (!data)
670
		target_timeout = cmd->busy_timeout * 1000;
671
	else {
672
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
673 674 675 676 677 678 679 680 681 682 683 684 685
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000 * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
686
	}
687

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
708 709
		DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
		    mmc_hostname(host->mmc), count, cmd->opcode);
710 711 712
		count = 0xE;
	}

713 714 715
	return count;
}

716 717 718 719 720 721
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
722
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
723
	else
724 725 726 727
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
728 729
}

730
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
731 732
{
	u8 count;
733 734 735 736 737 738 739 740 741 742 743

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
		count = sdhci_calc_timeout(host, cmd);
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
744
	u8 ctrl;
745
	struct mmc_data *data = cmd->data;
746

747 748
	if (data || (cmd->flags & MMC_RSP_BUSY))
		sdhci_set_timeout(host, cmd);
749 750

	if (!data)
751 752
		return;

753 754
	WARN_ON(host->data);

755 756 757 758 759 760 761
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
762
	host->data->bytes_xfered = 0;
763

764
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
765
		struct scatterlist *sg;
766
		unsigned int length_mask, offset_mask;
767
		int i;
768

769 770 771 772 773 774 775 776 777
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
778
		length_mask = 0;
779
		offset_mask = 0;
780
		if (host->flags & SDHCI_USE_ADMA) {
781
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
782
				length_mask = 3;
783 784 785 786 787 788 789
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
790 791
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
792
				length_mask = 3;
793 794
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
795 796
		}

797
		if (unlikely(length_mask | offset_mask)) {
798
			for_each_sg(data->sg, sg, data->sg_len, i) {
799
				if (sg->length & length_mask) {
800
					DBG("Reverting to PIO because of transfer size (%d)\n",
801
					    sg->length);
802 803 804
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
805
				if (sg->offset & offset_mask) {
806
					DBG("Reverting to PIO because of bad alignment\n");
807 808 809 810 811 812 813
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

814
	if (host->flags & SDHCI_REQ_USE_DMA) {
815
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);

			sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				sdhci_writel(host,
					     (u64)host->adma_addr >> 32,
					     SDHCI_ADMA_ADDRESS_HI);
832
		} else {
833 834 835
			WARN_ON(sg_cnt != 1);
			sdhci_writel(host, sg_dma_address(data->sg),
				SDHCI_DMA_ADDRESS);
836 837 838
		}
	}

839 840 841 842 843 844
	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	if (host->version >= SDHCI_SPEC_200) {
845
		ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
846 847
		ctrl &= ~SDHCI_CTRL_DMA_MASK;
		if ((host->flags & SDHCI_REQ_USE_DMA) &&
848 849 850 851 852 853
			(host->flags & SDHCI_USE_ADMA)) {
			if (host->flags & SDHCI_USE_64_BIT_DMA)
				ctrl |= SDHCI_CTRL_ADMA64;
			else
				ctrl |= SDHCI_CTRL_ADMA32;
		} else {
854
			ctrl |= SDHCI_CTRL_SDMA;
855
		}
856
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
857 858
	}

859
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
860 861 862 863 864 865 866 867
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
868
		host->blocks = data->blocks;
869
	}
870

871 872
	sdhci_set_transfer_irqs(host);

873 874 875
	/* Set the DMA boundary value and block size */
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
		data->blksz), SDHCI_BLOCK_SIZE);
876
	sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
877 878 879
}

static void sdhci_set_transfer_mode(struct sdhci_host *host,
880
	struct mmc_command *cmd)
881
{
882
	u16 mode = 0;
883
	struct mmc_data *data = cmd->data;
884

885
	if (data == NULL) {
886 887 888 889
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
			sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
		} else {
890
		/* clear Auto CMD settings for no data CMDs */
891 892
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
893
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
894
		}
895
		return;
896
	}
897

898 899
	WARN_ON(!host->data);

900 901 902
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

903
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
904
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
905 906 907 908
		/*
		 * If we are sending CMD23, CMD12 never gets sent
		 * on successful completion (so no Auto-CMD12).
		 */
909
		if (!cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
910
		    (cmd->opcode != SD_IO_RW_EXTENDED))
911
			mode |= SDHCI_TRNS_AUTO_CMD12;
912
		else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
913
			mode |= SDHCI_TRNS_AUTO_CMD23;
914
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
915
		}
916
	}
917

918 919
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
920
	if (host->flags & SDHCI_REQ_USE_DMA)
921 922
		mode |= SDHCI_TRNS_DMA;

923
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
924 925 926 927 928 929 930 931
}

static void sdhci_finish_data(struct sdhci_host *host)
{
	struct mmc_data *data;

	data = host->data;
	host->data = NULL;
932
	host->data_cmd = NULL;
933

934 935 936
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
937 938

	/*
939 940 941 942 943
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
944
	 */
945 946
	if (data->error)
		data->bytes_xfered = 0;
947
	else
948
		data->bytes_xfered = data->blksz * data->blocks;
949

950 951 952 953 954 955 956
	/*
	 * Need to send CMD12 if -
	 * a) open-ended multiblock transfer (no CMD23)
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
	    (data->error ||
957
	     !data->mrq->sbc)) {
958

959 960 961 962
		/*
		 * The controller needs a reset of internal state machines
		 * upon error conditions.
		 */
P
Pierre Ossman 已提交
963
		if (data->error) {
964 965
			sdhci_do_reset(host, SDHCI_RESET_CMD);
			sdhci_do_reset(host, SDHCI_RESET_DATA);
966 967 968 969 970 971 972
		}

		sdhci_send_command(host, data->stop);
	} else
		tasklet_schedule(&host->finish_tasklet);
}

973
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
974 975
{
	int flags;
976
	u32 mask;
977
	unsigned long timeout;
978 979 980

	WARN_ON(host->cmd);

981 982 983
	/* Initially, a command has no error */
	cmd->error = 0;

984
	/* Wait max 10 ms */
985
	timeout = 10;
986 987 988 989 990 991 992

	mask = SDHCI_CMD_INHIBIT;
	if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
993
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
994 995
		mask &= ~SDHCI_DATA_INHIBIT;

996
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
997
		if (timeout == 0) {
998 999
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1000
			sdhci_dumpregs(host);
P
Pierre Ossman 已提交
1001
			cmd->error = -EIO;
1002 1003 1004
			tasklet_schedule(&host->finish_tasklet);
			return;
		}
1005 1006 1007
		timeout--;
		mdelay(1);
	}
1008

1009
	timeout = jiffies;
1010 1011
	if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
1012 1013 1014
	else
		timeout += 10 * HZ;
	mod_timer(&host->timer, timeout);
1015 1016

	host->cmd = cmd;
1017 1018 1019 1020
	if (cmd->data || cmd->flags & MMC_RSP_BUSY) {
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1021

1022
	sdhci_prepare_data(host, cmd);
1023

1024
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1025

1026
	sdhci_set_transfer_mode(host, cmd);
1027

1028
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1029
		pr_err("%s: Unsupported response type!\n",
1030
			mmc_hostname(host->mmc));
P
Pierre Ossman 已提交
1031
		cmd->error = -EINVAL;
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
		tasklet_schedule(&host->finish_tasklet);
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1049 1050

	/* CMD19 is special in that the Data Present Select should be set */
1051 1052
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1053 1054
		flags |= SDHCI_CMD_DATA;

1055
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1056
}
1057
EXPORT_SYMBOL_GPL(sdhci_send_command);
1058 1059 1060

static void sdhci_finish_command(struct sdhci_host *host)
{
1061
	struct mmc_command *cmd = host->cmd;
1062 1063
	int i;

1064 1065 1066 1067
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1068 1069
			/* CRC is stripped so we need to do some shifting. */
			for (i = 0;i < 4;i++) {
1070
				cmd->resp[i] = sdhci_readl(host,
1071 1072
					SDHCI_RESPONSE + (3-i)*4) << 8;
				if (i != 3)
1073
					cmd->resp[i] |=
1074
						sdhci_readb(host,
1075 1076 1077
						SDHCI_RESPONSE + (3-i)*4-1);
			}
		} else {
1078
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1079 1080 1081
		}
	}

1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1092 1093
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1094 1095
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1096 1097
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1098 1099 1100 1101
			return;
		}
	}

1102
	/* Finished CMD23, now send actual command. */
1103 1104
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1105
	} else {
1106

1107 1108 1109
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1110

1111
		if (!cmd->data)
1112 1113
			tasklet_schedule(&host->finish_tasklet);
	}
1114 1115
}

1116 1117
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1118
	u16 preset = 0;
1119

1120 1121
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1122 1123
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1124
	case MMC_TIMING_UHS_SDR25:
1125 1126
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1127
	case MMC_TIMING_UHS_SDR50:
1128 1129
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1130 1131
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1132 1133
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1134
	case MMC_TIMING_UHS_DDR50:
1135
	case MMC_TIMING_MMC_DDR52:
1136 1137
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1138 1139 1140
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1141 1142 1143 1144 1145 1146 1147 1148 1149
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1150 1151
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1152
{
1153
	int div = 0; /* Initialized for compiler warning */
1154
	int real_div = div, clk_mul = 1;
1155
	u16 clk = 0;
1156
	bool switch_base_clk = false;
1157

1158
	if (host->version >= SDHCI_SPEC_300) {
1159
		if (host->preset_enabled) {
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1177 1178 1179 1180 1181
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1182 1183 1184 1185 1186
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1206 1207 1208 1209 1210 1211 1212 1213 1214
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1215
			}
1216
			real_div = div;
1217
			div >>= 1;
1218 1219 1220
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1221 1222 1223
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1224
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1225 1226 1227
			if ((host->max_clk / div) <= clock)
				break;
		}
1228
		real_div = div;
1229
		div >>= 1;
1230 1231
	}

1232
clock_set:
1233
	if (real_div)
1234
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1235
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1236 1237
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;
	unsigned long timeout;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);

1257
	clk |= SDHCI_CLOCK_INT_EN;
1258
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1259

1260 1261
	/* Wait max 20 ms */
	timeout = 20;
1262
	while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
1263 1264
		& SDHCI_CLOCK_INT_STABLE)) {
		if (timeout == 0) {
1265 1266
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1267 1268 1269
			sdhci_dumpregs(host);
			return;
		}
1270 1271 1272
		timeout--;
		mdelay(1);
	}
1273 1274

	clk |= SDHCI_CLOCK_CARD_EN;
1275
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1276
}
1277
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1278

1279 1280
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1281
{
1282
	struct mmc_host *mmc = host->mmc;
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296

	spin_unlock_irq(&host->lock);
	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
	spin_lock_irq(&host->lock);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
{
1297
	u8 pwr = 0;
1298

1299 1300
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
		case MMC_VDD_165_195:
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1313 1314 1315
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1316 1317 1318 1319
		}
	}

	if (host->pwr == pwr)
1320
		return;
1321

1322 1323 1324
	host->pwr = pwr;

	if (pwr == 0) {
1325
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1326 1327
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1328 1329 1330 1331 1332 1333 1334
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1335

1336 1337 1338 1339 1340 1341 1342
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1343

1344
		pwr |= SDHCI_POWER_ON;
1345

1346
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1347

1348 1349
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1350

1351 1352 1353 1354 1355 1356 1357
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1358 1359
}
EXPORT_SYMBOL_GPL(sdhci_set_power);
1360

1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
static void __sdhci_set_power(struct sdhci_host *host, unsigned char mode,
			      unsigned short vdd)
{
	struct mmc_host *mmc = host->mmc;

	if (host->ops->set_power)
		host->ops->set_power(host, mode, vdd);
	else if (!IS_ERR(mmc->supply.vmmc))
		sdhci_set_power_reg(host, mode, vdd);
	else
		sdhci_set_power(host, mode, vdd);
1372 1373
}

1374 1375 1376 1377 1378 1379 1380 1381 1382
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct sdhci_host *host;
1383
	int present;
1384 1385 1386 1387
	unsigned long flags;

	host = mmc_priv(mmc);

1388
	/* Firstly check card presence */
1389
	present = mmc->ops->get_cd(mmc);
1390

1391 1392 1393 1394
	spin_lock_irqsave(&host->lock, flags);

	WARN_ON(host->mrq != NULL);

1395
	sdhci_led_activate(host);
1396 1397 1398 1399 1400 1401

	/*
	 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
	 * requests if Auto-CMD12 is enabled.
	 */
	if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
1402 1403 1404 1405 1406
		if (mrq->stop) {
			mrq->data->stop = NULL;
			mrq->stop = NULL;
		}
	}
1407 1408 1409

	host->mrq = mrq;

1410
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1411
		mrq->cmd->error = -ENOMEDIUM;
1412
		tasklet_schedule(&host->finish_tasklet);
1413
	} else {
1414
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1415 1416 1417
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1418
	}
1419

1420
	mmiowb();
1421 1422 1423
	spin_unlock_irqrestore(&host->lock, flags);
}

1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
		if (host->version >= SDHCI_SPEC_300)
			ctrl |= SDHCI_CTRL_8BITBUS;
	} else {
		if (host->version >= SDHCI_SPEC_300)
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
	else if (timing == MMC_TIMING_UHS_SDR25)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1464 1465
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1466 1467 1468 1469
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1470
static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1471
{
1472
	struct sdhci_host *host = mmc_priv(mmc);
1473 1474 1475 1476 1477
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

A
Adrian Hunter 已提交
1478 1479
	if (host->flags & SDHCI_DEVICE_DEAD) {
		spin_unlock_irqrestore(&host->lock, flags);
1480 1481
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1482
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
A
Adrian Hunter 已提交
1483 1484
		return;
	}
P
Pierre Ossman 已提交
1485

1486 1487 1488 1489 1490
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1491
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1492
		sdhci_reinit(host);
1493 1494
	}

1495
	if (host->version >= SDHCI_SPEC_300 &&
1496 1497
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1498 1499
		sdhci_enable_preset_value(host, false);

1500
	if (!ios->clock || ios->clock != host->clock) {
1501
		host->ops->set_clock(host, ios->clock);
1502
		host->clock = ios->clock;
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1515
	}
1516

1517
	__sdhci_set_power(host, ios->power_mode, ios->vdd);
1518

1519 1520 1521
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1522
	host->ops->set_bus_width(host, ios->bus_width);
1523

1524
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1525

1526 1527 1528
	if ((ios->timing == MMC_TIMING_SD_HS ||
	     ios->timing == MMC_TIMING_MMC_HS)
	    && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
1529 1530 1531 1532
		ctrl |= SDHCI_CTRL_HISPD;
	else
		ctrl &= ~SDHCI_CTRL_HISPD;

1533
	if (host->version >= SDHCI_SPEC_300) {
1534 1535 1536
		u16 clk, ctrl_2;

		/* In case of UHS-I modes, set High Speed Enable */
1537 1538
		if ((ios->timing == MMC_TIMING_MMC_HS400) ||
		    (ios->timing == MMC_TIMING_MMC_HS200) ||
1539
		    (ios->timing == MMC_TIMING_MMC_DDR52) ||
1540
		    (ios->timing == MMC_TIMING_UHS_SDR50) ||
1541 1542
		    (ios->timing == MMC_TIMING_UHS_SDR104) ||
		    (ios->timing == MMC_TIMING_UHS_DDR50) ||
1543
		    (ios->timing == MMC_TIMING_UHS_SDR25))
1544
			ctrl |= SDHCI_CTRL_HISPD;
1545

1546
		if (!host->preset_enabled) {
1547
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1548 1549 1550 1551
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1552
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1553 1554 1555
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1556 1557
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1558 1559
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1560 1561 1562
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1563 1564
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1565 1566
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1567 1568

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
1585
			host->ops->set_clock(host, host->clock);
1586
		}
1587 1588 1589 1590 1591 1592

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

1593
		host->ops->set_uhs_signaling(host, ios->timing);
1594
		host->timing = ios->timing;
1595

1596 1597 1598 1599 1600
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1601 1602
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
1603 1604 1605 1606 1607 1608 1609 1610
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

1611
		/* Re-enable SD Clock */
1612
		host->ops->set_clock(host, host->clock);
1613 1614
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1615

1616 1617 1618 1619 1620
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
1621
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
1622
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1623

1624
	mmiowb();
1625 1626 1627
	spin_unlock_irqrestore(&host->lock, flags);
}

1628
static int sdhci_get_cd(struct mmc_host *mmc)
1629 1630
{
	struct sdhci_host *host = mmc_priv(mmc);
1631
	int gpio_cd = mmc_gpio_get_cd(mmc);
1632 1633 1634 1635

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

1636
	/* If nonremovable, assume that the card is always present. */
1637
	if (!mmc_card_is_removable(host->mmc))
1638 1639
		return 1;

1640 1641 1642 1643
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
1644
	if (gpio_cd >= 0)
1645 1646
		return !!gpio_cd;

1647 1648 1649 1650
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

1651 1652 1653 1654
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

1655
static int sdhci_check_ro(struct sdhci_host *host)
1656 1657
{
	unsigned long flags;
1658
	int is_readonly;
1659 1660 1661

	spin_lock_irqsave(&host->lock, flags);

P
Pierre Ossman 已提交
1662
	if (host->flags & SDHCI_DEVICE_DEAD)
1663 1664 1665
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
P
Pierre Ossman 已提交
1666
	else
1667 1668
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
1669 1670 1671

	spin_unlock_irqrestore(&host->lock, flags);

1672 1673 1674
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
1675 1676
}

1677 1678
#define SAMPLE_COUNT	5

1679
static int sdhci_get_ro(struct mmc_host *mmc)
1680
{
1681
	struct sdhci_host *host = mmc_priv(mmc);
1682 1683 1684
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
1685
		return sdhci_check_ro(host);
1686 1687 1688

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
1689
		if (sdhci_check_ro(host)) {
1690 1691 1692 1693 1694 1695 1696 1697
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

1698 1699 1700 1701 1702 1703 1704 1705
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

1706 1707
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
1708
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
1709
		if (enable)
1710
			host->ier |= SDHCI_INT_CARD_INT;
1711
		else
1712 1713 1714 1715
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
1716 1717
		mmiowb();
	}
1718 1719 1720 1721 1722 1723
}

static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
P
Pierre Ossman 已提交
1724

1725
	spin_lock_irqsave(&host->lock, flags);
1726 1727 1728 1729 1730
	if (enable)
		host->flags |= SDHCI_SDIO_IRQ_ENABLED;
	else
		host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;

1731
	sdhci_enable_sdio_irq_nolock(host, enable);
P
Pierre Ossman 已提交
1732 1733 1734
	spin_unlock_irqrestore(&host->lock, flags);
}

1735 1736
static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
					     struct mmc_ios *ios)
1737
{
1738
	struct sdhci_host *host = mmc_priv(mmc);
1739
	u16 ctrl;
1740
	int ret;
1741

1742 1743 1744 1745 1746 1747
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
1748

1749 1750
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

1751
	switch (ios->signal_voltage) {
1752
	case MMC_SIGNAL_VOLTAGE_330:
1753 1754
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
1755 1756 1757
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1758

1759 1760 1761
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
						    3600000);
1762
			if (ret) {
J
Joe Perches 已提交
1763 1764
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
1765 1766 1767 1768 1769
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
1770

1771 1772 1773 1774
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
1775

J
Joe Perches 已提交
1776 1777
		pr_warn("%s: 3.3V regulator output did not became stable\n",
			mmc_hostname(mmc));
1778 1779 1780

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
1781 1782
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
1783 1784
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc,
1785 1786
					1700000, 1950000);
			if (ret) {
J
Joe Perches 已提交
1787 1788
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
1789 1790 1791
				return -EIO;
			}
		}
1792 1793 1794 1795 1796

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
1797 1798
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1799

1800 1801 1802 1803
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

1804 1805 1806 1807
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
1808

J
Joe Perches 已提交
1809 1810
		pr_warn("%s: 1.8V regulator output did not became stable\n",
			mmc_hostname(mmc));
1811

1812 1813
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
1814 1815
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
1816 1817 1818
		if (!IS_ERR(mmc->supply.vqmmc)) {
			ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
						    1300000);
1819
			if (ret) {
J
Joe Perches 已提交
1820 1821
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
1822
				return -EIO;
1823 1824
			}
		}
1825
		return 0;
1826
	default:
1827 1828
		/* No signal voltage switch required */
		return 0;
1829
	}
1830 1831
}

1832 1833 1834 1835 1836
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

1837
	/* Check whether DAT[0] is 0 */
1838 1839
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

1840
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
1841 1842
}

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

1855
static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1856
{
1857
	struct sdhci_host *host = mmc_priv(mmc);
1858 1859 1860
	u16 ctrl;
	int tuning_loop_counter = MAX_TUNING_LOOP;
	int err = 0;
1861
	unsigned long flags;
1862
	unsigned int tuning_count = 0;
1863
	bool hs400_tuning;
1864

1865
	spin_lock_irqsave(&host->lock, flags);
1866

1867 1868 1869
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;
	host->flags &= ~SDHCI_HS400_TUNING;

1870 1871 1872
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

1873
	/*
W
Weijun Yang 已提交
1874 1875 1876
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
1877 1878
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
1879
	 */
1880
	switch (host->timing) {
1881
	/* HS400 tuning is done in HS200 mode */
1882
	case MMC_TIMING_MMC_HS400:
1883 1884 1885
		err = -EINVAL;
		goto out_unlock;

1886
	case MMC_TIMING_MMC_HS200:
1887 1888 1889 1890 1891 1892 1893 1894
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

1895
	case MMC_TIMING_UHS_SDR104:
W
Weijun Yang 已提交
1896
	case MMC_TIMING_UHS_DDR50:
1897 1898 1899
		break;

	case MMC_TIMING_UHS_SDR50:
1900
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
1901 1902 1903 1904
			break;
		/* FALLTHROUGH */

	default:
1905
		goto out_unlock;
1906 1907
	}

1908
	if (host->ops->platform_execute_tuning) {
1909
		spin_unlock_irqrestore(&host->lock, flags);
1910 1911 1912 1913
		err = host->ops->platform_execute_tuning(host, opcode);
		return err;
	}

1914 1915
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
1916 1917
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
1930 1931
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
1932 1933 1934

	/*
	 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1935
	 * of loops reaches 40 times.
1936 1937 1938
	 */
	do {
		struct mmc_command cmd = {0};
1939
		struct mmc_request mrq = {NULL};
1940

1941
		cmd.opcode = opcode;
1942 1943 1944 1945 1946 1947
		cmd.arg = 0;
		cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
		cmd.retries = 0;
		cmd.data = NULL;
		cmd.error = 0;

1948 1949 1950
		if (tuning_loop_counter-- == 0)
			break;

1951 1952 1953 1954 1955 1956 1957 1958
		mrq.cmd = &cmd;
		host->mrq = &mrq;

		/*
		 * In response to CMD19, the card sends 64 bytes of tuning
		 * block to the Host Controller. So we set the block size
		 * to 64 here.
		 */
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
		if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
			if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
					     SDHCI_BLOCK_SIZE);
			else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
				sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
					     SDHCI_BLOCK_SIZE);
		} else {
			sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
				     SDHCI_BLOCK_SIZE);
		}
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983

		/*
		 * The tuning block is sent by the card to the host controller.
		 * So we set the TRNS_READ bit in the Transfer Mode register.
		 * This also takes care of setting DMA Enable and Multi Block
		 * Select in the same register to 0.
		 */
		sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

		sdhci_send_command(host, &cmd);

		host->cmd = NULL;
		host->mrq = NULL;

1984
		spin_unlock_irqrestore(&host->lock, flags);
1985 1986 1987 1988
		/* Wait for Buffer Read Ready interrupt */
		wait_event_interruptible_timeout(host->buf_ready_int,
					(host->tuning_done == 1),
					msecs_to_jiffies(50));
1989
		spin_lock_irqsave(&host->lock, flags);
1990 1991

		if (!host->tuning_done) {
1992
			pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
			ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl &= ~SDHCI_CTRL_TUNED_CLK;
			ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
			sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

			err = -EIO;
			goto out;
		}

		host->tuning_done = 0;

		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2005 2006 2007 2008

		/* eMMC spec does not require a delay between tuning cycles */
		if (opcode == MMC_SEND_TUNING_BLOCK)
			mdelay(1);
2009 2010 2011 2012 2013 2014
	} while (ctrl & SDHCI_CTRL_EXEC_TUNING);

	/*
	 * The Host Driver has exhausted the maximum number of loops allowed,
	 * so use fixed sampling frequency.
	 */
2015
	if (tuning_loop_counter < 0) {
2016 2017
		ctrl &= ~SDHCI_CTRL_TUNED_CLK;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2018 2019
	}
	if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
2020
		pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
2021
		err = -EIO;
2022 2023 2024
	}

out:
2025
	if (tuning_count) {
2026 2027 2028 2029 2030 2031 2032 2033
		/*
		 * In case tuning fails, host controllers which support
		 * re-tuning can try tuning again at a later time, when the
		 * re-tuning timer expires.  So for these controllers, we
		 * return 0. Since there might be other controllers who do not
		 * have this capability, we return error for them.
		 */
		err = 0;
2034 2035
	}

2036
	host->mmc->retune_period = err ? 0 : tuning_count;
2037

2038 2039
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2040
out_unlock:
2041
	spin_unlock_irqrestore(&host->lock, flags);
2042 2043 2044
	return err;
}

2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
static int sdhci_select_drive_strength(struct mmc_card *card,
				       unsigned int max_dtr, int host_drv,
				       int card_drv, int *drv_type)
{
	struct sdhci_host *host = mmc_priv(card->host);

	if (!host->ops->select_drive_strength)
		return 0;

	return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
						card_drv, drv_type);
}
2057 2058

static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2059 2060 2061 2062 2063 2064 2065 2066 2067
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2068 2069 2070 2071 2072 2073 2074 2075
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2076
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2077 2078 2079 2080 2081 2082 2083

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2084
	}
2085 2086
}

2087 2088 2089 2090 2091 2092
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2093
	if (data->host_cookie != COOKIE_UNMAPPED)
2094 2095 2096 2097 2098
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
			     data->flags & MMC_DATA_WRITE ?
			       DMA_TO_DEVICE : DMA_FROM_DEVICE);

	data->host_cookie = COOKIE_UNMAPPED;
2099 2100 2101 2102 2103 2104 2105
}

static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct sdhci_host *host = mmc_priv(mmc);

2106
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2107 2108

	if (host->flags & SDHCI_REQ_USE_DMA)
2109
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2110 2111
}

2112
static void sdhci_card_event(struct mmc_host *mmc)
2113
{
2114
	struct sdhci_host *host = mmc_priv(mmc);
2115
	unsigned long flags;
2116
	int present;
2117

2118 2119 2120 2121
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2122
	present = mmc->ops->get_cd(mmc);
2123

2124 2125
	spin_lock_irqsave(&host->lock, flags);

2126
	/* Check host->mrq first in case we are runtime suspended */
2127
	if (host->mrq && !present) {
2128
		pr_err("%s: Card removed during transfer!\n",
2129
			mmc_hostname(host->mmc));
2130
		pr_err("%s: Resetting controller.\n",
2131
			mmc_hostname(host->mmc));
2132

2133 2134
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2135

2136 2137
		host->mrq->cmd->error = -ENOMEDIUM;
		tasklet_schedule(&host->finish_tasklet);
2138 2139 2140
	}

	spin_unlock_irqrestore(&host->lock, flags);
2141 2142 2143 2144
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2145 2146
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2147
	.set_ios	= sdhci_set_ios,
2148
	.get_cd		= sdhci_get_cd,
2149 2150 2151 2152
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2153
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2154
	.execute_tuning			= sdhci_execute_tuning,
2155
	.select_drive_strength		= sdhci_select_drive_strength,
2156
	.card_event			= sdhci_card_event,
2157
	.card_busy	= sdhci_card_busy,
2158 2159 2160 2161 2162 2163 2164 2165
};

/*****************************************************************************\
 *                                                                           *
 * Tasklets                                                                  *
 *                                                                           *
\*****************************************************************************/

2166 2167 2168 2169 2170 2171 2172 2173
static void sdhci_tasklet_finish(unsigned long param)
{
	struct sdhci_host *host;
	unsigned long flags;
	struct mmc_request *mrq;

	host = (struct sdhci_host*)param;

2174 2175
	spin_lock_irqsave(&host->lock, flags);

2176 2177 2178 2179
        /*
         * If this tasklet gets rescheduled while running, it will
         * be run again afterwards but without any active request.
         */
2180 2181
	if (!host->mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
2182
		return;
2183
	}
2184 2185 2186 2187 2188

	del_timer(&host->timer);

	mrq = host->mrq;

2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
			dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
				     (data->flags & MMC_DATA_READ) ?
				     DMA_FROM_DEVICE : DMA_TO_DEVICE);
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2205 2206 2207 2208
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
P
Pierre Ossman 已提交
2209
	if (!(host->flags & SDHCI_DEVICE_DEAD) &&
2210
	    ((mrq->cmd && mrq->cmd->error) ||
2211 2212 2213 2214
	     (mrq->sbc && mrq->sbc->error) ||
	     (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
			    (mrq->data->stop && mrq->data->stop->error))) ||
	     (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
2215 2216

		/* Some controllers need this kick or reset won't work here */
2217
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2218
			/* This is to force an update */
2219
			host->ops->set_clock(host, host->clock);
2220 2221 2222

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2223 2224
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2225 2226 2227 2228 2229
	}

	host->mrq = NULL;
	host->cmd = NULL;
	host->data = NULL;
2230
	host->data_cmd = NULL;
2231

2232
	sdhci_led_deactivate(host);
2233

2234
	mmiowb();
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
}

static void sdhci_timeout_timer(unsigned long data)
{
	struct sdhci_host *host;
	unsigned long flags;

	host = (struct sdhci_host*)data;

	spin_lock_irqsave(&host->lock, flags);

	if (host->mrq) {
2250 2251
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2252 2253 2254
		sdhci_dumpregs(host);

		if (host->data) {
P
Pierre Ossman 已提交
2255
			host->data->error = -ETIMEDOUT;
2256 2257 2258
			sdhci_finish_data(host);
		} else {
			if (host->cmd)
P
Pierre Ossman 已提交
2259
				host->cmd->error = -ETIMEDOUT;
2260
			else
P
Pierre Ossman 已提交
2261
				host->mrq->cmd->error = -ETIMEDOUT;
2262 2263 2264 2265 2266

			tasklet_schedule(&host->finish_tasklet);
		}
	}

2267
	mmiowb();
2268 2269 2270 2271 2272 2273 2274 2275 2276
	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2277
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
2278 2279
{
	if (!host->cmd) {
2280 2281
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2282 2283 2284 2285
		sdhci_dumpregs(host);
		return;
	}

2286 2287 2288 2289 2290 2291
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2292

2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
		/*
		 * If this command initiates a data phase and a response
		 * CRC error is signalled, the card can start transferring
		 * data - the card may have received the command without
		 * error.  We must not terminate the mmc_request early.
		 *
		 * If the card did not receive the command or returned an
		 * error which prevented it sending data, the data phase
		 * will time out.
		 */
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
			return;
		}

2310
		tasklet_schedule(&host->finish_tasklet);
2311 2312 2313
		return;
	}

2314 2315 2316
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    !(host->cmd->flags & MMC_RSP_BUSY) && !host->data &&
	    host->cmd->opcode == MMC_STOP_TRANSMISSION)
2317
		*mask &= ~SDHCI_INT_DATA_END;
2318 2319

	if (intmask & SDHCI_INT_RESPONSE)
2320
		sdhci_finish_command(host);
2321 2322
}

2323
#ifdef CONFIG_MMC_DEBUG
2324
static void sdhci_adma_show_error(struct sdhci_host *host)
2325 2326
{
	const char *name = mmc_hostname(host->mmc);
2327
	void *desc = host->adma_table;
2328 2329 2330 2331

	sdhci_dumpregs(host);

	while (true) {
2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
			DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_hi),
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
			DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    name, desc, le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2345

2346
		desc += host->desc_sz;
2347

2348
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2349 2350 2351 2352
			break;
	}
}
#else
2353
static void sdhci_adma_show_error(struct sdhci_host *host) { }
2354 2355
#endif

2356 2357
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2358
	u32 command;
2359

2360 2361
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2362 2363 2364
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2365 2366 2367 2368 2369 2370
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2371
	if (!host->data) {
2372 2373 2374 2375 2376
		struct mmc_command *data_cmd = host->data_cmd;

		if (data_cmd)
			host->data_cmd = NULL;

2377
		/*
2378 2379 2380
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2381
		 */
2382
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2383
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2384
				data_cmd->error = -ETIMEDOUT;
2385 2386 2387
				tasklet_schedule(&host->finish_tasklet);
				return;
			}
2388
			if (intmask & SDHCI_INT_DATA_END) {
2389 2390 2391 2392 2393
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2394 2395 2396 2397
				if (host->cmd == data_cmd)
					return;

				tasklet_schedule(&host->finish_tasklet);
2398 2399 2400
				return;
			}
		}
2401

2402 2403
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2404 2405 2406 2407 2408 2409
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
P
Pierre Ossman 已提交
2410
		host->data->error = -ETIMEDOUT;
2411 2412 2413 2414 2415
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
P
Pierre Ossman 已提交
2416
		host->data->error = -EILSEQ;
2417
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2418
		pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
2419
		sdhci_adma_show_error(host);
2420
		host->data->error = -EIO;
2421 2422
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2423
	}
2424

P
Pierre Ossman 已提交
2425
	if (host->data->error)
2426 2427
		sdhci_finish_data(host);
	else {
P
Pierre Ossman 已提交
2428
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2429 2430
			sdhci_transfer_pio(host);

2431 2432 2433 2434
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2435 2436 2437 2438
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2439
		 */
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
		if (intmask & SDHCI_INT_DMA_END) {
			u32 dmastart, dmanow;
			dmastart = sg_dma_address(host->data->sg);
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
				~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
			DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
				" next 0x%08x\n",
				mmc_hostname(host->mmc), dmastart,
				host->data->bytes_xfered, dmanow);
			sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
		}
2457

2458
		if (intmask & SDHCI_INT_DATA_END) {
2459
			if (host->cmd == host->data_cmd) {
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
2470 2471 2472
	}
}

2473
static irqreturn_t sdhci_irq(int irq, void *dev_id)
2474
{
2475
	irqreturn_t result = IRQ_NONE;
2476
	struct sdhci_host *host = dev_id;
2477
	u32 intmask, mask, unexpected = 0;
2478
	int max_loops = 16;
2479 2480 2481

	spin_lock(&host->lock);

2482
	if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
2483
		spin_unlock(&host->lock);
2484
		return IRQ_NONE;
2485 2486
	}

2487
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2488
	if (!intmask || intmask == 0xffffffff) {
2489 2490 2491 2492
		result = IRQ_NONE;
		goto out;
	}

2493 2494 2495 2496 2497
	do {
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
2498

2499 2500
		DBG("*** %s got interrupt: 0x%08x\n",
			mmc_hostname(host->mmc), intmask);
2501

2502 2503 2504
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
2505

2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
2517 2518 2519 2520 2521 2522
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2523 2524 2525

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2526 2527 2528 2529

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
2530
		}
2531

2532
		if (intmask & SDHCI_INT_CMD_MASK)
2533 2534
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
				      &intmask);
2535

2536 2537
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2538

2539 2540 2541
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
2542

2543 2544 2545 2546 2547
		if (intmask & SDHCI_INT_CARD_INT) {
			sdhci_enable_sdio_irq_nolock(host, false);
			host->thread_isr |= SDHCI_INT_CARD_INT;
			result = IRQ_WAKE_THREAD;
		}
P
Pierre Ossman 已提交
2548

2549 2550 2551 2552
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
			     SDHCI_INT_CARD_INT);
P
Pierre Ossman 已提交
2553

2554 2555 2556 2557
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
2558

2559 2560
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
2561

2562 2563
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
2564 2565 2566
out:
	spin_unlock(&host->lock);

2567 2568 2569 2570 2571
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
P
Pierre Ossman 已提交
2572

2573 2574 2575
	return result;
}

2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

2587
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2588 2589 2590 2591
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
2592 2593
	}

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
	if (isr & SDHCI_INT_CARD_INT) {
		sdio_run_irqs(host->mmc);

		spin_lock_irqsave(&host->lock, flags);
		if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
			sdhci_enable_sdio_irq_nolock(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}

	return isr ? IRQ_HANDLED : IRQ_NONE;
}

2606 2607 2608 2609 2610 2611 2612
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
2613 2614 2615 2616 2617 2618 2619 2620
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
K
Kevin Liu 已提交
2621 2622 2623 2624 2625
void sdhci_enable_irq_wakeups(struct sdhci_host *host)
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;
2626 2627
	u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
		      SDHCI_INT_CARD_INT;
K
Kevin Liu 已提交
2628 2629 2630 2631

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val |= mask ;
	/* Avoid fake wake up */
2632
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
K
Kevin Liu 已提交
2633
		val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2634 2635
		irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
	}
K
Kevin Liu 已提交
2636
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2637
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
K
Kevin Liu 已提交
2638 2639 2640
}
EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);

2641
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
K
Kevin Liu 已提交
2642 2643 2644 2645 2646 2647 2648 2649 2650
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
}
2651

2652
int sdhci_suspend_host(struct sdhci_host *host)
2653
{
2654 2655
	sdhci_disable_card_detection(host);

2656 2657
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2658

K
Kevin Liu 已提交
2659
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
2660 2661 2662
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
K
Kevin Liu 已提交
2663 2664 2665 2666 2667
		free_irq(host->irq, host);
	} else {
		sdhci_enable_irq_wakeups(host);
		enable_irq_wake(host->irq);
	}
2668
	return 0;
2669 2670
}

2671
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
2672

2673 2674
int sdhci_resume_host(struct sdhci_host *host)
{
2675
	struct mmc_host *mmc = host->mmc;
2676
	int ret = 0;
2677

2678
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2679 2680 2681
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
2682

2683 2684 2685 2686 2687 2688
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
2689
		mmc->ops->set_ios(mmc, &mmc->ios);
2690 2691 2692 2693
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
		mmiowb();
	}
2694

2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705
	if (!device_may_wakeup(mmc_dev(host->mmc))) {
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	} else {
		sdhci_disable_irq_wakeups(host);
		disable_irq_wake(host->irq);
	}

2706 2707
	sdhci_enable_card_detection(host);

2708
	return ret;
2709 2710
}

2711
EXPORT_SYMBOL_GPL(sdhci_resume_host);
2712 2713 2714 2715 2716

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

2717 2718
	mmc_retune_timer_stop(host->mmc);
	mmc_retune_needed(host->mmc);
2719 2720

	spin_lock_irqsave(&host->lock, flags);
2721 2722 2723
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2724 2725
	spin_unlock_irqrestore(&host->lock, flags);

2726
	synchronize_hardirq(host->irq);
2727 2728 2729 2730 2731

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

2732
	return 0;
2733 2734 2735 2736 2737
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

int sdhci_runtime_resume_host(struct sdhci_host *host)
{
2738
	struct mmc_host *mmc = host->mmc;
2739
	unsigned long flags;
2740
	int host_flags = host->flags;
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

	sdhci_init(host, 0);

	/* Force clock and power re-program */
	host->pwr = 0;
	host->clock = 0;
2752 2753
	mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
	mmc->ops->set_ios(mmc, &mmc->ios);
2754

2755 2756 2757 2758 2759 2760
	if ((host_flags & SDHCI_PV_ENABLED) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
		spin_lock_irqsave(&host->lock, flags);
		sdhci_enable_preset_value(host, true);
		spin_unlock_irqrestore(&host->lock, flags);
	}
2761 2762 2763 2764 2765 2766

	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
2767
	if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2768 2769 2770 2771 2772 2773 2774
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

2775
	return 0;
2776 2777 2778
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

2779
#endif /* CONFIG_PM */
2780

2781 2782
/*****************************************************************************\
 *                                                                           *
2783
 * Device allocation/registration                                            *
2784 2785 2786
 *                                                                           *
\*****************************************************************************/

2787 2788
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
2789 2790 2791 2792
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

2793
	WARN_ON(dev == NULL);
2794

2795
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
2796
	if (!mmc)
2797
		return ERR_PTR(-ENOMEM);
2798 2799 2800

	host = mmc_priv(mmc);
	host->mmc = mmc;
2801 2802
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
2803

2804 2805
	host->flags = SDHCI_SIGNALING_330;

2806 2807
	return host;
}
2808

2809
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
2810

2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
{
	u16 v;

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

	host->caps = caps ? *caps : sdhci_readl(host, SDHCI_CAPABILITIES);

	if (host->version < SDHCI_SPEC_300)
		return;

	host->caps1 = caps1 ? *caps1 : sdhci_readl(host, SDHCI_CAPABILITIES_1);
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

2873
int sdhci_setup_host(struct sdhci_host *host)
2874 2875
{
	struct mmc_host *mmc;
2876 2877
	u32 max_current_caps;
	unsigned int ocr_avail;
2878
	unsigned int override_timeout_clk;
2879
	u32 max_clk;
2880
	int ret;
2881

2882 2883 2884
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
2885

2886
	mmc = host->mmc;
2887

2888
	sdhci_read_caps(host);
2889

2890 2891
	override_timeout_clk = host->timeout_clk;

2892
	if (host->version > SDHCI_SPEC_300) {
2893 2894
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
2895 2896
	}

2897
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
2898
		host->flags |= SDHCI_USE_SDMA;
2899
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
2900
		DBG("Controller doesn't have SDMA capability\n");
2901
	else
2902
		host->flags |= SDHCI_USE_SDMA;
2903

2904
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
2905
		(host->flags & SDHCI_USE_SDMA)) {
R
Rolf Eike Beer 已提交
2906
		DBG("Disabling DMA as it is marked broken\n");
2907
		host->flags &= ~SDHCI_USE_SDMA;
2908 2909
	}

2910
	if ((host->version >= SDHCI_SPEC_200) &&
2911
		(host->caps & SDHCI_CAN_DO_ADMA2))
2912
		host->flags |= SDHCI_USE_ADMA;
2913 2914 2915 2916 2917 2918 2919

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

2920 2921 2922 2923 2924 2925 2926
	/*
	 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
	 * and *must* do 64-bit DMA.  A driver has the opportunity to change
	 * that during the first call to ->enable_dma().  Similarly
	 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
	 * implement.
	 */
2927
	if (host->caps & SDHCI_CAN_64BIT)
2928 2929
		host->flags |= SDHCI_USE_64_BIT_DMA;

2930
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941
		ret = sdhci_set_dma_mask(host);

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
2942 2943 2944
		}
	}

2945 2946 2947 2948
	/* SDMA does not support 64-bit DMA */
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_SDMA;

2949
	if (host->flags & SDHCI_USE_ADMA) {
2950 2951 2952
		dma_addr_t dma;
		void *buf;

2953
		/*
2954 2955 2956 2957
		 * The DMA descriptor table size is calculated as the maximum
		 * number of segments times 2, to allow for an alignment
		 * descriptor for each segment, plus 1 for a nop end descriptor,
		 * all multipled by the descriptor size.
2958
		 */
2959 2960 2961 2962 2963 2964 2965 2966 2967
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_64_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
		} else {
			host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
2968

2969
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
2970 2971 2972
		buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
					 host->adma_table_sz, &dma, GFP_KERNEL);
		if (!buf) {
J
Joe Perches 已提交
2973
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
2974 2975
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
2976 2977
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
J
Joe Perches 已提交
2978 2979
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
2980
			host->flags &= ~SDHCI_USE_ADMA;
2981 2982 2983 2984 2985
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
2986

2987 2988 2989
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
2990 2991
	}

2992 2993 2994 2995 2996
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
2997
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
2998
		host->dma_mask = DMA_BIT_MASK(64);
2999
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3000
	}
3001

3002
	if (host->version >= SDHCI_SPEC_300)
3003
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3004 3005
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3006
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3007 3008
			>> SDHCI_CLOCK_BASE_SHIFT;

3009
	host->max_clk *= 1000000;
3010 3011
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3012
		if (!host->ops->get_max_clock) {
3013 3014
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3015 3016
			ret = -ENODEV;
			goto undma;
3017 3018
		}
		host->max_clk = host->ops->get_max_clock(host);
3019
	}
3020

3021 3022 3023 3024
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3025
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3037 3038 3039
	/*
	 * Set host parameters.
	 */
3040 3041
	max_clk = host->max_clk;

3042
	if (host->ops->get_min_clock)
3043
		mmc->f_min = host->ops->get_min_clock(host);
3044 3045 3046
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3047
			max_clk = host->max_clk * host->clk_mul;
3048 3049 3050
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3051
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3052

3053
	if (!mmc->f_max || mmc->f_max > max_clk)
3054 3055
		mmc->f_max = max_clk;

3056
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3057
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3058 3059 3060 3061 3062 3063 3064 3065
					SDHCI_TIMEOUT_CLK_SHIFT;
		if (host->timeout_clk == 0) {
			if (host->ops->get_timeout_clock) {
				host->timeout_clk =
					host->ops->get_timeout_clock(host);
			} else {
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3066 3067
				ret = -ENODEV;
				goto undma;
3068
			}
3069 3070
		}

3071
		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
3072
			host->timeout_clk *= 1000;
3073

3074 3075 3076
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3077
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3078
			host->ops->get_max_timeout_count(host) : 1 << 27;
3079 3080
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3081

3082
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3083
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3084 3085 3086

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3087

3088
	/* Auto-CMD23 stuff only works in ADMA or PIO. */
A
Andrei Warkentin 已提交
3089
	if ((host->version >= SDHCI_SPEC_300) &&
3090
	    ((host->flags & SDHCI_USE_ADMA) ||
3091 3092
	     !(host->flags & SDHCI_USE_SDMA)) &&
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3093 3094 3095 3096 3097 3098
		host->flags |= SDHCI_AUTO_CMD23;
		DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
	} else {
		DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
	}

3099 3100 3101 3102 3103 3104 3105
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3106
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3107
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3108

3109 3110 3111
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3112
	if (host->caps & SDHCI_CAN_DO_HISPD)
3113
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3114

3115
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3116
	    mmc_card_is_removable(mmc) &&
3117
	    mmc_gpio_get_cd(host->mmc) < 0)
3118 3119
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3120
	/* If there are external regulators, get them */
3121 3122 3123
	ret = mmc_regulator_get_supply(mmc);
	if (ret == -EPROBE_DEFER)
		goto undma;
3124

3125
	/* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
3126 3127 3128 3129
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3130 3131 3132
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3133 3134 3135
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
3136
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
3137
		}
3138
	}
3139

3140 3141 3142 3143
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
	}
3144

3145
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
3146 3147
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
3148 3149 3150
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
3151
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
3152
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
3153 3154 3155
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
3156
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
3157
			mmc->caps2 |= MMC_CAP2_HS200;
3158
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
3159
		mmc->caps |= MMC_CAP_UHS_SDR50;
3160
	}
3161

3162
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
3163
	    (host->caps1 & SDHCI_SUPPORT_HS400))
3164 3165
		mmc->caps2 |= MMC_CAP2_HS400;

3166 3167 3168 3169 3170 3171
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

3172 3173
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
3174 3175
		mmc->caps |= MMC_CAP_UHS_DDR50;

3176
	/* Does the host need tuning for SDR50? */
3177
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
3178 3179
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

3180
	/* Driver Type(s) (A, C, D) supported by the host */
3181
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
3182
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3183
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
3184
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3185
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
3186 3187
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

3188
	/* Initial value for re-tuning timer count */
3189 3190
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3191 3192 3193 3194 3195 3196 3197 3198 3199

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
3200
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
3201 3202
			     SDHCI_RETUNING_MODE_SHIFT;

3203
	ocr_avail = 0;
3204

3205 3206 3207 3208 3209 3210 3211 3212
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
3213
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
3214
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
3228

3229
	if (host->caps & SDHCI_CAN_VDD_330) {
3230
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
3231

A
Aaron Lu 已提交
3232
		mmc->max_current_330 = ((max_current_caps &
3233 3234 3235 3236
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3237
	if (host->caps & SDHCI_CAN_VDD_300) {
3238
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
3239

A
Aaron Lu 已提交
3240
		mmc->max_current_300 = ((max_current_caps &
3241 3242 3243 3244
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
3245
	if (host->caps & SDHCI_CAN_VDD_180) {
3246 3247
		ocr_avail |= MMC_VDD_165_195;

A
Aaron Lu 已提交
3248
		mmc->max_current_180 = ((max_current_caps &
3249 3250 3251 3252 3253
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

3254 3255 3256 3257 3258
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
3259
	if (mmc->ocr_avail)
3260
		ocr_avail = mmc->ocr_avail;
3261

3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
3274 3275

	if (mmc->ocr_avail == 0) {
3276 3277
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
3278 3279
		ret = -ENODEV;
		goto unreg;
3280 3281
	}

3282 3283 3284 3285 3286 3287 3288 3289 3290
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

3291 3292 3293
	spin_lock_init(&host->lock);

	/*
3294 3295
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
3296
	 */
3297
	if (host->flags & SDHCI_USE_ADMA)
3298
		mmc->max_segs = SDHCI_MAX_SEGS;
3299
	else if (host->flags & SDHCI_USE_SDMA)
3300
		mmc->max_segs = 1;
3301
	else /* PIO */
3302
		mmc->max_segs = SDHCI_MAX_SEGS;
3303 3304

	/*
3305 3306 3307
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
3308
	 */
3309
	mmc->max_req_size = 524288;
3310 3311 3312

	/*
	 * Maximum segment size. Could be one segment with the maximum number
3313 3314
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
3315
	 */
3316 3317 3318 3319 3320 3321
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
3322
		mmc->max_seg_size = mmc->max_req_size;
3323
	}
3324

3325 3326 3327 3328
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
3329 3330 3331
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
3332
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
3333 3334
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
J
Joe Perches 已提交
3335 3336
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
3337 3338 3339 3340 3341
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
3342

3343 3344 3345
	/*
	 * Maximum block count.
	 */
3346
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
3347

3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

int __sdhci_add_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

3370 3371 3372 3373 3374 3375
	/*
	 * Init tasklets.
	 */
	tasklet_init(&host->finish_tasklet,
		sdhci_tasklet_finish, (unsigned long)host);

3376
	setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
3377

3378
	init_waitqueue_head(&host->buf_ready_int);
3379

3380 3381
	sdhci_init(host, 0);

3382 3383
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
3384 3385 3386
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
3387
		goto untasklet;
3388
	}
3389 3390 3391 3392 3393

#ifdef CONFIG_MMC_DEBUG
	sdhci_dumpregs(host);
#endif

3394
	ret = sdhci_led_register(host);
3395 3396 3397
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
3398
		goto unirq;
3399
	}
3400

3401 3402
	mmiowb();

3403 3404 3405
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
3406

3407
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
3408
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
3409 3410
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
3411
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
3412

3413 3414
	sdhci_enable_card_detection(host);

3415 3416
	return 0;

3417
unled:
3418
	sdhci_led_unregister(host);
3419
unirq:
3420
	sdhci_do_reset(host, SDHCI_RESET_ALL);
3421 3422
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3423
	free_irq(host->irq, host);
3424
untasklet:
3425
	tasklet_kill(&host->finish_tasklet);
3426

3427 3428
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3429

3430 3431 3432 3433 3434 3435
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
3436 3437 3438

	return ret;
}
3439 3440 3441 3442 3443 3444 3445 3446 3447
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
3448

3449 3450
	return __sdhci_add_host(host);
}
3451
EXPORT_SYMBOL_GPL(sdhci_add_host);
3452

P
Pierre Ossman 已提交
3453
void sdhci_remove_host(struct sdhci_host *host, int dead)
3454
{
3455
	struct mmc_host *mmc = host->mmc;
P
Pierre Ossman 已提交
3456 3457 3458 3459 3460 3461 3462 3463
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

		if (host->mrq) {
3464
			pr_err("%s: Controller removed during "
3465
				" transfer!\n", mmc_hostname(mmc));
P
Pierre Ossman 已提交
3466 3467 3468 3469 3470 3471 3472 3473

			host->mrq->cmd->error = -ENOMEDIUM;
			tasklet_schedule(&host->finish_tasklet);
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

3474 3475
	sdhci_disable_card_detection(host);

3476
	mmc_remove_host(mmc);
3477

3478
	sdhci_led_unregister(host);
3479

P
Pierre Ossman 已提交
3480
	if (!dead)
3481
		sdhci_do_reset(host, SDHCI_RESET_ALL);
3482

3483 3484
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3485 3486 3487 3488 3489
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);

	tasklet_kill(&host->finish_tasklet);
3490

3491 3492
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
3493

3494
	if (host->align_buffer)
3495 3496 3497
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
3498

3499
	host->adma_table = NULL;
3500
	host->align_buffer = NULL;
3501 3502
}

3503
EXPORT_SYMBOL_GPL(sdhci_remove_host);
3504

3505
void sdhci_free_host(struct sdhci_host *host)
3506
{
3507
	mmc_free_host(host->mmc);
3508 3509
}

3510
EXPORT_SYMBOL_GPL(sdhci_free_host);
3511 3512 3513 3514 3515 3516 3517 3518 3519

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
3520
	pr_info(DRIVER_NAME
3521
		": Secure Digital Host Controller Interface driver\n");
3522
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
3523

3524
	return 0;
3525 3526 3527 3528 3529 3530 3531 3532 3533
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

3534
module_param(debug_quirks, uint, 0444);
3535
module_param(debug_quirks2, uint, 0444);
3536

3537
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
3538
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
3539
MODULE_LICENSE("GPL");
3540

3541
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
3542
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");