i915_gem_gtt.c 105.4 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

L
Laura Abbott 已提交
34 35
#include <asm/set_memory.h>

36 37
#include <drm/drmP.h>
#include <drm/i915_drm.h>
38

39
#include "i915_drv.h"
40
#include "i915_vgpu.h"
41 42
#include "i915_trace.h"
#include "intel_drv.h"
43
#include "intel_frontbuffer.h"
44

45 46
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
83 84 85
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

108 109 110
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

135 136
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
137
{
138
	bool has_full_ppgtt;
139
	bool has_full_48bit_ppgtt;
140

141 142 143
	if (!dev_priv->info.has_aliasing_ppgtt)
		return 0;

144 145
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
146

147
	if (intel_vgpu_active(dev_priv)) {
148
		/* GVT-g has no support for 32bit ppgtt */
149
		has_full_ppgtt = false;
150
		has_full_48bit_ppgtt = intel_vgpu_has_full_48bit_ppgtt(dev_priv);
151
	}
152

153 154 155 156
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
157
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
158 159 160 161 162
		return 0;

	if (enable_ppgtt == 1)
		return 1;

163
	if (enable_ppgtt == 2 && has_full_ppgtt)
164 165
		return 2;

166 167 168
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

169
	/* Disable ppgtt on SNB if VT-d is on. */
170
	if (IS_GEN6(dev_priv) && intel_vtd_active()) {
171
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
172
		return 0;
173 174
	}

175
	/* Early VLV doesn't have this */
176
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
177 178 179 180
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

181
	if (HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
182 183 184 185 186 187 188
		if (has_full_48bit_ppgtt)
			return 3;

		if (has_full_ppgtt)
			return 2;
	}

189
	return 1;
190 191
}

192 193 194
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
195
{
196 197 198
	u32 pte_flags;
	int ret;

199 200 201 202 203 204
	if (!(vma->flags & I915_VMA_LOCAL_BIND)) {
		ret = vma->vm->allocate_va_range(vma->vm, vma->node.start,
						 vma->size);
		if (ret)
			return ret;
	}
205 206

	/* Currently applicable only to VLV */
207
	pte_flags = 0;
208 209 210
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

211
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
212 213

	return 0;
214 215 216 217
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
218
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
219
}
220

221 222 223 224 225 226
static int ppgtt_set_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->pages);

	vma->pages = vma->obj->mm.pages;

227 228
	vma->page_sizes = vma->obj->mm.page_sizes;

229 230 231 232 233 234 235 236 237 238 239 240
	return 0;
}

static void clear_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(!vma->pages);

	if (vma->pages != vma->obj->mm.pages) {
		sg_free_table(vma->pages);
		kfree(vma->pages);
	}
	vma->pages = NULL;
241 242

	memset(&vma->page_sizes, 0, sizeof(vma->page_sizes));
243 244
}

245
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
246
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
247
{
248
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
249
	pte |= addr;
250 251 252

	switch (level) {
	case I915_CACHE_NONE:
253
		pte |= PPAT_UNCACHED;
254 255
		break;
	case I915_CACHE_WT:
256
		pte |= PPAT_DISPLAY_ELLC;
257 258
		break;
	default:
259
		pte |= PPAT_CACHED;
260 261 262
		break;
	}

B
Ben Widawsky 已提交
263 264 265
	return pte;
}

266 267
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
268
{
269
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
270 271
	pde |= addr;
	if (level != I915_CACHE_NONE)
272
		pde |= PPAT_CACHED_PDE;
B
Ben Widawsky 已提交
273
	else
274
		pde |= PPAT_UNCACHED;
B
Ben Widawsky 已提交
275 276 277
	return pde;
}

278 279 280
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

281 282
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
283
				 u32 unused)
284
{
285
	gen6_pte_t pte = GEN6_PTE_VALID;
286
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
287 288

	switch (level) {
289 290 291 292 293 294 295 296
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
297
		MISSING_CASE(level);
298 299 300 301 302
	}

	return pte;
}

303 304
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
305
				 u32 unused)
306
{
307
	gen6_pte_t pte = GEN6_PTE_VALID;
308 309 310 311 312
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
313 314 315 316 317
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
318
		pte |= GEN6_PTE_UNCACHED;
319 320
		break;
	default:
321
		MISSING_CASE(level);
322 323
	}

324 325 326
	return pte;
}

327 328
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
329
				 u32 flags)
330
{
331
	gen6_pte_t pte = GEN6_PTE_VALID;
332 333
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

334 335
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
336 337 338 339 340 341 342

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

343 344
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
345
				 u32 unused)
346
{
347
	gen6_pte_t pte = GEN6_PTE_VALID;
348
	pte |= HSW_PTE_ADDR_ENCODE(addr);
349 350

	if (level != I915_CACHE_NONE)
351
		pte |= HSW_WB_LLC_AGE3;
352 353 354 355

	return pte;
}

356 357
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
358
				  u32 unused)
359
{
360
	gen6_pte_t pte = GEN6_PTE_VALID;
361 362
	pte |= HSW_PTE_ADDR_ENCODE(addr);

363 364 365 366
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
367
		pte |= HSW_WT_ELLC_LLC_AGE3;
368 369
		break;
	default:
370
		pte |= HSW_WB_ELLC_LLC_AGE3;
371 372
		break;
	}
373 374 375 376

	return pte;
}

377
static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
378
{
379
	struct pagevec *pvec = &vm->free_pages;
380
	struct pagevec stash;
381

382 383
	if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
		i915_gem_shrink_all(vm->i915);
384

385 386 387 388 389 390 391 392 393 394 395 396 397 398
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

	if (!vm->pt_kmap_wc)
		return alloc_page(gfp);

	/* A placeholder for a specific mutex to guard the WC stash */
	lockdep_assert_held(&vm->i915->drm.struct_mutex);

	/* Look in our global stash of WC pages... */
	pvec = &vm->i915->mm.wc_stash;
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

399 400 401 402 403 404 405 406 407
	/*
	 * Otherwise batch allocate pages to amoritize cost of set_pages_wc.
	 *
	 * We have to be careful as page allocation may trigger the shrinker
	 * (via direct reclaim) which will fill up the WC stash underneath us.
	 * So we add our WB pages into a temporary pvec on the stack and merge
	 * them into the WC stash after all the allocations are complete.
	 */
	pagevec_init(&stash);
408 409
	do {
		struct page *page;
410

411 412 413 414
		page = alloc_page(gfp);
		if (unlikely(!page))
			break;

415 416
		stash.pages[stash.nr++] = page;
	} while (stash.nr < pagevec_space(pvec));
417

418 419 420
	if (stash.nr) {
		int nr = min_t(int, stash.nr, pagevec_space(pvec));
		struct page **pages = stash.pages + stash.nr - nr;
421

422 423 424 425 426 427 428 429 430
		if (nr && !set_pages_array_wc(pages, nr)) {
			memcpy(pvec->pages + pvec->nr,
			       pages, sizeof(pages[0]) * nr);
			pvec->nr += nr;
			stash.nr -= nr;
		}

		pagevec_release(&stash);
	}
431

432
	return likely(pvec->nr) ? pvec->pages[--pvec->nr] : NULL;
433 434
}

435 436
static void vm_free_pages_release(struct i915_address_space *vm,
				  bool immediate)
437
{
438 439 440
	struct pagevec *pvec = &vm->free_pages;

	GEM_BUG_ON(!pagevec_count(pvec));
441

442 443 444 445 446 447
	if (vm->pt_kmap_wc) {
		struct pagevec *stash = &vm->i915->mm.wc_stash;

		/* When we use WC, first fill up the global stash and then
		 * only if full immediately free the overflow.
		 */
448

449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
		lockdep_assert_held(&vm->i915->drm.struct_mutex);
		if (pagevec_space(stash)) {
			do {
				stash->pages[stash->nr++] =
					pvec->pages[--pvec->nr];
				if (!pvec->nr)
					return;
			} while (pagevec_space(stash));

			/* As we have made some room in the VM's free_pages,
			 * we can wait for it to fill again. Unless we are
			 * inside i915_address_space_fini() and must
			 * immediately release the pages!
			 */
			if (!immediate)
				return;
		}

		set_pages_array_wb(pvec->pages, pvec->nr);
	}

	__pagevec_release(pvec);
471 472 473 474
}

static void vm_free_page(struct i915_address_space *vm, struct page *page)
{
475 476 477 478 479 480 481 482
	/*
	 * On !llc, we need to change the pages back to WB. We only do so
	 * in bulk, so we rarely need to change the page attributes here,
	 * but doing so requires a stop_machine() from deep inside arch/x86/mm.
	 * To make detection of the possible sleep more likely, use an
	 * unconditional might_sleep() for everybody.
	 */
	might_sleep();
483
	if (!pagevec_add(&vm->free_pages, page))
484
		vm_free_pages_release(vm, false);
485
}
486

487 488 489 490 491 492 493
static int __setup_page_dma(struct i915_address_space *vm,
			    struct i915_page_dma *p,
			    gfp_t gfp)
{
	p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
	if (unlikely(!p->page))
		return -ENOMEM;
494

495 496 497 498 499
	p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
		vm_free_page(vm, p->page);
		return -ENOMEM;
500
	}
501 502

	return 0;
503 504
}

505
static int setup_page_dma(struct i915_address_space *vm,
506
			  struct i915_page_dma *p)
507
{
508
	return __setup_page_dma(vm, p, I915_GFP_DMA);
509 510
}

511
static void cleanup_page_dma(struct i915_address_space *vm,
512
			     struct i915_page_dma *p)
513
{
514 515
	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	vm_free_page(vm, p->page);
516 517
}

518
#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
519

520 521 522 523
#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
524

525 526 527
static void fill_page_dma(struct i915_address_space *vm,
			  struct i915_page_dma *p,
			  const u64 val)
528
{
529
	u64 * const vaddr = kmap_atomic(p->page);
530

531
	memset64(vaddr, val, PAGE_SIZE / sizeof(val));
532

533
	kunmap_atomic(vaddr);
534 535
}

536 537 538
static void fill_page_dma_32(struct i915_address_space *vm,
			     struct i915_page_dma *p,
			     const u32 v)
539
{
540
	fill_page_dma(vm, p, (u64)v << 32 | v);
541 542
}

543
static int
544
setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
545
{
546
	unsigned long size;
547

548 549 550 551 552 553 554 555 556 557 558 559
	/*
	 * In order to utilize 64K pages for an object with a size < 2M, we will
	 * need to support a 64K scratch page, given that every 16th entry for a
	 * page-table operating in 64K mode must point to a properly aligned 64K
	 * region, including any PTEs which happen to point to scratch.
	 *
	 * This is only relevant for the 48b PPGTT where we support
	 * huge-gtt-pages, see also i915_vma_insert().
	 *
	 * TODO: we should really consider write-protecting the scratch-page and
	 * sharing between ppgtt
	 */
560
	size = I915_GTT_PAGE_SIZE_4K;
561 562
	if (i915_vm_is_48bit(vm) &&
	    HAS_PAGE_SIZES(vm->i915, I915_GTT_PAGE_SIZE_64K)) {
563 564
		size = I915_GTT_PAGE_SIZE_64K;
		gfp |= __GFP_NOWARN;
565
	}
566 567 568 569 570 571
	gfp |= __GFP_ZERO | __GFP_RETRY_MAYFAIL;

	do {
		int order = get_order(size);
		struct page *page;
		dma_addr_t addr;
572

573
		page = alloc_pages(gfp, order);
574
		if (unlikely(!page))
575
			goto skip;
576

577
		addr = dma_map_page(vm->dma, page, 0, size,
578
				    PCI_DMA_BIDIRECTIONAL);
579 580
		if (unlikely(dma_mapping_error(vm->dma, addr)))
			goto free_page;
581

582 583
		if (unlikely(!IS_ALIGNED(addr, size)))
			goto unmap_page;
584

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
		vm->scratch_page.page = page;
		vm->scratch_page.daddr = addr;
		vm->scratch_page.order = order;
		return 0;

unmap_page:
		dma_unmap_page(vm->dma, addr, size, PCI_DMA_BIDIRECTIONAL);
free_page:
		__free_pages(page, order);
skip:
		if (size == I915_GTT_PAGE_SIZE_4K)
			return -ENOMEM;

		size = I915_GTT_PAGE_SIZE_4K;
		gfp &= ~__GFP_NOWARN;
	} while (1);
601 602
}

603
static void cleanup_scratch_page(struct i915_address_space *vm)
604
{
605 606
	struct i915_page_dma *p = &vm->scratch_page;

607 608 609
	dma_unmap_page(vm->dma, p->daddr, BIT(p->order) << PAGE_SHIFT,
		       PCI_DMA_BIDIRECTIONAL);
	__free_pages(p->page, p->order);
610 611
}

612
static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
613
{
614
	struct i915_page_table *pt;
615

616 617
	pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pt))
618 619
		return ERR_PTR(-ENOMEM);

620 621 622 623
	if (unlikely(setup_px(vm, pt))) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}
624

625
	pt->used_ptes = 0;
626 627 628
	return pt;
}

629
static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
630
{
631
	cleanup_px(vm, pt);
632 633 634 635 636 637
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
638 639
	fill_px(vm, pt,
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
640 641 642 643 644
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
645 646
	fill32_px(vm, pt,
		  vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
647 648
}

649
static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
650
{
651
	struct i915_page_directory *pd;
652

653 654
	pd = kzalloc(sizeof(*pd), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pd))
655 656
		return ERR_PTR(-ENOMEM);

657 658 659 660
	if (unlikely(setup_px(vm, pd))) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}
661

662
	pd->used_pdes = 0;
663 664 665
	return pd;
}

666
static void free_pd(struct i915_address_space *vm,
667
		    struct i915_page_directory *pd)
668
{
669 670
	cleanup_px(vm, pd);
	kfree(pd);
671 672 673 674 675
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
676 677
	fill_px(vm, pd,
		gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
678
	memset_p((void **)pd->page_table, vm->scratch_pt, I915_PDES);
679 680
}

681
static int __pdp_init(struct i915_address_space *vm,
682 683
		      struct i915_page_directory_pointer *pdp)
{
684
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
685

686
	pdp->page_directory = kmalloc_array(pdpes, sizeof(*pdp->page_directory),
687 688
					    GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pdp->page_directory))
689 690
		return -ENOMEM;

691
	memset_p((void **)pdp->page_directory, vm->scratch_pd, pdpes);
692

693 694 695 696 697 698 699 700 701
	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

702 703 704 705 706
static inline bool use_4lvl(const struct i915_address_space *vm)
{
	return i915_vm_is_48bit(vm);
}

707 708
static struct i915_page_directory_pointer *
alloc_pdp(struct i915_address_space *vm)
709 710 711 712
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

713
	WARN_ON(!use_4lvl(vm));
714 715 716 717 718

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

719
	ret = __pdp_init(vm, pdp);
720 721 722
	if (ret)
		goto fail_bitmap;

723
	ret = setup_px(vm, pdp);
724 725 726 727 728 729 730 731 732 733 734 735 736
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

737
static void free_pdp(struct i915_address_space *vm,
738 739 740
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
741 742 743 744 745 746

	if (!use_4lvl(vm))
		return;

	cleanup_px(vm, pdp);
	kfree(pdp);
747 748
}

749 750 751 752 753 754 755
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

756
	fill_px(vm, pdp, scratch_pdpe);
757 758 759 760 761
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
762 763
	fill_px(vm, pml4,
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC));
764
	memset_p((void **)pml4->pdps, vm->scratch_pdp, GEN8_PML4ES_PER_PML4);
765 766
}

767
/* Broadwell Page Directory Pointer Descriptors */
768
static int gen8_write_pdp(struct drm_i915_gem_request *req,
769 770
			  unsigned entry,
			  dma_addr_t addr)
771
{
772
	struct intel_engine_cs *engine = req->engine;
773
	u32 *cs;
774 775 776

	BUG_ON(entry >= 4);

777 778 779
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
780

781 782 783 784 785 786 787
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
788 789 790 791

	return 0;
}

792 793
static int gen8_mm_switch_3lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
794
{
795
	int i, ret;
796

797
	for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
798 799
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

800
		ret = gen8_write_pdp(req, i, pd_daddr);
801 802
		if (ret)
			return ret;
803
	}
B
Ben Widawsky 已提交
804

805
	return 0;
806 807
}

808 809
static int gen8_mm_switch_4lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
810 811 812 813
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

814 815 816 817 818 819 820
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
821
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
822 823
}

824 825 826 827
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
828
				struct i915_page_table *pt,
829
				u64 start, u64 length)
830
{
831
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
832 833
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
834 835 836
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
837

838
	GEM_BUG_ON(num_entries > pt->used_ptes);
M
Mika Kuoppala 已提交
839

840 841 842
	pt->used_ptes -= num_entries;
	if (!pt->used_ptes)
		return true;
843

844
	vaddr = kmap_atomic_px(pt);
M
Mika Kuoppala 已提交
845
	while (pte < pte_end)
846
		vaddr[pte++] = scratch_pte;
847
	kunmap_atomic(vaddr);
848 849

	return false;
850
}
851

852 853 854 855 856 857 858 859 860 861 862 863 864 865
static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       struct i915_page_table *pt,
			       unsigned int pde)
{
	gen8_pde_t *vaddr;

	pd->page_table[pde] = pt;

	vaddr = kmap_atomic_px(pd);
	vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

866
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
867
				struct i915_page_directory *pd,
868
				u64 start, u64 length)
869 870
{
	struct i915_page_table *pt;
871
	u32 pde;
872 873

	gen8_for_each_pde(pt, pd, start, length, pde) {
874 875
		GEM_BUG_ON(pt == vm->scratch_pt);

876 877
		if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
			continue;
878

879
		gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
880
		GEM_BUG_ON(!pd->used_pdes);
881
		pd->used_pdes--;
882 883

		free_pt(vm, pt);
884 885
	}

886 887
	return !pd->used_pdes;
}
888

889 890 891 892 893 894 895 896
static void gen8_ppgtt_set_pdpe(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				struct i915_page_directory *pd,
				unsigned int pdpe)
{
	gen8_ppgtt_pdpe_t *vaddr;

	pdp->page_directory[pdpe] = pd;
897
	if (!use_4lvl(vm))
898 899 900 901 902
		return;

	vaddr = kmap_atomic_px(pdp);
	vaddr[pdpe] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
903
}
904

905 906 907 908
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
909
				 struct i915_page_directory_pointer *pdp,
910
				 u64 start, u64 length)
911 912
{
	struct i915_page_directory *pd;
913
	unsigned int pdpe;
914

915
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
916 917
		GEM_BUG_ON(pd == vm->scratch_pd);

918 919
		if (!gen8_ppgtt_clear_pd(vm, pd, start, length))
			continue;
920

921
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
922
		GEM_BUG_ON(!pdp->used_pdpes);
923
		pdp->used_pdpes--;
924

925 926
		free_pd(vm, pd);
	}
927

928
	return !pdp->used_pdpes;
929
}
930

931 932 933 934 935 936
static void gen8_ppgtt_clear_3lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
{
	gen8_ppgtt_clear_pdp(vm, &i915_vm_to_ppgtt(vm)->pdp, start, length);
}

937 938 939 940 941 942 943 944 945 946 947 948 949
static void gen8_ppgtt_set_pml4e(struct i915_pml4 *pml4,
				 struct i915_page_directory_pointer *pdp,
				 unsigned int pml4e)
{
	gen8_ppgtt_pml4e_t *vaddr;

	pml4->pdps[pml4e] = pdp;

	vaddr = kmap_atomic_px(pml4);
	vaddr[pml4e] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

950 951 952 953
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
954 955
static void gen8_ppgtt_clear_4lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
956
{
957 958
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
959
	struct i915_page_directory_pointer *pdp;
960
	unsigned int pml4e;
961

962
	GEM_BUG_ON(!use_4lvl(vm));
963

964
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
965 966
		GEM_BUG_ON(pdp == vm->scratch_pdp);

967 968
		if (!gen8_ppgtt_clear_pdp(vm, pdp, start, length))
			continue;
969

970 971 972
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);

		free_pdp(vm, pdp);
973 974 975
	}
}

976
static inline struct sgt_dma {
977 978
	struct scatterlist *sg;
	dma_addr_t dma, max;
979 980 981 982 983
} sgt_dma(struct i915_vma *vma) {
	struct scatterlist *sg = vma->pages->sgl;
	dma_addr_t addr = sg_dma_address(sg);
	return (struct sgt_dma) { sg, addr, addr + sg->length };
}
984

985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
struct gen8_insert_pte {
	u16 pml4e;
	u16 pdpe;
	u16 pde;
	u16 pte;
};

static __always_inline struct gen8_insert_pte gen8_insert_pte(u64 start)
{
	return (struct gen8_insert_pte) {
		 gen8_pml4e_index(start),
		 gen8_pdpe_index(start),
		 gen8_pde_index(start),
		 gen8_pte_index(start),
	};
}

1002 1003
static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
1004
			      struct i915_page_directory_pointer *pdp,
1005
			      struct sgt_dma *iter,
1006
			      struct gen8_insert_pte *idx,
1007 1008
			      enum i915_cache_level cache_level)
{
1009 1010 1011 1012
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
1013

1014
	GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
1015 1016
	pd = pdp->page_directory[idx->pdpe];
	vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
1017
	do {
1018 1019
		vaddr[idx->pte] = pte_encode | iter->dma;

1020 1021 1022 1023 1024 1025 1026
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
1027

1028 1029
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
1030
		}
1031

1032 1033 1034 1035 1036 1037
		if (++idx->pte == GEN8_PTES) {
			idx->pte = 0;

			if (++idx->pde == I915_PDES) {
				idx->pde = 0;

1038
				/* Limited by sg length for 3lvl */
1039 1040
				if (++idx->pdpe == GEN8_PML4ES_PER_PML4) {
					idx->pdpe = 0;
1041
					ret = true;
1042
					break;
1043 1044
				}

1045
				GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
1046
				pd = pdp->page_directory[idx->pdpe];
1047
			}
1048

1049
			kunmap_atomic(vaddr);
1050
			vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
1051
		}
1052
	} while (1);
1053
	kunmap_atomic(vaddr);
1054

1055
	return ret;
1056 1057
}

1058
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
1059
				   struct i915_vma *vma,
1060 1061
				   enum i915_cache_level cache_level,
				   u32 unused)
1062
{
1063
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1064
	struct sgt_dma iter = sgt_dma(vma);
1065
	struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
1066

1067 1068
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter, &idx,
				      cache_level);
1069 1070

	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
1071
}
1072

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
static void gen8_ppgtt_insert_huge_entries(struct i915_vma *vma,
					   struct i915_page_directory_pointer **pdps,
					   struct sgt_dma *iter,
					   enum i915_cache_level cache_level)
{
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	u64 start = vma->node.start;
	dma_addr_t rem = iter->sg->length;

	do {
		struct gen8_insert_pte idx = gen8_insert_pte(start);
		struct i915_page_directory_pointer *pdp = pdps[idx.pml4e];
		struct i915_page_directory *pd = pdp->page_directory[idx.pdpe];
		unsigned int page_size;
1087
		bool maybe_64K = false;
1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
		gen8_pte_t encode = pte_encode;
		gen8_pte_t *vaddr;
		u16 index, max;

		if (vma->page_sizes.sg & I915_GTT_PAGE_SIZE_2M &&
		    IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_2M) &&
		    rem >= I915_GTT_PAGE_SIZE_2M && !idx.pte) {
			index = idx.pde;
			max = I915_PDES;
			page_size = I915_GTT_PAGE_SIZE_2M;

			encode |= GEN8_PDE_PS_2M;

			vaddr = kmap_atomic_px(pd);
		} else {
			struct i915_page_table *pt = pd->page_table[idx.pde];

			index = idx.pte;
			max = GEN8_PTES;
			page_size = I915_GTT_PAGE_SIZE;

1109 1110 1111 1112 1113 1114 1115
			if (!index &&
			    vma->page_sizes.sg & I915_GTT_PAGE_SIZE_64K &&
			    IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
			    (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
			     rem >= (max - index) << PAGE_SHIFT))
				maybe_64K = true;

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
			vaddr = kmap_atomic_px(pt);
		}

		do {
			GEM_BUG_ON(iter->sg->length < page_size);
			vaddr[index++] = encode | iter->dma;

			start += page_size;
			iter->dma += page_size;
			rem -= page_size;
			if (iter->dma >= iter->max) {
				iter->sg = __sg_next(iter->sg);
				if (!iter->sg)
					break;

				rem = iter->sg->length;
				iter->dma = sg_dma_address(iter->sg);
				iter->max = iter->dma + rem;

1135 1136 1137 1138 1139 1140
				if (maybe_64K && index < max &&
				    !(IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
				      (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
				       rem >= (max - index) << PAGE_SHIFT)))
					maybe_64K = false;

1141 1142 1143 1144 1145 1146
				if (unlikely(!IS_ALIGNED(iter->dma, page_size)))
					break;
			}
		} while (rem >= page_size && index < max);

		kunmap_atomic(vaddr);
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162

		/*
		 * Is it safe to mark the 2M block as 64K? -- Either we have
		 * filled whole page-table with 64K entries, or filled part of
		 * it and have reached the end of the sg table and we have
		 * enough padding.
		 */
		if (maybe_64K &&
		    (index == max ||
		     (i915_vm_has_scratch_64K(vma->vm) &&
		      !iter->sg && IS_ALIGNED(vma->node.start +
					      vma->node.size,
					      I915_GTT_PAGE_SIZE_2M)))) {
			vaddr = kmap_atomic_px(pd);
			vaddr[idx.pde] |= GEN8_PDE_IPS_64K;
			kunmap_atomic(vaddr);
1163
			page_size = I915_GTT_PAGE_SIZE_64K;
1164
		}
1165 1166

		vma->page_sizes.gtt |= page_size;
1167 1168 1169
	} while (iter->sg);
}

1170
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
1171
				   struct i915_vma *vma,
1172 1173 1174 1175
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1176
	struct sgt_dma iter = sgt_dma(vma);
1177
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
1178

1179 1180 1181 1182 1183 1184 1185 1186
	if (vma->page_sizes.sg > I915_GTT_PAGE_SIZE) {
		gen8_ppgtt_insert_huge_entries(vma, pdps, &iter, cache_level);
	} else {
		struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);

		while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++],
						     &iter, &idx, cache_level))
			GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
1187 1188

		vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
1189
	}
1190 1191
}

1192
static void gen8_free_page_tables(struct i915_address_space *vm,
1193
				  struct i915_page_directory *pd)
1194 1195 1196
{
	int i;

1197
	if (!px_page(pd))
1198 1199
		return;

1200 1201 1202
	for (i = 0; i < I915_PDES; i++) {
		if (pd->page_table[i] != vm->scratch_pt)
			free_pt(vm, pd->page_table[i]);
1203
	}
B
Ben Widawsky 已提交
1204 1205
}

1206 1207
static int gen8_init_scratch(struct i915_address_space *vm)
{
1208
	int ret;
1209

1210
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1211 1212
	if (ret)
		return ret;
1213

1214
	vm->scratch_pt = alloc_pt(vm);
1215
	if (IS_ERR(vm->scratch_pt)) {
1216 1217
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
1218 1219
	}

1220
	vm->scratch_pd = alloc_pd(vm);
1221
	if (IS_ERR(vm->scratch_pd)) {
1222 1223
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
1224 1225
	}

1226
	if (use_4lvl(vm)) {
1227
		vm->scratch_pdp = alloc_pdp(vm);
1228
		if (IS_ERR(vm->scratch_pdp)) {
1229 1230
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
1231 1232 1233
		}
	}

1234 1235
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
1236
	if (use_4lvl(vm))
1237
		gen8_initialize_pdp(vm, vm->scratch_pdp);
1238 1239

	return 0;
1240 1241

free_pd:
1242
	free_pd(vm, vm->scratch_pd);
1243
free_pt:
1244
	free_pt(vm, vm->scratch_pt);
1245
free_scratch_page:
1246
	cleanup_scratch_page(vm);
1247 1248

	return ret;
1249 1250
}

1251 1252
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
1253 1254
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1255 1256 1257
	enum vgt_g2v_type msg;
	int i;

1258 1259
	if (use_4lvl(vm)) {
		const u64 daddr = px_dma(&ppgtt->pml4);
1260

1261 1262
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1263 1264 1265 1266

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
1267
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
1268
			const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
1269

1270 1271
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1283 1284
static void gen8_free_scratch(struct i915_address_space *vm)
{
1285
	if (use_4lvl(vm))
1286 1287 1288 1289
		free_pdp(vm, vm->scratch_pdp);
	free_pd(vm, vm->scratch_pd);
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1290 1291
}

1292
static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
1293
				    struct i915_page_directory_pointer *pdp)
1294
{
1295
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
1296 1297
	int i;

1298
	for (i = 0; i < pdpes; i++) {
1299
		if (pdp->page_directory[i] == vm->scratch_pd)
1300 1301
			continue;

1302 1303
		gen8_free_page_tables(vm, pdp->page_directory[i]);
		free_pd(vm, pdp->page_directory[i]);
1304
	}
1305

1306
	free_pdp(vm, pdp);
1307 1308 1309 1310 1311 1312
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

1313 1314
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++) {
		if (ppgtt->pml4.pdps[i] == ppgtt->base.scratch_pdp)
1315 1316
			continue;

1317
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
1318 1319
	}

1320
	cleanup_px(&ppgtt->base, &ppgtt->pml4);
1321 1322 1323 1324
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1325
	struct drm_i915_private *dev_priv = vm->i915;
1326
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1327

1328
	if (intel_vgpu_active(dev_priv))
1329 1330
		gen8_ppgtt_notify_vgt(ppgtt, false);

1331
	if (use_4lvl(vm))
1332
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1333 1334
	else
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
1335

1336
	gen8_free_scratch(vm);
1337 1338
}

1339 1340 1341
static int gen8_ppgtt_alloc_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       u64 start, u64 length)
1342
{
1343
	struct i915_page_table *pt;
1344
	u64 from = start;
1345
	unsigned int pde;
1346

1347
	gen8_for_each_pde(pt, pd, start, length, pde) {
1348 1349
		int count = gen8_pte_count(start, length);

1350
		if (pt == vm->scratch_pt) {
1351 1352
			pd->used_pdes++;

1353
			pt = alloc_pt(vm);
1354 1355
			if (IS_ERR(pt)) {
				pd->used_pdes--;
1356
				goto unwind;
1357
			}
1358

1359
			if (count < GEN8_PTES || intel_vgpu_active(vm->i915))
1360
				gen8_initialize_pt(vm, pt);
1361 1362

			gen8_ppgtt_set_pde(vm, pd, pt, pde);
1363
			GEM_BUG_ON(pd->used_pdes > I915_PDES);
1364
		}
1365

1366
		pt->used_ptes += count;
1367
	}
1368
	return 0;
1369

1370 1371
unwind:
	gen8_ppgtt_clear_pd(vm, pd, from, start - from);
B
Ben Widawsky 已提交
1372
	return -ENOMEM;
1373 1374
}

1375 1376 1377
static int gen8_ppgtt_alloc_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				u64 start, u64 length)
1378
{
1379
	struct i915_page_directory *pd;
1380 1381
	u64 from = start;
	unsigned int pdpe;
1382 1383
	int ret;

1384
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1385
		if (pd == vm->scratch_pd) {
1386 1387
			pdp->used_pdpes++;

1388
			pd = alloc_pd(vm);
1389 1390
			if (IS_ERR(pd)) {
				pdp->used_pdpes--;
1391
				goto unwind;
1392
			}
1393

1394
			gen8_initialize_pd(vm, pd);
1395
			gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
1396
			GEM_BUG_ON(pdp->used_pdpes > i915_pdpes_per_pdp(vm));
1397 1398

			mark_tlbs_dirty(i915_vm_to_ppgtt(vm));
1399 1400 1401
		}

		ret = gen8_ppgtt_alloc_pd(vm, pd, start, length);
1402 1403
		if (unlikely(ret))
			goto unwind_pd;
1404
	}
1405

B
Ben Widawsky 已提交
1406
	return 0;
1407

1408 1409 1410 1411 1412 1413 1414
unwind_pd:
	if (!pd->used_pdes) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		GEM_BUG_ON(!pdp->used_pdpes);
		pdp->used_pdpes--;
		free_pd(vm, pd);
	}
1415 1416 1417
unwind:
	gen8_ppgtt_clear_pdp(vm, pdp, from, start - from);
	return -ENOMEM;
1418 1419
}

1420 1421
static int gen8_ppgtt_alloc_3lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
1422
{
1423 1424 1425
	return gen8_ppgtt_alloc_pdp(vm,
				    &i915_vm_to_ppgtt(vm)->pdp, start, length);
}
1426

1427 1428 1429 1430 1431 1432 1433 1434 1435
static int gen8_ppgtt_alloc_4lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
	struct i915_page_directory_pointer *pdp;
	u64 from = start;
	u32 pml4e;
	int ret;
1436

1437
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1438 1439 1440 1441
		if (pml4->pdps[pml4e] == vm->scratch_pdp) {
			pdp = alloc_pdp(vm);
			if (IS_ERR(pdp))
				goto unwind;
1442

1443 1444 1445
			gen8_initialize_pdp(vm, pdp);
			gen8_ppgtt_set_pml4e(pml4, pdp, pml4e);
		}
1446

1447
		ret = gen8_ppgtt_alloc_pdp(vm, pdp, start, length);
1448 1449
		if (unlikely(ret))
			goto unwind_pdp;
1450 1451 1452 1453
	}

	return 0;

1454 1455 1456 1457 1458
unwind_pdp:
	if (!pdp->used_pdpes) {
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
		free_pdp(vm, pdp);
	}
1459 1460 1461
unwind:
	gen8_ppgtt_clear_4lvl(vm, from, start - from);
	return -ENOMEM;
1462 1463
}

1464 1465
static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
1466
			  u64 start, u64 length,
1467 1468 1469
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
1470
	struct i915_address_space *vm = &ppgtt->base;
1471
	struct i915_page_directory *pd;
1472
	u32 pdpe;
1473

1474
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1475
		struct i915_page_table *pt;
1476 1477 1478
		u64 pd_len = length;
		u64 pd_start = start;
		u32 pde;
1479

1480
		if (pdp->page_directory[pdpe] == ppgtt->base.scratch_pd)
1481 1482 1483
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1484
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1485
			u32 pte;
1486 1487
			gen8_pte_t *pt_vaddr;

1488
			if (pd->page_table[pde] == ppgtt->base.scratch_pt)
1489 1490
				continue;

1491
			pt_vaddr = kmap_atomic_px(pt);
1492
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
1493 1494 1495
				u64 va = (pdpe << GEN8_PDPE_SHIFT |
					  pde << GEN8_PDE_SHIFT |
					  pte << GEN8_PTE_SHIFT);
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1522 1523
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1524
	u64 start = 0, length = ppgtt->base.total;
1525

1526
	if (use_4lvl(vm)) {
1527
		u64 pml4e;
1528 1529 1530
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1531
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1532
			if (pml4->pdps[pml4e] == ppgtt->base.scratch_pdp)
1533 1534 1535
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
1536
			gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
1537
		}
1538 1539
	} else {
		gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
1540 1541 1542
	}
}

1543
static int gen8_preallocate_top_level_pdp(struct i915_hw_ppgtt *ppgtt)
1544
{
1545 1546 1547 1548 1549 1550
	struct i915_address_space *vm = &ppgtt->base;
	struct i915_page_directory_pointer *pdp = &ppgtt->pdp;
	struct i915_page_directory *pd;
	u64 start = 0, length = ppgtt->base.total;
	u64 from = start;
	unsigned int pdpe;
1551

1552 1553 1554 1555
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		pd = alloc_pd(vm);
		if (IS_ERR(pd))
			goto unwind;
1556

1557 1558 1559 1560
		gen8_initialize_pd(vm, pd);
		gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
		pdp->used_pdpes++;
	}
1561

1562 1563
	pdp->used_pdpes++; /* never remove */
	return 0;
1564

1565 1566 1567 1568 1569 1570 1571 1572
unwind:
	start -= from;
	gen8_for_each_pdpe(pd, pdp, from, start, pdpe) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		free_pd(vm, pd);
	}
	pdp->used_pdpes = 0;
	return -ENOMEM;
1573 1574
}

1575
/*
1576 1577 1578 1579
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1580
 *
1581
 */
1582
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1583
{
1584 1585
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1586
	int ret;
1587

1588 1589 1590 1591
	ppgtt->base.total = USES_FULL_48BIT_PPGTT(dev_priv) ?
		1ULL << 48 :
		1ULL << 32;

1592 1593 1594 1595 1596 1597
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
		ppgtt->base.pt_kmap_wc = true;

1598 1599 1600 1601 1602 1603
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret) {
		ppgtt->base.total = 0;
		return ret;
	}

1604
	if (use_4lvl(vm)) {
1605
		ret = setup_px(&ppgtt->base, &ppgtt->pml4);
1606 1607
		if (ret)
			goto free_scratch;
1608

1609 1610
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1611
		ppgtt->switch_mm = gen8_mm_switch_4lvl;
1612
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_4lvl;
1613
		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1614
		ppgtt->base.clear_range = gen8_ppgtt_clear_4lvl;
1615
	} else {
1616
		ret = __pdp_init(&ppgtt->base, &ppgtt->pdp);
1617 1618 1619
		if (ret)
			goto free_scratch;

1620
		if (intel_vgpu_active(dev_priv)) {
1621 1622 1623
			ret = gen8_preallocate_top_level_pdp(ppgtt);
			if (ret) {
				__pdp_fini(&ppgtt->pdp);
1624
				goto free_scratch;
1625
			}
1626
		}
1627

1628
		ppgtt->switch_mm = gen8_mm_switch_3lvl;
1629
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_3lvl;
1630
		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1631
		ppgtt->base.clear_range = gen8_ppgtt_clear_3lvl;
1632
	}
1633

1634
	if (intel_vgpu_active(dev_priv))
1635 1636
		gen8_ppgtt_notify_vgt(ppgtt, true);

1637 1638 1639
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1640 1641
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
1642 1643
	ppgtt->debug_dump = gen8_dump_ppgtt;

1644
	return 0;
1645 1646 1647 1648

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1649 1650
}

B
Ben Widawsky 已提交
1651 1652 1653
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1654
	struct i915_page_table *unused;
1655
	gen6_pte_t scratch_pte;
1656 1657
	u32 pd_entry, pte, pde;
	u32 start = 0, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1658

1659
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1660
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1661

1662
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1663
		u32 expected;
1664
		gen6_pte_t *pt_vaddr;
1665
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1666
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1667 1668 1669 1670 1671 1672 1673 1674 1675
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1676
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
1677

1678
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1679
			unsigned long va =
1680
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1699
		kunmap_atomic(pt_vaddr);
B
Ben Widawsky 已提交
1700 1701 1702
	}
}

1703
/* Write pde (index) from the page directory @pd to the page table @pt */
C
Chris Wilson 已提交
1704 1705 1706
static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
				  const unsigned int pde,
				  const struct i915_page_table *pt)
B
Ben Widawsky 已提交
1707
{
1708
	/* Caller needs to make sure the write completes if necessary */
C
Chris Wilson 已提交
1709 1710
	writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
		       ppgtt->pd_addr + pde);
1711
}
B
Ben Widawsky 已提交
1712

1713 1714
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
C
Chris Wilson 已提交
1715
static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
1716
				  u32 start, u32 length)
1717
{
1718
	struct i915_page_table *pt;
C
Chris Wilson 已提交
1719
	unsigned int pde;
1720

C
Chris Wilson 已提交
1721 1722
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
		gen6_write_pde(ppgtt, pde, pt);
1723

C
Chris Wilson 已提交
1724
	mark_tlbs_dirty(ppgtt);
1725
	wmb();
B
Ben Widawsky 已提交
1726 1727
}

1728
static inline u32 get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1729
{
1730 1731
	GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
	return ppgtt->pd.base.ggtt_offset << 10;
1732 1733
}

1734
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1735
			 struct drm_i915_gem_request *req)
1736
{
1737
	struct intel_engine_cs *engine = req->engine;
1738
	u32 *cs;
1739 1740

	/* NB: TLBs must be flushed and invalidated before a switch */
1741 1742 1743
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1744

1745 1746 1747 1748 1749 1750 1751
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1752 1753 1754 1755

	return 0;
}

1756
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1757
			  struct drm_i915_gem_request *req)
1758
{
1759
	struct intel_engine_cs *engine = req->engine;
1760
	u32 *cs;
1761 1762

	/* NB: TLBs must be flushed and invalidated before a switch */
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1774 1775 1776 1777

	return 0;
}

1778
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1779
			  struct drm_i915_gem_request *req)
1780
{
1781
	struct intel_engine_cs *engine = req->engine;
1782
	struct drm_i915_private *dev_priv = req->i915;
1783

1784 1785
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1786 1787 1788
	return 0;
}

1789
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1790
{
1791
	struct intel_engine_cs *engine;
1792
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1793

1794
	for_each_engine(engine, dev_priv, id) {
1795 1796
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1797
		I915_WRITE(RING_MODE_GEN7(engine),
1798
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1799 1800
	}
}
B
Ben Widawsky 已提交
1801

1802
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1803
{
1804
	struct intel_engine_cs *engine;
1805
	u32 ecochk, ecobits;
1806
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1807

1808 1809
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1810

1811
	ecochk = I915_READ(GAM_ECOCHK);
1812
	if (IS_HASWELL(dev_priv)) {
1813 1814 1815 1816 1817 1818
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1819

1820
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1821
		/* GFX_MODE is per-ring on gen7+ */
1822
		I915_WRITE(RING_MODE_GEN7(engine),
1823
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1824
	}
1825
}
B
Ben Widawsky 已提交
1826

1827
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1828
{
1829
	u32 ecochk, gab_ctl, ecobits;
1830

1831 1832 1833
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1834

1835 1836 1837 1838 1839 1840 1841
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1842 1843
}

1844
/* PPGTT support for Sandybdrige/Gen6 and later */
1845
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1846
				   u64 start, u64 length)
1847
{
1848
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1849 1850 1851 1852 1853 1854
	unsigned int first_entry = start >> PAGE_SHIFT;
	unsigned int pde = first_entry / GEN6_PTES;
	unsigned int pte = first_entry % GEN6_PTES;
	unsigned int num_entries = length >> PAGE_SHIFT;
	gen6_pte_t scratch_pte =
		vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
1855

1856
	while (num_entries) {
1857 1858 1859
		struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
		unsigned int end = min(pte + num_entries, GEN6_PTES);
		gen6_pte_t *vaddr;
1860

1861
		num_entries -= end - pte;
1862

1863 1864 1865 1866 1867
		/* Note that the hw doesn't support removing PDE on the fly
		 * (they are cached inside the context with no means to
		 * invalidate the cache), so we can only reset the PTE
		 * entries back to scratch.
		 */
1868

1869 1870 1871 1872 1873
		vaddr = kmap_atomic_px(pt);
		do {
			vaddr[pte++] = scratch_pte;
		} while (pte < end);
		kunmap_atomic(vaddr);
1874

1875
		pte = 0;
1876
	}
1877 1878
}

1879
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
1880
				      struct i915_vma *vma,
1881 1882
				      enum i915_cache_level cache_level,
				      u32 flags)
D
Daniel Vetter 已提交
1883
{
1884
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1885
	unsigned first_entry = vma->node.start >> PAGE_SHIFT;
1886 1887
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1888
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
1889
	struct sgt_dma iter = sgt_dma(vma);
1890 1891
	gen6_pte_t *vaddr;

1892
	vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1893 1894
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1895

1896 1897 1898 1899 1900
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1901

1902 1903 1904
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1905

1906
		if (++act_pte == GEN6_PTES) {
1907 1908
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
1909
			act_pte = 0;
D
Daniel Vetter 已提交
1910
		}
1911
	} while (1);
1912
	kunmap_atomic(vaddr);
1913 1914

	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
D
Daniel Vetter 已提交
1915 1916
}

1917
static int gen6_alloc_va_range(struct i915_address_space *vm,
1918
			       u64 start, u64 length)
1919
{
1920
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1921
	struct i915_page_table *pt;
1922 1923 1924
	u64 from = start;
	unsigned int pde;
	bool flush = false;
1925

1926
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1927 1928 1929 1930
		if (pt == vm->scratch_pt) {
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind_out;
1931

1932 1933 1934 1935
			gen6_initialize_pt(vm, pt);
			ppgtt->pd.page_table[pde] = pt;
			gen6_write_pde(ppgtt, pde, pt);
			flush = true;
1936 1937 1938
		}
	}

1939 1940 1941
	if (flush) {
		mark_tlbs_dirty(ppgtt);
		wmb();
1942 1943 1944
	}

	return 0;
1945 1946

unwind_out:
1947 1948
	gen6_ppgtt_clear_range(vm, from, start);
	return -ENOMEM;
1949 1950
}

1951 1952
static int gen6_init_scratch(struct i915_address_space *vm)
{
1953
	int ret;
1954

1955
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1956 1957
	if (ret)
		return ret;
1958

1959
	vm->scratch_pt = alloc_pt(vm);
1960
	if (IS_ERR(vm->scratch_pt)) {
1961
		cleanup_scratch_page(vm);
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
1972 1973
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1974 1975
}

1976
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1977
{
1978
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1979
	struct i915_page_directory *pd = &ppgtt->pd;
1980
	struct i915_page_table *pt;
1981
	u32 pde;
1982

1983 1984
	drm_mm_remove_node(&ppgtt->node);

1985
	gen6_for_all_pdes(pt, pd, pde)
1986
		if (pt != vm->scratch_pt)
1987
			free_pt(vm, pt);
1988

1989
	gen6_free_scratch(vm);
1990 1991
}

1992
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1993
{
1994
	struct i915_address_space *vm = &ppgtt->base;
1995
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1996
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1997
	int ret;
1998

B
Ben Widawsky 已提交
1999 2000 2001 2002
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2003
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2004

2005 2006 2007
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2008

2009 2010 2011 2012 2013
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
2014
	if (ret)
2015 2016
		goto err_out;

2017
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2018
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2019

2020 2021 2022 2023 2024 2025
	ppgtt->pd.base.ggtt_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);

	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);

2026
	return 0;
2027 2028

err_out:
2029
	gen6_free_scratch(vm);
2030
	return ret;
2031 2032 2033 2034
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2035
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2036
}
2037

2038
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2039
				  u64 start, u64 length)
2040
{
2041
	struct i915_page_table *unused;
2042
	u32 pde;
2043

2044
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2045
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2046 2047
}

2048
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2049
{
2050
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2051
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2052 2053
	int ret;

2054
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2055
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2056
		ppgtt->switch_mm = gen6_mm_switch;
2057
	else if (IS_HASWELL(dev_priv))
2058
		ppgtt->switch_mm = hsw_mm_switch;
2059
	else if (IS_GEN7(dev_priv))
2060
		ppgtt->switch_mm = gen7_mm_switch;
2061
	else
2062 2063 2064 2065 2066 2067
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2068
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
2069

2070
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
C
Chris Wilson 已提交
2071
	gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
2072

2073 2074 2075 2076 2077 2078
	ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
	if (ret) {
		gen6_ppgtt_cleanup(&ppgtt->base);
		return ret;
	}

2079 2080 2081 2082
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2083 2084
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
2085 2086 2087
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->debug_dump = gen6_dump_ppgtt;

2088
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2089 2090
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2091

2092 2093
	DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
			 ppgtt->pd.base.ggtt_offset << 10);
2094

2095
	return 0;
2096 2097
}

2098 2099
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2100
{
2101
	ppgtt->base.i915 = dev_priv;
2102
	ppgtt->base.dma = &dev_priv->drm.pdev->dev;
2103

2104
	if (INTEL_GEN(dev_priv) < 8)
2105
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2106
	else
2107
		return gen8_ppgtt_init(ppgtt);
2108
}
2109

2110
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2111 2112
				    struct drm_i915_private *dev_priv,
				    const char *name)
2113
{
C
Chris Wilson 已提交
2114
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2115

2116
	drm_mm_init(&vm->mm, 0, vm->total);
2117 2118
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

2119 2120
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2121
	INIT_LIST_HEAD(&vm->unbound_list);
2122

2123
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
2124
	pagevec_init(&vm->free_pages);
2125 2126
}

2127 2128
static void i915_address_space_fini(struct i915_address_space *vm)
{
2129
	if (pagevec_count(&vm->free_pages))
2130
		vm_free_pages_release(vm, true);
2131

2132 2133 2134 2135 2136
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2137
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2138 2139 2140 2141 2142
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
2143
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk,cfl,cnl */
2144
	if (IS_BROADWELL(dev_priv))
2145
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2146
	else if (IS_CHERRYVIEW(dev_priv))
2147
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2148
	else if (IS_GEN9_BC(dev_priv) || IS_GEN10(dev_priv))
2149
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2150
	else if (IS_GEN9_LP(dev_priv))
2151
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168

	/*
	 * To support 64K PTEs we need to first enable the use of the
	 * Intermediate-Page-Size(IPS) bit of the PDE field via some magical
	 * mmio, otherwise the page-walker will simply ignore the IPS bit. This
	 * shouldn't be needed after GEN10.
	 *
	 * 64K pages were first introduced from BDW+, although technically they
	 * only *work* from gen9+. For pre-BDW we instead have the option for
	 * 32K pages, but we don't currently have any support for it in our
	 * driver.
	 */
	if (HAS_PAGE_SIZES(dev_priv, I915_GTT_PAGE_SIZE_64K) &&
	    INTEL_GEN(dev_priv) <= 10)
		I915_WRITE(GEN8_GAMW_ECO_DEV_RW_IA,
			   I915_READ(GEN8_GAMW_ECO_DEV_RW_IA) |
			   GAMW_ECO_ENABLE_64K_IPS_FIELD);
2169 2170
}

2171
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2172
{
2173
	gtt_write_workarounds(dev_priv);
2174

2175 2176 2177
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
2178
	if (HAS_LOGICAL_RING_CONTEXTS(dev_priv))
2179 2180
		return 0;

2181
	if (!USES_PPGTT(dev_priv))
2182 2183
		return 0;

2184
	if (IS_GEN6(dev_priv))
2185
		gen6_ppgtt_enable(dev_priv);
2186
	else if (IS_GEN7(dev_priv))
2187 2188 2189
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2190
	else
2191
		MISSING_CASE(INTEL_GEN(dev_priv));
2192

2193 2194
	return 0;
}
2195

2196
struct i915_hw_ppgtt *
2197
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2198 2199
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2200 2201 2202 2203 2204 2205 2206 2207
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2208
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2209 2210 2211 2212 2213
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2214 2215 2216 2217
	kref_init(&ppgtt->ref);
	i915_address_space_init(&ppgtt->base, dev_priv, name);
	ppgtt->base.file = fpriv;

2218 2219
	trace_i915_ppgtt_create(&ppgtt->base);

2220 2221 2222
	return ppgtt;
}

2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

2244
void i915_ppgtt_release(struct kref *kref)
2245 2246 2247 2248
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2249 2250
	trace_i915_ppgtt_release(&ppgtt->base);

2251
	/* vmas should already be unbound and destroyed */
2252 2253
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2254
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2255 2256

	ppgtt->base.cleanup(&ppgtt->base);
2257
	i915_address_space_fini(&ppgtt->base);
2258 2259
	kfree(ppgtt);
}
2260

2261 2262 2263
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2264
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2265 2266 2267 2268
{
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2269
	return IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_vtd_active();
2270 2271
}

2272
static void gen6_check_and_clear_faults(struct drm_i915_private *dev_priv)
2273
{
2274
	struct intel_engine_cs *engine;
2275
	enum intel_engine_id id;
2276
	u32 fault;
2277

2278
	for_each_engine(engine, dev_priv, id) {
2279 2280
		fault = I915_READ(RING_FAULT_REG(engine));
		if (fault & RING_FAULT_VALID) {
2281
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2282
					 "\tAddr: 0x%08lx\n"
2283 2284 2285
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
2286 2287 2288 2289
					 fault & PAGE_MASK,
					 fault & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault),
					 RING_FAULT_FAULT_TYPE(fault));
2290
			I915_WRITE(RING_FAULT_REG(engine),
2291
				   fault & ~RING_FAULT_VALID);
2292 2293
		}
	}
2294

2295 2296 2297 2298 2299 2300 2301 2302
	POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
}

static void gen8_check_and_clear_faults(struct drm_i915_private *dev_priv)
{
	u32 fault = I915_READ(GEN8_RING_FAULT_REG);

	if (fault & RING_FAULT_VALID) {
2303 2304 2305 2306 2307 2308 2309 2310
		u32 fault_data0, fault_data1;
		u64 fault_addr;

		fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
		fault_addr = ((u64)(fault_data1 & FAULT_VA_HIGH_BITS) << 44) |
			     ((u64)fault_data0 << 12);

2311
		DRM_DEBUG_DRIVER("Unexpected fault\n"
2312 2313
				 "\tAddr: 0x%08x_%08x\n"
				 "\tAddress space: %s\n"
2314 2315 2316
				 "\tEngine ID: %d\n"
				 "\tSource ID: %d\n"
				 "\tType: %d\n",
2317 2318 2319
				 upper_32_bits(fault_addr),
				 lower_32_bits(fault_addr),
				 fault_data1 & FAULT_GTT_SEL ? "GGTT" : "PPGTT",
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338
				 GEN8_RING_FAULT_ENGINE_ID(fault),
				 RING_FAULT_SRCID(fault),
				 RING_FAULT_FAULT_TYPE(fault));
		I915_WRITE(GEN8_RING_FAULT_REG,
			   fault & ~RING_FAULT_VALID);
	}

	POSTING_READ(GEN8_RING_FAULT_REG);
}

void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
{
	/* From GEN8 onwards we only have one 'All Engine Fault Register' */
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_check_and_clear_faults(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_check_and_clear_faults(dev_priv);
	else
		return;
2339 2340
}

2341
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2342
{
2343
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2344 2345 2346 2347

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2348
	if (INTEL_GEN(dev_priv) < 6)
2349 2350
		return;

2351
	i915_check_and_clear_faults(dev_priv);
2352

2353
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
2354

2355
	i915_ggtt_invalidate(dev_priv);
2356 2357
}

2358 2359
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2360
{
2361
	do {
2362 2363 2364 2365
		if (dma_map_sg_attrs(&obj->base.dev->pdev->dev,
				     pages->sgl, pages->nents,
				     PCI_DMA_BIDIRECTIONAL,
				     DMA_ATTR_NO_WARN))
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
2376
				 obj->base.size >> PAGE_SHIFT, NULL,
2377 2378 2379
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2380

2381
	return -ENOSPC;
2382 2383
}

2384
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2385 2386 2387 2388
{
	writeq(pte, addr);
}

2389 2390
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2391
				  u64 offset,
2392 2393 2394
				  enum i915_cache_level level,
				  u32 unused)
{
2395
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2396
	gen8_pte_t __iomem *pte =
2397
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2398

2399
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2400

2401
	ggtt->invalidate(vm->i915);
2402 2403
}

B
Ben Widawsky 已提交
2404
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2405
				     struct i915_vma *vma,
2406 2407
				     enum i915_cache_level level,
				     u32 unused)
B
Ben Widawsky 已提交
2408
{
2409
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2410 2411
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2412
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2413
	dma_addr_t addr;
2414

2415
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
2416 2417
	gtt_entries += vma->node.start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, vma->pages)
2418
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2419

2420
	wmb();
B
Ben Widawsky 已提交
2421 2422 2423 2424 2425

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2426
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2427 2428
}

2429 2430
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2431
				  u64 offset,
2432 2433 2434
				  enum i915_cache_level level,
				  u32 flags)
{
2435
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2436
	gen6_pte_t __iomem *pte =
2437
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2438

2439
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2440

2441
	ggtt->invalidate(vm->i915);
2442 2443
}

2444 2445 2446 2447 2448 2449
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2450
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2451
				     struct i915_vma *vma,
2452 2453
				     enum i915_cache_level level,
				     u32 flags)
2454
{
2455
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2456
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
2457
	unsigned int i = vma->node.start >> PAGE_SHIFT;
2458
	struct sgt_iter iter;
2459
	dma_addr_t addr;
2460
	for_each_sgt_dma(addr, iter, vma->pages)
2461 2462
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
	wmb();
2463 2464 2465 2466 2467

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2468
	ggtt->invalidate(vm->i915);
2469 2470
}

2471
static void nop_clear_range(struct i915_address_space *vm,
2472
			    u64 start, u64 length)
2473 2474 2475
{
}

B
Ben Widawsky 已提交
2476
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2477
				  u64 start, u64 length)
B
Ben Widawsky 已提交
2478
{
2479
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2480 2481
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2482 2483 2484
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2485 2486
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
}

2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
static void bxt_vtd_ggtt_wa(struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = vm->i915;

	/*
	 * Make sure the internal GAM fifo has been cleared of all GTT
	 * writes before exiting stop_machine(). This guarantees that
	 * any aperture accesses waiting to start in another process
	 * cannot back up behind the GTT writes causing a hang.
	 * The register can be any arbitrary GAM register.
	 */
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

struct insert_page {
	struct i915_address_space *vm;
	dma_addr_t addr;
	u64 offset;
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_page__cb(void *_arg)
{
	struct insert_page *arg = _arg;

	gen8_ggtt_insert_page(arg->vm, arg->addr, arg->offset, arg->level, 0);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_page__BKL(struct i915_address_space *vm,
					  dma_addr_t addr,
					  u64 offset,
					  enum i915_cache_level level,
					  u32 unused)
{
	struct insert_page arg = { vm, addr, offset, level };

	stop_machine(bxt_vtd_ggtt_insert_page__cb, &arg, NULL);
}

struct insert_entries {
	struct i915_address_space *vm;
2542
	struct i915_vma *vma;
2543 2544 2545 2546 2547 2548 2549
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;

2550
	gen8_ggtt_insert_entries(arg->vm, arg->vma, arg->level, 0);
2551 2552 2553 2554 2555 2556
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2557
					     struct i915_vma *vma,
2558 2559 2560
					     enum i915_cache_level level,
					     u32 unused)
{
2561
	struct insert_entries arg = { vm, vma, level };
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590

	stop_machine(bxt_vtd_ggtt_insert_entries__cb, &arg, NULL);
}

struct clear_range {
	struct i915_address_space *vm;
	u64 start;
	u64 length;
};

static int bxt_vtd_ggtt_clear_range__cb(void *_arg)
{
	struct clear_range *arg = _arg;

	gen8_ggtt_clear_range(arg->vm, arg->start, arg->length);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_clear_range__BKL(struct i915_address_space *vm,
					  u64 start,
					  u64 length)
{
	struct clear_range arg = { vm, start, length };

	stop_machine(bxt_vtd_ggtt_clear_range__cb, &arg, NULL);
}

2591
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2592
				  u64 start, u64 length)
2593
{
2594
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2595 2596
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2597
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2598 2599
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2600 2601 2602 2603 2604 2605 2606
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2607
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2608
				     I915_CACHE_LLC, 0);
2609

2610 2611 2612 2613
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
}

2614 2615
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2616
				  u64 offset,
2617 2618 2619 2620 2621 2622 2623 2624 2625
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2626
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2627
				     struct i915_vma *vma,
2628 2629
				     enum i915_cache_level cache_level,
				     u32 unused)
2630 2631 2632 2633
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2634 2635
	intel_gtt_insert_sg_entries(vma->pages, vma->node.start >> PAGE_SHIFT,
				    flags);
2636 2637
}

2638
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2639
				  u64 start, u64 length)
2640
{
2641
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2642 2643
}

2644 2645 2646
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2647
{
2648
	struct drm_i915_private *i915 = vma->vm->i915;
2649
	struct drm_i915_gem_object *obj = vma->obj;
2650
	u32 pte_flags;
2651 2652

	/* Currently applicable only to VLV */
2653
	pte_flags = 0;
2654 2655 2656
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2657
	intel_runtime_pm_get(i915);
2658
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2659
	intel_runtime_pm_put(i915);
2660

2661 2662
	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;

2663 2664 2665 2666 2667
	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2668
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2669 2670 2671 2672

	return 0;
}

2673 2674 2675 2676 2677 2678 2679 2680 2681
static void ggtt_unbind_vma(struct i915_vma *vma)
{
	struct drm_i915_private *i915 = vma->vm->i915;

	intel_runtime_pm_get(i915);
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
	intel_runtime_pm_put(i915);
}

2682 2683 2684
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2685
{
2686
	struct drm_i915_private *i915 = vma->vm->i915;
2687
	u32 pte_flags;
2688
	int ret;
2689

2690
	/* Currently applicable only to VLV */
2691 2692
	pte_flags = 0;
	if (vma->obj->gt_ro)
2693
		pte_flags |= PTE_READ_ONLY;
2694

2695 2696 2697
	if (flags & I915_VMA_LOCAL_BIND) {
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;

2698 2699
		if (!(vma->flags & I915_VMA_LOCAL_BIND) &&
		    appgtt->base.allocate_va_range) {
2700 2701
			ret = appgtt->base.allocate_va_range(&appgtt->base,
							     vma->node.start,
2702
							     vma->size);
2703
			if (ret)
2704
				return ret;
2705 2706
		}

2707 2708
		appgtt->base.insert_entries(&appgtt->base, vma, cache_level,
					    pte_flags);
2709 2710
	}

2711
	if (flags & I915_VMA_GLOBAL_BIND) {
2712
		intel_runtime_pm_get(i915);
2713
		vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2714
		intel_runtime_pm_put(i915);
2715
	}
2716

2717
	return 0;
2718 2719
}

2720
static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
2721
{
2722
	struct drm_i915_private *i915 = vma->vm->i915;
2723

2724 2725
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2726
		vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2727 2728
		intel_runtime_pm_put(i915);
	}
2729

2730 2731 2732 2733 2734
	if (vma->flags & I915_VMA_LOCAL_BIND) {
		struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;

		vm->clear_range(vm, vma->node.start, vma->size);
	}
2735 2736
}

2737 2738
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2739
{
D
David Weinehall 已提交
2740 2741
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2742
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2743

2744
	if (unlikely(ggtt->do_idle_maps)) {
2745
		if (i915_gem_wait_for_idle(dev_priv, 0)) {
2746 2747 2748 2749 2750
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2751

2752
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2753
}
2754

2755 2756 2757 2758 2759 2760 2761 2762 2763 2764
static int ggtt_set_pages(struct i915_vma *vma)
{
	int ret;

	GEM_BUG_ON(vma->pages);

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

2765 2766
	vma->page_sizes = vma->obj->mm.page_sizes;

2767 2768 2769
	return 0;
}

C
Chris Wilson 已提交
2770
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2771
				  unsigned long color,
2772 2773
				  u64 *start,
				  u64 *end)
2774
{
2775
	if (node->allocated && node->color != color)
2776
		*start += I915_GTT_PAGE_SIZE;
2777

2778 2779 2780 2781 2782
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2783
	node = list_next_entry(node, node_list);
2784
	if (node->color != color)
2785
		*end -= I915_GTT_PAGE_SIZE;
2786
}
B
Ben Widawsky 已提交
2787

2788 2789 2790 2791 2792 2793
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

2794
	ppgtt = i915_ppgtt_create(i915, ERR_PTR(-EPERM), "[alias]");
2795 2796
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
2797

2798 2799 2800 2801 2802
	if (WARN_ON(ppgtt->base.total < ggtt->base.total)) {
		err = -ENODEV;
		goto err_ppgtt;
	}

2803
	if (ppgtt->base.allocate_va_range) {
2804 2805 2806 2807 2808
		/* Note we only pre-allocate as far as the end of the global
		 * GTT. On 48b / 4-level page-tables, the difference is very,
		 * very significant! We have to preallocate as GVT/vgpu does
		 * not like the page directory disappearing.
		 */
2809
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
2810
						    0, ggtt->base.total);
2811
		if (err)
2812
			goto err_ppgtt;
2813 2814 2815
	}

	i915->mm.aliasing_ppgtt = ppgtt;
2816

2817 2818 2819
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

2820 2821 2822
	WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
	ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;

2823 2824 2825
	return 0;

err_ppgtt:
2826
	i915_ppgtt_put(ppgtt);
2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

2839
	i915_ppgtt_put(ppgtt);
2840 2841

	ggtt->base.bind_vma = ggtt_bind_vma;
2842
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2843 2844
}

2845
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2846
{
2847 2848 2849 2850 2851 2852 2853 2854 2855
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2856
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2857
	unsigned long hole_start, hole_end;
2858
	struct drm_mm_node *entry;
2859
	int ret;
2860

2861 2862 2863
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2864

2865
	/* Reserve a mappable slot for our lockless error capture */
2866 2867 2868 2869
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2870 2871 2872
	if (ret)
		return ret;

2873
	/* Clear any non-preallocated blocks */
2874
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2875 2876
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2877
		ggtt->base.clear_range(&ggtt->base, hole_start,
2878
				       hole_end - hole_start);
2879 2880 2881
	}

	/* And finally clear the reserved guard page */
2882
	ggtt->base.clear_range(&ggtt->base,
2883
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2884

2885
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2886
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2887
		if (ret)
2888
			goto err;
2889 2890
	}

2891
	return 0;
2892 2893 2894 2895

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2896 2897
}

2898 2899
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2900
 * @dev_priv: i915 device
2901
 */
2902
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2903
{
2904
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2905
	struct i915_vma *vma, *vn;
2906
	struct pagevec *pvec;
2907 2908 2909 2910 2911 2912 2913 2914

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2915

2916
	i915_gem_cleanup_stolen(&dev_priv->drm);
2917

2918 2919 2920
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_fini_aliasing_ppgtt(dev_priv);

2921 2922 2923
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2924
	if (drm_mm_initialized(&ggtt->base.mm)) {
2925
		intel_vgt_deballoon(dev_priv);
2926
		i915_address_space_fini(&ggtt->base);
2927 2928
	}

2929
	ggtt->base.cleanup(&ggtt->base);
2930 2931 2932 2933 2934 2935 2936

	pvec = &dev_priv->mm.wc_stash;
	if (pvec->nr) {
		set_pages_array_wb(pvec->pages, pvec->nr);
		__pagevec_release(pvec);
	}

2937
	mutex_unlock(&dev_priv->drm.struct_mutex);
2938 2939

	arch_phys_wc_del(ggtt->mtrr);
2940
	io_mapping_fini(&ggtt->iomap);
2941
}
2942

2943
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2944 2945 2946 2947 2948 2949
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2950
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2951 2952 2953 2954 2955
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2956 2957 2958 2959 2960 2961 2962

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2963 2964 2965
	return bdw_gmch_ctl << 20;
}

2966
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2977
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2978
{
2979 2980
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2981
	phys_addr_t phys_addr;
2982
	int ret;
B
Ben Widawsky 已提交
2983 2984

	/* For Modern GENs the PTEs and register space are split in the BAR */
2985
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2986

I
Imre Deak 已提交
2987
	/*
2988 2989 2990
	 * On BXT+/CNL+ writes larger than 64 bit to the GTT pagetable range
	 * will be dropped. For WC mappings in general we have 64 byte burst
	 * writes when the WC buffer is flushed, so we can't use it, but have to
I
Imre Deak 已提交
2991 2992 2993
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2994
	if (IS_GEN9_LP(dev_priv) || INTEL_GEN(dev_priv) >= 10)
2995
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2996
	else
2997
		ggtt->gsm = ioremap_wc(phys_addr, size);
2998
	if (!ggtt->gsm) {
2999
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
3000 3001 3002
		return -ENOMEM;
	}

3003
	ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
3004
	if (ret) {
B
Ben Widawsky 已提交
3005 3006
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
3007
		iounmap(ggtt->gsm);
3008
		return ret;
B
Ben Widawsky 已提交
3009 3010
	}

3011
	return 0;
B
Ben Widawsky 已提交
3012 3013
}

3014 3015
static struct intel_ppat_entry *
__alloc_ppat_entry(struct intel_ppat *ppat, unsigned int index, u8 value)
R
Rodrigo Vivi 已提交
3016
{
3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
	struct intel_ppat_entry *entry = &ppat->entries[index];

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(test_bit(index, ppat->used));

	entry->ppat = ppat;
	entry->value = value;
	kref_init(&entry->ref);
	set_bit(index, ppat->used);
	set_bit(index, ppat->dirty);

	return entry;
}

static void __free_ppat_entry(struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(!test_bit(index, ppat->used));

	entry->value = ppat->clear_value;
	clear_bit(index, ppat->used);
	set_bit(index, ppat->dirty);
}

/**
 * intel_ppat_get - get a usable PPAT entry
 * @i915: i915 device instance
 * @value: the PPAT value required by the caller
 *
 * The function tries to search if there is an existing PPAT entry which
 * matches with the required value. If perfectly matched, the existing PPAT
 * entry will be used. If only partially matched, it will try to check if
 * there is any available PPAT index. If yes, it will allocate a new PPAT
 * index for the required entry and update the HW. If not, the partially
 * matched entry will be used.
 */
const struct intel_ppat_entry *
intel_ppat_get(struct drm_i915_private *i915, u8 value)
{
	struct intel_ppat *ppat = &i915->ppat;
3060
	struct intel_ppat_entry *entry = NULL;
3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082
	unsigned int scanned, best_score;
	int i;

	GEM_BUG_ON(!ppat->max_entries);

	scanned = best_score = 0;
	for_each_set_bit(i, ppat->used, ppat->max_entries) {
		unsigned int score;

		score = ppat->match(ppat->entries[i].value, value);
		if (score > best_score) {
			entry = &ppat->entries[i];
			if (score == INTEL_PPAT_PERFECT_MATCH) {
				kref_get(&entry->ref);
				return entry;
			}
			best_score = score;
		}
		scanned++;
	}

	if (scanned == ppat->max_entries) {
3083
		if (!entry)
3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159
			return ERR_PTR(-ENOSPC);

		kref_get(&entry->ref);
		return entry;
	}

	i = find_first_zero_bit(ppat->used, ppat->max_entries);
	entry = __alloc_ppat_entry(ppat, i, value);
	ppat->update_hw(i915);
	return entry;
}

static void release_ppat(struct kref *kref)
{
	struct intel_ppat_entry *entry =
		container_of(kref, struct intel_ppat_entry, ref);
	struct drm_i915_private *i915 = entry->ppat->i915;

	__free_ppat_entry(entry);
	entry->ppat->update_hw(i915);
}

/**
 * intel_ppat_put - put back the PPAT entry got from intel_ppat_get()
 * @entry: an intel PPAT entry
 *
 * Put back the PPAT entry got from intel_ppat_get(). If the PPAT index of the
 * entry is dynamically allocated, its reference count will be decreased. Once
 * the reference count becomes into zero, the PPAT index becomes free again.
 */
void intel_ppat_put(const struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(!ppat->max_entries);

	kref_put(&ppat->entries[index].ref, release_ppat);
}

static void cnl_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	for_each_set_bit(i, ppat->dirty, ppat->max_entries) {
		I915_WRITE(GEN10_PAT_INDEX(i), ppat->entries[i].value);
		clear_bit(i, ppat->dirty);
	}
}

static void bdw_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	u64 pat = 0;
	int i;

	for (i = 0; i < ppat->max_entries; i++)
		pat |= GEN8_PPAT(i, ppat->entries[i].value);

	bitmap_clear(ppat->dirty, 0, ppat->max_entries);

	I915_WRITE(GEN8_PRIVATE_PAT_LO, lower_32_bits(pat));
	I915_WRITE(GEN8_PRIVATE_PAT_HI, upper_32_bits(pat));
}

static unsigned int bdw_private_pat_match(u8 src, u8 dst)
{
	unsigned int score = 0;
	enum {
		AGE_MATCH = BIT(0),
		TC_MATCH = BIT(1),
		CA_MATCH = BIT(2),
	};

	/* Cache attribute has to be matched. */
3160
	if (GEN8_PPAT_GET_CA(src) != GEN8_PPAT_GET_CA(dst))
3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197
		return 0;

	score |= CA_MATCH;

	if (GEN8_PPAT_GET_TC(src) == GEN8_PPAT_GET_TC(dst))
		score |= TC_MATCH;

	if (GEN8_PPAT_GET_AGE(src) == GEN8_PPAT_GET_AGE(dst))
		score |= AGE_MATCH;

	if (score == (AGE_MATCH | TC_MATCH | CA_MATCH))
		return INTEL_PPAT_PERFECT_MATCH;

	return score;
}

static unsigned int chv_private_pat_match(u8 src, u8 dst)
{
	return (CHV_PPAT_GET_SNOOP(src) == CHV_PPAT_GET_SNOOP(dst)) ?
		INTEL_PPAT_PERFECT_MATCH : 0;
}

static void cnl_setup_private_ppat(struct intel_ppat *ppat)
{
	ppat->max_entries = 8;
	ppat->update_hw = cnl_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);

	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
R
Rodrigo Vivi 已提交
3198 3199
}

B
Ben Widawsky 已提交
3200 3201 3202
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
3203
static void bdw_setup_private_ppat(struct intel_ppat *ppat)
B
Ben Widawsky 已提交
3204
{
3205 3206 3207 3208
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);
B
Ben Widawsky 已提交
3209

3210
	if (!USES_PPGTT(ppat->i915)) {
3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
3224 3225 3226
		__alloc_ppat_entry(ppat, 0, GEN8_PPAT_UC);
		return;
	}
3227

3228 3229 3230 3231 3232 3233 3234 3235
	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);      /* for normal objects, no eLLC */
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);  /* for something pointing to ptes? */
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);  /* for scanout with eLLC */
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);                      /* Uncached objects, mostly for scanout */
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
B
Ben Widawsky 已提交
3236 3237
}

3238
static void chv_setup_private_ppat(struct intel_ppat *ppat)
3239
{
3240 3241 3242 3243
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = chv_private_pat_match;
	ppat->clear_value = CHV_PPAT_SNOOP;
3244 3245 3246 3247 3248 3249 3250

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3262 3263
	 */

3264 3265 3266 3267 3268 3269 3270 3271
	__alloc_ppat_entry(ppat, 0, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 1, 0);
	__alloc_ppat_entry(ppat, 2, 0);
	__alloc_ppat_entry(ppat, 3, 0);
	__alloc_ppat_entry(ppat, 4, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 5, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 6, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 7, CHV_PPAT_SNOOP);
3272 3273
}

3274 3275 3276 3277 3278
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3279
	cleanup_scratch_page(vm);
3280 3281
}

3282 3283
static void setup_private_pat(struct drm_i915_private *dev_priv)
{
3284 3285 3286 3287 3288
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	ppat->i915 = dev_priv;

3289
	if (INTEL_GEN(dev_priv) >= 10)
3290
		cnl_setup_private_ppat(ppat);
3291
	else if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3292
		chv_setup_private_ppat(ppat);
3293
	else
3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
		bdw_setup_private_ppat(ppat);

	GEM_BUG_ON(ppat->max_entries > INTEL_MAX_PPAT_ENTRIES);

	for_each_clear_bit(i, ppat->used, ppat->max_entries) {
		ppat->entries[i].value = ppat->clear_value;
		ppat->entries[i].ppat = ppat;
		set_bit(i, ppat->dirty);
	}

	ppat->update_hw(dev_priv);
3305 3306
}

3307
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3308
{
3309
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3310
	struct pci_dev *pdev = dev_priv->drm.pdev;
3311
	unsigned int size;
B
Ben Widawsky 已提交
3312
	u16 snb_gmch_ctl;
3313
	int err;
B
Ben Widawsky 已提交
3314 3315

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3316 3317 3318 3319
	ggtt->gmadr =
		(struct resource) DEFINE_RES_MEM(pci_resource_start(pdev, 2),
						 pci_resource_len(pdev, 2));
	ggtt->mappable_end = resource_size(&ggtt->gmadr);
B
Ben Widawsky 已提交
3320

3321 3322 3323 3324 3325
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(39));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
B
Ben Widawsky 已提交
3326

3327
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3328

3329
	if (INTEL_GEN(dev_priv) >= 9) {
3330
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3331
	} else if (IS_CHERRYVIEW(dev_priv)) {
3332
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3333
	} else {
3334
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3335
	}
B
Ben Widawsky 已提交
3336

3337 3338
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
	ggtt->base.cleanup = gen6_gmch_remove;
3339 3340
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3341 3342
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3343
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3344
	ggtt->base.clear_range = nop_clear_range;
3345
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3346 3347 3348 3349
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;

3350 3351 3352 3353 3354 3355 3356 3357
	/* Serialize GTT updates with aperture access on BXT if VT-d is on. */
	if (intel_ggtt_update_needs_vtd_wa(dev_priv)) {
		ggtt->base.insert_entries = bxt_vtd_ggtt_insert_entries__BKL;
		ggtt->base.insert_page    = bxt_vtd_ggtt_insert_page__BKL;
		if (ggtt->base.clear_range != nop_clear_range)
			ggtt->base.clear_range = bxt_vtd_ggtt_clear_range__BKL;
	}

3358 3359
	ggtt->invalidate = gen6_ggtt_invalidate;

3360 3361
	setup_private_pat(dev_priv);

3362
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3363 3364
}

3365
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3366
{
3367
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3368
	struct pci_dev *pdev = dev_priv->drm.pdev;
3369
	unsigned int size;
3370
	u16 snb_gmch_ctl;
3371
	int err;
3372

3373 3374 3375 3376
	ggtt->gmadr =
		(struct resource) DEFINE_RES_MEM(pci_resource_start(pdev, 2),
						 pci_resource_len(pdev, 2));
	ggtt->mappable_end = resource_size(&ggtt->gmadr);
3377

3378 3379
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3380
	 */
3381
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3382
		DRM_ERROR("Unknown GMADR size (%pa)\n", &ggtt->mappable_end);
3383
		return -ENXIO;
3384 3385
	}

3386 3387 3388 3389 3390
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(40));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
3391
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3392

3393 3394
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3395

3396
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3397
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3398 3399 3400
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3401 3402
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3403 3404
	ggtt->base.cleanup = gen6_gmch_remove;

3405 3406
	ggtt->invalidate = gen6_ggtt_invalidate;

3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3417

3418
	return ggtt_probe_common(ggtt, size);
3419 3420
}

3421
static void i915_gmch_remove(struct i915_address_space *vm)
3422
{
3423
	intel_gmch_remove();
3424
}
3425

3426
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3427
{
3428
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3429
	phys_addr_t gmadr_base;
3430 3431
	int ret;

3432
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3433 3434 3435 3436 3437
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3438
	intel_gtt_get(&ggtt->base.total,
3439
		      &gmadr_base,
3440
		      &ggtt->mappable_end);
3441

3442 3443 3444 3445
	ggtt->gmadr =
		(struct resource) DEFINE_RES_MEM(gmadr_base,
						 ggtt->mappable_end);

3446
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3447
	ggtt->base.insert_page = i915_ggtt_insert_page;
3448 3449 3450 3451
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3452 3453
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3454
	ggtt->base.cleanup = i915_gmch_remove;
3455

3456 3457
	ggtt->invalidate = gmch_ggtt_invalidate;

3458
	if (unlikely(ggtt->do_idle_maps))
3459 3460
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3461 3462 3463
	return 0;
}

3464
/**
3465
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3466
 * @dev_priv: i915 device
3467
 */
3468
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3469
{
3470
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3471 3472
	int ret;

3473
	ggtt->base.i915 = dev_priv;
3474
	ggtt->base.dma = &dev_priv->drm.pdev->dev;
3475

3476 3477 3478 3479 3480 3481
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3482
	if (ret)
3483 3484
		return ret;

3485 3486 3487 3488 3489
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
3490
	if (USES_GUC(dev_priv)) {
3491
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
3492
		ggtt->mappable_end = min_t(u64, ggtt->mappable_end, ggtt->base.total);
3493 3494
	}

3495 3496
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3497
			  " of address space! Found %lldM!\n",
3498 3499
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
3500
		ggtt->mappable_end = min_t(u64, ggtt->mappable_end, ggtt->base.total);
3501 3502
	}

3503 3504
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
3505 3506
			  " aperture=%pa, total=%llx\n",
			  &ggtt->mappable_end, ggtt->base.total);
3507 3508 3509
		ggtt->mappable_end = ggtt->base.total;
	}

3510
	/* GMADR is the PCI mmio aperture into the global GTT. */
3511
	DRM_DEBUG_DRIVER("GGTT size = %lluM\n", ggtt->base.total >> 20);
3512
	DRM_DEBUG_DRIVER("GMADR size = %lluM\n", (u64)ggtt->mappable_end >> 20);
3513
	DRM_DEBUG_DRIVER("DSM size = %lluM\n",
3514
			 (u64)resource_size(&intel_graphics_stolen_res) >> 20);
3515
	if (intel_vtd_active())
3516
		DRM_INFO("VT-d active for gfx access\n");
3517 3518

	return 0;
3519 3520 3521 3522
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3523
 * @dev_priv: i915 device
3524
 */
3525
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3526 3527 3528 3529
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3530 3531
	INIT_LIST_HEAD(&dev_priv->vm_list);

3532 3533 3534 3535
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3536
	 */
C
Chris Wilson 已提交
3537 3538
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3539
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3540
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3541
	mutex_unlock(&dev_priv->drm.struct_mutex);
3542

3543 3544
	if (!io_mapping_init_wc(&dev_priv->ggtt.iomap,
				dev_priv->ggtt.gmadr.start,
3545
				dev_priv->ggtt.mappable_end)) {
3546 3547 3548 3549
		ret = -EIO;
		goto out_gtt_cleanup;
	}

3550
	ggtt->mtrr = arch_phys_wc_add(ggtt->gmadr.start, ggtt->mappable_end);
3551

3552 3553 3554 3555
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3556
	ret = i915_gem_init_stolen(dev_priv);
3557 3558 3559 3560
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3561 3562

out_gtt_cleanup:
3563
	ggtt->base.cleanup(&ggtt->base);
3564
	return ret;
3565
}
3566

3567
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3568
{
3569
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3570 3571 3572 3573 3574
		return -EIO;

	return 0;
}

3575 3576
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
3577 3578
	GEM_BUG_ON(i915->ggtt.invalidate != gen6_ggtt_invalidate);

3579
	i915->ggtt.invalidate = guc_ggtt_invalidate;
3580 3581

	i915_ggtt_invalidate(i915);
3582 3583 3584 3585
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
3586 3587 3588 3589
	/* We should only be called after i915_ggtt_enable_guc() */
	GEM_BUG_ON(i915->ggtt.invalidate != guc_ggtt_invalidate);

	i915->ggtt.invalidate = gen6_ggtt_invalidate;
3590 3591

	i915_ggtt_invalidate(i915);
3592 3593
}

3594
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3595
{
3596
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3597
	struct drm_i915_gem_object *obj, *on;
3598

3599
	i915_check_and_clear_faults(dev_priv);
3600 3601

	/* First fill our portion of the GTT with scratch pages */
3602
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
3603

3604 3605 3606
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
3607
	list_for_each_entry_safe(obj, on, &dev_priv->mm.bound_list, mm.link) {
3608 3609 3610
		bool ggtt_bound = false;
		struct i915_vma *vma;

3611
		for_each_ggtt_vma(vma, obj) {
3612 3613 3614
			if (!i915_vma_unbind(vma))
				continue;

3615 3616
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3617
			ggtt_bound = true;
3618 3619
		}

3620
		if (ggtt_bound)
3621
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3622
	}
3623

3624 3625
	ggtt->base.closed = false;

3626
	if (INTEL_GEN(dev_priv) >= 8) {
3627
		struct intel_ppat *ppat = &dev_priv->ppat;
3628

3629 3630
		bitmap_set(ppat->dirty, 0, ppat->max_entries);
		dev_priv->ppat.update_hw(dev_priv);
3631 3632 3633
		return;
	}

3634
	if (USES_PPGTT(dev_priv)) {
3635 3636
		struct i915_address_space *vm;

3637
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3638
			struct i915_hw_ppgtt *ppgtt;
3639

3640
			if (i915_is_ggtt(vm))
3641
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3642 3643
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3644

C
Chris Wilson 已提交
3645
			gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
3646 3647 3648
		}
	}

3649
	i915_ggtt_invalidate(dev_priv);
3650 3651
}

3652
static struct scatterlist *
3653
rotate_pages(const dma_addr_t *in, unsigned int offset,
3654
	     unsigned int width, unsigned int height,
3655
	     unsigned int stride,
3656
	     struct sg_table *st, struct scatterlist *sg)
3657 3658 3659 3660 3661
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3662
		src_idx = stride * (height - 1) + column;
3663 3664 3665 3666 3667 3668 3669
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3670
			sg_dma_address(sg) = in[offset + src_idx];
3671 3672
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3673
			src_idx -= stride;
3674 3675
		}
	}
3676 3677

	return sg;
3678 3679
}

3680 3681 3682
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3683
{
3684
	const unsigned long n_pages = obj->base.size / PAGE_SIZE;
3685
	unsigned int size = intel_rotation_info_size(rot_info);
3686 3687
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3688 3689 3690
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3691
	struct scatterlist *sg;
3692
	int ret = -ENOMEM;
3693 3694

	/* Allocate a temporary list of source pages for random access. */
M
Michal Hocko 已提交
3695
	page_addr_list = kvmalloc_array(n_pages,
3696
					sizeof(dma_addr_t),
3697
					GFP_KERNEL);
3698 3699 3700 3701 3702 3703 3704 3705
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3706
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3707 3708 3709 3710 3711
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3712
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3713
		page_addr_list[i++] = dma_addr;
3714

3715
	GEM_BUG_ON(i != n_pages);
3716 3717 3718
	st->nents = 0;
	sg = st->sgl;

3719 3720 3721 3722
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3723 3724
	}

M
Michal Hocko 已提交
3725
	kvfree(page_addr_list);
3726 3727 3728 3729 3730 3731

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
M
Michal Hocko 已提交
3732
	kvfree(page_addr_list);
3733

3734 3735
	DRM_DEBUG_DRIVER("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
			 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3736

3737 3738
	return ERR_PTR(ret);
}
3739

3740
static noinline struct sg_table *
3741 3742 3743 3744
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3745
	struct scatterlist *sg, *iter;
3746
	unsigned int count = view->partial.size;
3747
	unsigned int offset;
3748 3749 3750 3751 3752 3753
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3754
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3755 3756 3757
	if (ret)
		goto err_sg_alloc;

3758
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3759 3760
	GEM_BUG_ON(!iter);

3761 3762
	sg = st->sgl;
	st->nents = 0;
3763 3764
	do {
		unsigned int len;
3765

3766 3767 3768 3769 3770 3771
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3772 3773

		st->nents++;
3774 3775 3776 3777 3778
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3779

3780 3781 3782 3783
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3784 3785 3786 3787 3788 3789 3790

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3791
static int
3792
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3793
{
3794
	int ret;
3795

3796 3797 3798 3799 3800 3801 3802
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3803 3804 3805
	switch (vma->ggtt_view.type) {
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3806 3807
		return 0;

3808
	case I915_GGTT_VIEW_ROTATED:
3809
		vma->pages =
3810 3811 3812 3813
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3814
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3815 3816 3817
		break;

	default:
3818 3819
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);
3820 3821
		return -EINVAL;
	}
3822

3823 3824
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3825 3826
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3827 3828
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3829
	}
3830
	return ret;
3831 3832
}

3833 3834
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3835 3836 3837 3838 3839 3840 3841 3842 3843 3844
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3869
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3870
	GEM_BUG_ON(drm_mm_node_allocated(node));
3871 3872 3873 3874 3875 3876 3877 3878 3879

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

3880 3881 3882
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3883 3884 3885 3886 3887 3888 3889
	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3915 3916
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3917 3918 3919 3920 3921 3922 3923 3924 3925
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3926
 *         must be #I915_GTT_PAGE_SIZE aligned
3927 3928 3929
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3930 3931 3932 3933 3934 3935
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3936 3937
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3954
	enum drm_mm_insert_mode mode;
3955
	u64 offset;
3956 3957 3958 3959 3960 3961 3962 3963 3964 3965
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3966
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3967
	GEM_BUG_ON(drm_mm_node_allocated(node));
3968 3969 3970 3971 3972 3973 3974

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3975 3976 3977 3978 3979
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3991 3992 3993
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3994 3995 3996
	if (err != -ENOSPC)
		return err;

3997 3998 3999
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
4029 4030 4031 4032 4033
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

4034 4035 4036
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
4037
}
4038 4039 4040

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
4041
#include "selftests/i915_gem_gtt.c"
4042
#endif