i915_gem_gtt.c 89.3 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
36

37
#include "i915_drv.h"
38
#include "i915_vgpu.h"
39 40
#include "i915_trace.h"
#include "intel_drv.h"
41
#include "intel_frontbuffer.h"
42

43 44
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
81 82 83
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

106 107 108
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

133 134
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
135
{
136 137
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
138
	bool has_full_48bit_ppgtt;
139

140 141 142
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
143

144 145 146 147 148
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
149

150 151 152
	if (!has_aliasing_ppgtt)
		return 0;

153 154 155 156
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
157
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
158 159 160 161 162
		return 0;

	if (enable_ppgtt == 1)
		return 1;

163
	if (enable_ppgtt == 2 && has_full_ppgtt)
164 165
		return 2;

166 167 168
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

169 170
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
171
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
172
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
173
		return 0;
174 175 176
	}
#endif

177
	/* Early VLV doesn't have this */
178
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
179 180 181 182
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

183
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
184
		return has_full_48bit_ppgtt ? 3 : 2;
185 186
	else
		return has_aliasing_ppgtt ? 1 : 0;
187 188
}

189 190 191
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
192
{
193 194 195 196 197 198
	u32 pte_flags;
	int ret;

	ret = vma->vm->allocate_va_range(vma->vm, vma->node.start, vma->size);
	if (ret)
		return ret;
199

C
Chris Wilson 已提交
200
	vma->pages = vma->obj->mm.pages;
201

202
	/* Currently applicable only to VLV */
203
	pte_flags = 0;
204 205 206
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

207
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
208
				cache_level, pte_flags);
209 210

	return 0;
211 212 213 214
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
215
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
216
}
217

218
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
219
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
220
{
221
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
222
	pte |= addr;
223 224 225

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
226
		pte |= PPAT_UNCACHED_INDEX;
227 228 229 230 231 232 233 234 235
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
236 237 238
	return pte;
}

239 240
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
241
{
242
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
243 244 245 246 247 248 249 250
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

251 252 253
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

254 255
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
256
				 u32 unused)
257
{
258
	gen6_pte_t pte = GEN6_PTE_VALID;
259
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
260 261

	switch (level) {
262 263 264 265 266 267 268 269
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
270
		MISSING_CASE(level);
271 272 273 274 275
	}

	return pte;
}

276 277
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
278
				 u32 unused)
279
{
280
	gen6_pte_t pte = GEN6_PTE_VALID;
281 282 283 284 285
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
286 287 288 289 290
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
291
		pte |= GEN6_PTE_UNCACHED;
292 293
		break;
	default:
294
		MISSING_CASE(level);
295 296
	}

297 298 299
	return pte;
}

300 301
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
302
				 u32 flags)
303
{
304
	gen6_pte_t pte = GEN6_PTE_VALID;
305 306
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

307 308
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
309 310 311 312 313 314 315

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

316 317
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
318
				 u32 unused)
319
{
320
	gen6_pte_t pte = GEN6_PTE_VALID;
321
	pte |= HSW_PTE_ADDR_ENCODE(addr);
322 323

	if (level != I915_CACHE_NONE)
324
		pte |= HSW_WB_LLC_AGE3;
325 326 327 328

	return pte;
}

329 330
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
331
				  u32 unused)
332
{
333
	gen6_pte_t pte = GEN6_PTE_VALID;
334 335
	pte |= HSW_PTE_ADDR_ENCODE(addr);

336 337 338 339
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
340
		pte |= HSW_WT_ELLC_LLC_AGE3;
341 342
		break;
	default:
343
		pte |= HSW_WB_ELLC_LLC_AGE3;
344 345
		break;
	}
346 347 348 349

	return pte;
}

350
static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
351
{
352
	struct page *page;
353

354 355
	if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
		i915_gem_shrink_all(vm->i915);
356

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
	if (vm->free_pages.nr)
		return vm->free_pages.pages[--vm->free_pages.nr];

	page = alloc_page(gfp);
	if (!page)
		return NULL;

	if (vm->pt_kmap_wc)
		set_pages_array_wc(&page, 1);

	return page;
}

static void vm_free_pages_release(struct i915_address_space *vm)
{
	GEM_BUG_ON(!pagevec_count(&vm->free_pages));

	if (vm->pt_kmap_wc)
		set_pages_array_wb(vm->free_pages.pages,
				   pagevec_count(&vm->free_pages));

	__pagevec_release(&vm->free_pages);
}

static void vm_free_page(struct i915_address_space *vm, struct page *page)
{
	if (!pagevec_add(&vm->free_pages, page))
		vm_free_pages_release(vm);
}
386

387 388 389 390 391 392 393
static int __setup_page_dma(struct i915_address_space *vm,
			    struct i915_page_dma *p,
			    gfp_t gfp)
{
	p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
	if (unlikely(!p->page))
		return -ENOMEM;
394

395 396 397 398 399
	p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
		vm_free_page(vm, p->page);
		return -ENOMEM;
400
	}
401 402

	return 0;
403 404
}

405
static int setup_page_dma(struct i915_address_space *vm,
406
			  struct i915_page_dma *p)
407
{
408
	return __setup_page_dma(vm, p, I915_GFP_DMA);
409 410
}

411
static void cleanup_page_dma(struct i915_address_space *vm,
412
			     struct i915_page_dma *p)
413
{
414 415
	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	vm_free_page(vm, p->page);
416 417
}

418
#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
419

420 421 422 423
#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
424

425 426 427
static void fill_page_dma(struct i915_address_space *vm,
			  struct i915_page_dma *p,
			  const u64 val)
428
{
429
	u64 * const vaddr = kmap_atomic(p->page);
430 431 432 433 434
	int i;

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

435
	kunmap_atomic(vaddr);
436 437
}

438 439 440
static void fill_page_dma_32(struct i915_address_space *vm,
			     struct i915_page_dma *p,
			     const u32 v)
441
{
442
	fill_page_dma(vm, p, (u64)v << 32 | v);
443 444
}

445
static int
446
setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
447
{
448
	return __setup_page_dma(vm, &vm->scratch_page, gfp | __GFP_ZERO);
449 450
}

451
static void cleanup_scratch_page(struct i915_address_space *vm)
452
{
453
	cleanup_page_dma(vm, &vm->scratch_page);
454 455
}

456
static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
457
{
458
	struct i915_page_table *pt;
459

460 461
	pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pt))
462 463
		return ERR_PTR(-ENOMEM);

464 465 466 467
	if (unlikely(setup_px(vm, pt))) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}
468

469
	pt->used_ptes = 0;
470 471 472
	return pt;
}

473
static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
474
{
475
	cleanup_px(vm, pt);
476 477 478 479 480 481
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
482 483
	fill_px(vm, pt,
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
484 485 486 487 488
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
489 490
	fill32_px(vm, pt,
		  vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
491 492
}

493
static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
494
{
495
	struct i915_page_directory *pd;
496

497 498
	pd = kzalloc(sizeof(*pd), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pd))
499 500
		return ERR_PTR(-ENOMEM);

501 502 503 504
	if (unlikely(setup_px(vm, pd))) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}
505

506
	pd->used_pdes = 0;
507 508 509
	return pd;
}

510
static void free_pd(struct i915_address_space *vm,
511
		    struct i915_page_directory *pd)
512
{
513 514
	cleanup_px(vm, pd);
	kfree(pd);
515 516 517 518 519
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
520
	unsigned int i;
521

522 523 524 525
	fill_px(vm, pd,
		gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
	for (i = 0; i < I915_PDES; i++)
		pd->page_table[i] = vm->scratch_pt;
526 527
}

528
static int __pdp_init(struct i915_address_space *vm,
529 530
		      struct i915_page_directory_pointer *pdp)
{
531
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
532
	unsigned int i;
533

534
	pdp->page_directory = kmalloc_array(pdpes, sizeof(*pdp->page_directory),
535 536
					    GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pdp->page_directory))
537 538
		return -ENOMEM;

539 540 541
	for (i = 0; i < pdpes; i++)
		pdp->page_directory[i] = vm->scratch_pd;

542 543 544 545 546 547 548 549 550
	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

551 552 553 554 555
static inline bool use_4lvl(const struct i915_address_space *vm)
{
	return i915_vm_is_48bit(vm);
}

556 557
static struct i915_page_directory_pointer *
alloc_pdp(struct i915_address_space *vm)
558 559 560 561
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

562
	WARN_ON(!use_4lvl(vm));
563 564 565 566 567

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

568
	ret = __pdp_init(vm, pdp);
569 570 571
	if (ret)
		goto fail_bitmap;

572
	ret = setup_px(vm, pdp);
573 574 575 576 577 578 579 580 581 582 583 584 585
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

586
static void free_pdp(struct i915_address_space *vm,
587 588 589
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
590 591 592 593 594 595

	if (!use_4lvl(vm))
		return;

	cleanup_px(vm, pdp);
	kfree(pdp);
596 597
}

598 599 600 601 602 603 604
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

605
	fill_px(vm, pdp, scratch_pdpe);
606 607 608 609 610
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
611
	unsigned int i;
612

613 614 615 616
	fill_px(vm, pml4,
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC));
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++)
		pml4->pdps[i] = vm->scratch_pdp;
617 618
}

619
/* Broadwell Page Directory Pointer Descriptors */
620
static int gen8_write_pdp(struct drm_i915_gem_request *req,
621 622
			  unsigned entry,
			  dma_addr_t addr)
623
{
624
	struct intel_engine_cs *engine = req->engine;
625
	u32 *cs;
626 627 628

	BUG_ON(entry >= 4);

629 630 631
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
632

633 634 635 636 637 638 639
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
640 641 642 643

	return 0;
}

644 645
static int gen8_mm_switch_3lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
646
{
647
	int i, ret;
648

649
	for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
650 651
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

652
		ret = gen8_write_pdp(req, i, pd_daddr);
653 654
		if (ret)
			return ret;
655
	}
B
Ben Widawsky 已提交
656

657
	return 0;
658 659
}

660 661
static int gen8_mm_switch_4lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
662 663 664 665
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

666 667 668 669 670 671 672
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
673
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
674 675
}

676 677 678 679
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
680
				struct i915_page_table *pt,
681
				u64 start, u64 length)
682
{
683
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
684 685
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
686 687 688
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
689

690
	GEM_BUG_ON(num_entries > pt->used_ptes);
M
Mika Kuoppala 已提交
691

692 693 694
	pt->used_ptes -= num_entries;
	if (!pt->used_ptes)
		return true;
695

696
	vaddr = kmap_atomic_px(pt);
M
Mika Kuoppala 已提交
697
	while (pte < pte_end)
698
		vaddr[pte++] = scratch_pte;
699
	kunmap_atomic(vaddr);
700 701

	return false;
702
}
703

704 705 706 707 708 709 710 711 712 713 714 715 716 717
static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       struct i915_page_table *pt,
			       unsigned int pde)
{
	gen8_pde_t *vaddr;

	pd->page_table[pde] = pt;

	vaddr = kmap_atomic_px(pd);
	vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

718
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
719
				struct i915_page_directory *pd,
720
				u64 start, u64 length)
721 722
{
	struct i915_page_table *pt;
723
	u32 pde;
724 725

	gen8_for_each_pde(pt, pd, start, length, pde) {
726 727
		GEM_BUG_ON(pt == vm->scratch_pt);

728 729
		if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
			continue;
730

731
		gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
732
		GEM_BUG_ON(!pd->used_pdes);
733
		pd->used_pdes--;
734 735

		free_pt(vm, pt);
736 737
	}

738 739
	return !pd->used_pdes;
}
740

741 742 743 744 745 746 747 748
static void gen8_ppgtt_set_pdpe(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				struct i915_page_directory *pd,
				unsigned int pdpe)
{
	gen8_ppgtt_pdpe_t *vaddr;

	pdp->page_directory[pdpe] = pd;
749
	if (!use_4lvl(vm))
750 751 752 753 754
		return;

	vaddr = kmap_atomic_px(pdp);
	vaddr[pdpe] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
755
}
756

757 758 759 760
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
761
				 struct i915_page_directory_pointer *pdp,
762
				 u64 start, u64 length)
763 764
{
	struct i915_page_directory *pd;
765
	unsigned int pdpe;
766

767
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
768 769
		GEM_BUG_ON(pd == vm->scratch_pd);

770 771
		if (!gen8_ppgtt_clear_pd(vm, pd, start, length))
			continue;
772

773
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
774
		GEM_BUG_ON(!pdp->used_pdpes);
775
		pdp->used_pdpes--;
776

777 778
		free_pd(vm, pd);
	}
779

780
	return !pdp->used_pdpes;
781
}
782

783 784 785 786 787 788
static void gen8_ppgtt_clear_3lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
{
	gen8_ppgtt_clear_pdp(vm, &i915_vm_to_ppgtt(vm)->pdp, start, length);
}

789 790 791 792 793 794 795 796 797 798 799 800 801
static void gen8_ppgtt_set_pml4e(struct i915_pml4 *pml4,
				 struct i915_page_directory_pointer *pdp,
				 unsigned int pml4e)
{
	gen8_ppgtt_pml4e_t *vaddr;

	pml4->pdps[pml4e] = pdp;

	vaddr = kmap_atomic_px(pml4);
	vaddr[pml4e] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

802 803 804 805
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
806 807
static void gen8_ppgtt_clear_4lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
808
{
809 810
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
811
	struct i915_page_directory_pointer *pdp;
812
	unsigned int pml4e;
813

814
	GEM_BUG_ON(!use_4lvl(vm));
815

816
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
817 818
		GEM_BUG_ON(pdp == vm->scratch_pdp);

819 820
		if (!gen8_ppgtt_clear_pdp(vm, pdp, start, length))
			continue;
821

822 823 824
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);

		free_pdp(vm, pdp);
825 826 827
	}
}

828 829 830 831 832
struct sgt_dma {
	struct scatterlist *sg;
	dma_addr_t dma, max;
};

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
struct gen8_insert_pte {
	u16 pml4e;
	u16 pdpe;
	u16 pde;
	u16 pte;
};

static __always_inline struct gen8_insert_pte gen8_insert_pte(u64 start)
{
	return (struct gen8_insert_pte) {
		 gen8_pml4e_index(start),
		 gen8_pdpe_index(start),
		 gen8_pde_index(start),
		 gen8_pte_index(start),
	};
}

850 851
static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
852
			      struct i915_page_directory_pointer *pdp,
853
			      struct sgt_dma *iter,
854
			      struct gen8_insert_pte *idx,
855 856
			      enum i915_cache_level cache_level)
{
857 858 859 860
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
861

862
	GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
863 864
	pd = pdp->page_directory[idx->pdpe];
	vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
865
	do {
866 867
		vaddr[idx->pte] = pte_encode | iter->dma;

868 869 870 871 872 873 874
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
875

876 877
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
878
		}
879

880 881 882 883 884 885
		if (++idx->pte == GEN8_PTES) {
			idx->pte = 0;

			if (++idx->pde == I915_PDES) {
				idx->pde = 0;

886
				/* Limited by sg length for 3lvl */
887 888
				if (++idx->pdpe == GEN8_PML4ES_PER_PML4) {
					idx->pdpe = 0;
889
					ret = true;
890
					break;
891 892
				}

893
				GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
894
				pd = pdp->page_directory[idx->pdpe];
895
			}
896

897
			kunmap_atomic(vaddr);
898
			vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
899
		}
900
	} while (1);
901
	kunmap_atomic(vaddr);
902

903
	return ret;
904 905
}

906 907 908 909 910
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
				   struct sg_table *pages,
				   u64 start,
				   enum i915_cache_level cache_level,
				   u32 unused)
911
{
912
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
913 914 915 916 917
	struct sgt_dma iter = {
		.sg = pages->sgl,
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
918
	struct gen8_insert_pte idx = gen8_insert_pte(start);
919

920 921
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter, &idx,
				      cache_level);
922
}
923

924 925
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
				   struct sg_table *pages,
926
				   u64 start,
927 928 929 930 931 932 933 934 935 936
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct sgt_dma iter = {
		.sg = pages->sgl,
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
937
	struct gen8_insert_pte idx = gen8_insert_pte(start);
938

939 940 941
	while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++], &iter,
					     &idx, cache_level))
		GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
942 943
}

944
static void gen8_free_page_tables(struct i915_address_space *vm,
945
				  struct i915_page_directory *pd)
946 947 948
{
	int i;

949
	if (!px_page(pd))
950 951
		return;

952 953 954
	for (i = 0; i < I915_PDES; i++) {
		if (pd->page_table[i] != vm->scratch_pt)
			free_pt(vm, pd->page_table[i]);
955
	}
B
Ben Widawsky 已提交
956 957
}

958 959
static int gen8_init_scratch(struct i915_address_space *vm)
{
960
	int ret;
961

962
	ret = setup_scratch_page(vm, I915_GFP_DMA);
963 964
	if (ret)
		return ret;
965

966
	vm->scratch_pt = alloc_pt(vm);
967
	if (IS_ERR(vm->scratch_pt)) {
968 969
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
970 971
	}

972
	vm->scratch_pd = alloc_pd(vm);
973
	if (IS_ERR(vm->scratch_pd)) {
974 975
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
976 977
	}

978
	if (use_4lvl(vm)) {
979
		vm->scratch_pdp = alloc_pdp(vm);
980
		if (IS_ERR(vm->scratch_pdp)) {
981 982
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
983 984 985
		}
	}

986 987
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
988
	if (use_4lvl(vm))
989
		gen8_initialize_pdp(vm, vm->scratch_pdp);
990 991

	return 0;
992 993

free_pd:
994
	free_pd(vm, vm->scratch_pd);
995
free_pt:
996
	free_pt(vm, vm->scratch_pt);
997
free_scratch_page:
998
	cleanup_scratch_page(vm);
999 1000

	return ret;
1001 1002
}

1003 1004
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
1005 1006
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1007 1008 1009
	enum vgt_g2v_type msg;
	int i;

1010 1011
	if (use_4lvl(vm)) {
		const u64 daddr = px_dma(&ppgtt->pml4);
1012

1013 1014
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1015 1016 1017 1018

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
1019
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
1020
			const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
1021

1022 1023
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1035 1036
static void gen8_free_scratch(struct i915_address_space *vm)
{
1037
	if (use_4lvl(vm))
1038 1039 1040 1041
		free_pdp(vm, vm->scratch_pdp);
	free_pd(vm, vm->scratch_pd);
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1042 1043
}

1044
static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
1045
				    struct i915_page_directory_pointer *pdp)
1046
{
1047
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
1048 1049
	int i;

1050
	for (i = 0; i < pdpes; i++) {
1051
		if (pdp->page_directory[i] == vm->scratch_pd)
1052 1053
			continue;

1054 1055
		gen8_free_page_tables(vm, pdp->page_directory[i]);
		free_pd(vm, pdp->page_directory[i]);
1056
	}
1057

1058
	free_pdp(vm, pdp);
1059 1060 1061 1062 1063 1064
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

1065 1066
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++) {
		if (ppgtt->pml4.pdps[i] == ppgtt->base.scratch_pdp)
1067 1068
			continue;

1069
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
1070 1071
	}

1072
	cleanup_px(&ppgtt->base, &ppgtt->pml4);
1073 1074 1075 1076
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1077
	struct drm_i915_private *dev_priv = vm->i915;
1078
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1079

1080
	if (intel_vgpu_active(dev_priv))
1081 1082
		gen8_ppgtt_notify_vgt(ppgtt, false);

1083
	if (use_4lvl(vm))
1084
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1085 1086
	else
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
1087

1088
	gen8_free_scratch(vm);
1089 1090
}

1091 1092 1093
static int gen8_ppgtt_alloc_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       u64 start, u64 length)
1094
{
1095
	struct i915_page_table *pt;
1096
	u64 from = start;
1097
	unsigned int pde;
1098

1099
	gen8_for_each_pde(pt, pd, start, length, pde) {
1100
		if (pt == vm->scratch_pt) {
1101 1102 1103
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind;
1104

1105
			gen8_initialize_pt(vm, pt);
1106 1107 1108

			gen8_ppgtt_set_pde(vm, pd, pt, pde);
			pd->used_pdes++;
1109
			GEM_BUG_ON(pd->used_pdes > I915_PDES);
1110
		}
1111

1112
		pt->used_ptes += gen8_pte_count(start, length);
1113
	}
1114
	return 0;
1115

1116 1117
unwind:
	gen8_ppgtt_clear_pd(vm, pd, from, start - from);
B
Ben Widawsky 已提交
1118
	return -ENOMEM;
1119 1120
}

1121 1122 1123
static int gen8_ppgtt_alloc_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				u64 start, u64 length)
1124
{
1125
	struct i915_page_directory *pd;
1126 1127
	u64 from = start;
	unsigned int pdpe;
1128 1129
	int ret;

1130
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1131 1132 1133 1134
		if (pd == vm->scratch_pd) {
			pd = alloc_pd(vm);
			if (IS_ERR(pd))
				goto unwind;
1135

1136
			gen8_initialize_pd(vm, pd);
1137
			gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
1138
			pdp->used_pdpes++;
1139
			GEM_BUG_ON(pdp->used_pdpes > i915_pdpes_per_pdp(vm));
1140 1141

			mark_tlbs_dirty(i915_vm_to_ppgtt(vm));
1142 1143 1144
		}

		ret = gen8_ppgtt_alloc_pd(vm, pd, start, length);
1145 1146
		if (unlikely(ret))
			goto unwind_pd;
1147
	}
1148

B
Ben Widawsky 已提交
1149
	return 0;
1150

1151 1152 1153 1154 1155 1156 1157
unwind_pd:
	if (!pd->used_pdes) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		GEM_BUG_ON(!pdp->used_pdpes);
		pdp->used_pdpes--;
		free_pd(vm, pd);
	}
1158 1159 1160
unwind:
	gen8_ppgtt_clear_pdp(vm, pdp, from, start - from);
	return -ENOMEM;
1161 1162
}

1163 1164
static int gen8_ppgtt_alloc_3lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
1165
{
1166 1167 1168
	return gen8_ppgtt_alloc_pdp(vm,
				    &i915_vm_to_ppgtt(vm)->pdp, start, length);
}
1169

1170 1171 1172 1173 1174 1175 1176 1177 1178
static int gen8_ppgtt_alloc_4lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
	struct i915_page_directory_pointer *pdp;
	u64 from = start;
	u32 pml4e;
	int ret;
1179

1180
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1181 1182 1183 1184
		if (pml4->pdps[pml4e] == vm->scratch_pdp) {
			pdp = alloc_pdp(vm);
			if (IS_ERR(pdp))
				goto unwind;
1185

1186 1187 1188
			gen8_initialize_pdp(vm, pdp);
			gen8_ppgtt_set_pml4e(pml4, pdp, pml4e);
		}
1189

1190
		ret = gen8_ppgtt_alloc_pdp(vm, pdp, start, length);
1191 1192
		if (unlikely(ret))
			goto unwind_pdp;
1193 1194 1195 1196
	}

	return 0;

1197 1198 1199 1200 1201
unwind_pdp:
	if (!pdp->used_pdpes) {
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
		free_pdp(vm, pdp);
	}
1202 1203 1204
unwind:
	gen8_ppgtt_clear_4lvl(vm, from, start - from);
	return -ENOMEM;
1205 1206
}

1207 1208
static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
1209
			  u64 start, u64 length,
1210 1211 1212
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
1213
	struct i915_address_space *vm = &ppgtt->base;
1214
	struct i915_page_directory *pd;
1215
	u32 pdpe;
1216

1217
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1218
		struct i915_page_table *pt;
1219 1220 1221
		u64 pd_len = length;
		u64 pd_start = start;
		u32 pde;
1222

1223
		if (pdp->page_directory[pdpe] == ppgtt->base.scratch_pd)
1224 1225 1226
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1227
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1228
			u32 pte;
1229 1230
			gen8_pte_t *pt_vaddr;

1231
			if (pd->page_table[pde] == ppgtt->base.scratch_pt)
1232 1233
				continue;

1234
			pt_vaddr = kmap_atomic_px(pt);
1235
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
1236 1237 1238
				u64 va = (pdpe << GEN8_PDPE_SHIFT |
					  pde << GEN8_PDE_SHIFT |
					  pte << GEN8_PTE_SHIFT);
1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1265 1266
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1267
	u64 start = 0, length = ppgtt->base.total;
1268

1269
	if (use_4lvl(vm)) {
1270
		u64 pml4e;
1271 1272 1273
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1274
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1275
			if (pml4->pdps[pml4e] == ppgtt->base.scratch_pdp)
1276 1277 1278
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
1279
			gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
1280
		}
1281 1282
	} else {
		gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
1283 1284 1285
	}
}

1286
static int gen8_preallocate_top_level_pdp(struct i915_hw_ppgtt *ppgtt)
1287
{
1288 1289 1290 1291 1292 1293
	struct i915_address_space *vm = &ppgtt->base;
	struct i915_page_directory_pointer *pdp = &ppgtt->pdp;
	struct i915_page_directory *pd;
	u64 start = 0, length = ppgtt->base.total;
	u64 from = start;
	unsigned int pdpe;
1294

1295 1296 1297 1298
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		pd = alloc_pd(vm);
		if (IS_ERR(pd))
			goto unwind;
1299

1300 1301 1302 1303
		gen8_initialize_pd(vm, pd);
		gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
		pdp->used_pdpes++;
	}
1304

1305 1306
	pdp->used_pdpes++; /* never remove */
	return 0;
1307

1308 1309 1310 1311 1312 1313 1314 1315
unwind:
	start -= from;
	gen8_for_each_pdpe(pd, pdp, from, start, pdpe) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		free_pd(vm, pd);
	}
	pdp->used_pdpes = 0;
	return -ENOMEM;
1316 1317
}

1318
/*
1319 1320 1321 1322
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1323
 *
1324
 */
1325
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1326
{
1327 1328
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1329
	int ret;
1330

1331 1332 1333 1334
	ppgtt->base.total = USES_FULL_48BIT_PPGTT(dev_priv) ?
		1ULL << 48 :
		1ULL << 32;

1335
	ret = gen8_init_scratch(&ppgtt->base);
1336 1337
	if (ret) {
		ppgtt->base.total = 0;
1338
		return ret;
1339
	}
1340

1341 1342 1343 1344 1345 1346
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
		ppgtt->base.pt_kmap_wc = true;

1347
	if (use_4lvl(vm)) {
1348
		ret = setup_px(&ppgtt->base, &ppgtt->pml4);
1349 1350
		if (ret)
			goto free_scratch;
1351

1352 1353
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1354
		ppgtt->switch_mm = gen8_mm_switch_4lvl;
1355
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_4lvl;
1356
		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1357
		ppgtt->base.clear_range = gen8_ppgtt_clear_4lvl;
1358
	} else {
1359
		ret = __pdp_init(&ppgtt->base, &ppgtt->pdp);
1360 1361 1362
		if (ret)
			goto free_scratch;

1363
		if (intel_vgpu_active(dev_priv)) {
1364 1365 1366
			ret = gen8_preallocate_top_level_pdp(ppgtt);
			if (ret) {
				__pdp_fini(&ppgtt->pdp);
1367
				goto free_scratch;
1368
			}
1369
		}
1370

1371
		ppgtt->switch_mm = gen8_mm_switch_3lvl;
1372
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_3lvl;
1373
		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1374
		ppgtt->base.clear_range = gen8_ppgtt_clear_3lvl;
1375
	}
1376

1377
	if (intel_vgpu_active(dev_priv))
1378 1379
		gen8_ppgtt_notify_vgt(ppgtt, true);

1380 1381 1382 1383 1384
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
	ppgtt->debug_dump = gen8_dump_ppgtt;

1385
	return 0;
1386 1387 1388 1389

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1390 1391
}

B
Ben Widawsky 已提交
1392 1393 1394
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1395
	struct i915_page_table *unused;
1396
	gen6_pte_t scratch_pte;
1397 1398
	u32 pd_entry, pte, pde;
	u32 start = 0, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1399

1400
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1401
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1402

1403
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1404
		u32 expected;
1405
		gen6_pte_t *pt_vaddr;
1406
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1407
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1408 1409 1410 1411 1412 1413 1414 1415 1416
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1417
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
1418

1419
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1420
			unsigned long va =
1421
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1440
		kunmap_atomic(pt_vaddr);
B
Ben Widawsky 已提交
1441 1442 1443
	}
}

1444
/* Write pde (index) from the page directory @pd to the page table @pt */
C
Chris Wilson 已提交
1445 1446 1447
static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
				  const unsigned int pde,
				  const struct i915_page_table *pt)
B
Ben Widawsky 已提交
1448
{
1449
	/* Caller needs to make sure the write completes if necessary */
C
Chris Wilson 已提交
1450 1451
	writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
		       ppgtt->pd_addr + pde);
1452
}
B
Ben Widawsky 已提交
1453

1454 1455
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
C
Chris Wilson 已提交
1456
static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
1457
				  u32 start, u32 length)
1458
{
1459
	struct i915_page_table *pt;
C
Chris Wilson 已提交
1460
	unsigned int pde;
1461

C
Chris Wilson 已提交
1462 1463
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
		gen6_write_pde(ppgtt, pde, pt);
1464

C
Chris Wilson 已提交
1465
	mark_tlbs_dirty(ppgtt);
1466
	wmb();
B
Ben Widawsky 已提交
1467 1468
}

1469
static inline u32 get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1470
{
1471 1472
	GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
	return ppgtt->pd.base.ggtt_offset << 10;
1473 1474
}

1475
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1476
			 struct drm_i915_gem_request *req)
1477
{
1478
	struct intel_engine_cs *engine = req->engine;
1479
	u32 *cs;
1480 1481

	/* NB: TLBs must be flushed and invalidated before a switch */
1482 1483 1484
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1485

1486 1487 1488 1489 1490 1491 1492
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1493 1494 1495 1496

	return 0;
}

1497
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1498
			  struct drm_i915_gem_request *req)
1499
{
1500
	struct intel_engine_cs *engine = req->engine;
1501
	u32 *cs;
1502 1503

	/* NB: TLBs must be flushed and invalidated before a switch */
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1515 1516 1517 1518

	return 0;
}

1519
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1520
			  struct drm_i915_gem_request *req)
1521
{
1522
	struct intel_engine_cs *engine = req->engine;
1523
	struct drm_i915_private *dev_priv = req->i915;
1524

1525 1526
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1527 1528 1529
	return 0;
}

1530
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1531
{
1532
	struct intel_engine_cs *engine;
1533
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1534

1535
	for_each_engine(engine, dev_priv, id) {
1536 1537
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1538
		I915_WRITE(RING_MODE_GEN7(engine),
1539
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1540 1541
	}
}
B
Ben Widawsky 已提交
1542

1543
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1544
{
1545
	struct intel_engine_cs *engine;
1546
	u32 ecochk, ecobits;
1547
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1548

1549 1550
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1551

1552
	ecochk = I915_READ(GAM_ECOCHK);
1553
	if (IS_HASWELL(dev_priv)) {
1554 1555 1556 1557 1558 1559
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1560

1561
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1562
		/* GFX_MODE is per-ring on gen7+ */
1563
		I915_WRITE(RING_MODE_GEN7(engine),
1564
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1565
	}
1566
}
B
Ben Widawsky 已提交
1567

1568
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1569
{
1570
	u32 ecochk, gab_ctl, ecobits;
1571

1572 1573 1574
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1575

1576 1577 1578 1579 1580 1581 1582
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1583 1584
}

1585
/* PPGTT support for Sandybdrige/Gen6 and later */
1586
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1587
				   u64 start, u64 length)
1588
{
1589
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1590 1591 1592 1593 1594 1595
	unsigned int first_entry = start >> PAGE_SHIFT;
	unsigned int pde = first_entry / GEN6_PTES;
	unsigned int pte = first_entry % GEN6_PTES;
	unsigned int num_entries = length >> PAGE_SHIFT;
	gen6_pte_t scratch_pte =
		vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
1596

1597
	while (num_entries) {
1598 1599 1600
		struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
		unsigned int end = min(pte + num_entries, GEN6_PTES);
		gen6_pte_t *vaddr;
1601

1602
		num_entries -= end - pte;
1603

1604 1605 1606 1607 1608
		/* Note that the hw doesn't support removing PDE on the fly
		 * (they are cached inside the context with no means to
		 * invalidate the cache), so we can only reset the PTE
		 * entries back to scratch.
		 */
1609

1610 1611 1612 1613 1614
		vaddr = kmap_atomic_px(pt);
		do {
			vaddr[pte++] = scratch_pte;
		} while (pte < end);
		kunmap_atomic(vaddr);
1615

1616
		pte = 0;
1617
	}
1618 1619
}

1620
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1621
				      struct sg_table *pages,
1622 1623 1624
				      u64 start,
				      enum i915_cache_level cache_level,
				      u32 flags)
D
Daniel Vetter 已提交
1625
{
1626
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1627
	unsigned first_entry = start >> PAGE_SHIFT;
1628 1629
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1630 1631 1632 1633
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
	struct sgt_dma iter;
	gen6_pte_t *vaddr;

1634
	vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1635 1636 1637 1638 1639
	iter.sg = pages->sgl;
	iter.dma = sg_dma_address(iter.sg);
	iter.max = iter.dma + iter.sg->length;
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1640

1641 1642 1643 1644 1645
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1646

1647 1648 1649
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1650

1651
		if (++act_pte == GEN6_PTES) {
1652 1653
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
1654
			act_pte = 0;
D
Daniel Vetter 已提交
1655
		}
1656
	} while (1);
1657
	kunmap_atomic(vaddr);
D
Daniel Vetter 已提交
1658 1659
}

1660
static int gen6_alloc_va_range(struct i915_address_space *vm,
1661
			       u64 start, u64 length)
1662
{
1663
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1664
	struct i915_page_table *pt;
1665 1666 1667
	u64 from = start;
	unsigned int pde;
	bool flush = false;
1668

1669
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1670 1671 1672 1673
		if (pt == vm->scratch_pt) {
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind_out;
1674

1675 1676 1677 1678
			gen6_initialize_pt(vm, pt);
			ppgtt->pd.page_table[pde] = pt;
			gen6_write_pde(ppgtt, pde, pt);
			flush = true;
1679 1680 1681
		}
	}

1682 1683 1684
	if (flush) {
		mark_tlbs_dirty(ppgtt);
		wmb();
1685 1686 1687
	}

	return 0;
1688 1689

unwind_out:
1690 1691
	gen6_ppgtt_clear_range(vm, from, start);
	return -ENOMEM;
1692 1693
}

1694 1695
static int gen6_init_scratch(struct i915_address_space *vm)
{
1696
	int ret;
1697

1698
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1699 1700
	if (ret)
		return ret;
1701

1702
	vm->scratch_pt = alloc_pt(vm);
1703
	if (IS_ERR(vm->scratch_pt)) {
1704
		cleanup_scratch_page(vm);
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
1715 1716
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1717 1718
}

1719
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1720
{
1721
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1722
	struct i915_page_directory *pd = &ppgtt->pd;
1723
	struct i915_page_table *pt;
1724
	u32 pde;
1725

1726 1727
	drm_mm_remove_node(&ppgtt->node);

1728
	gen6_for_all_pdes(pt, pd, pde)
1729
		if (pt != vm->scratch_pt)
1730
			free_pt(vm, pt);
1731

1732
	gen6_free_scratch(vm);
1733 1734
}

1735
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1736
{
1737
	struct i915_address_space *vm = &ppgtt->base;
1738
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1739
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1740
	int ret;
1741

B
Ben Widawsky 已提交
1742 1743 1744 1745
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
1746
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
1747

1748 1749 1750
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
1751

1752 1753 1754 1755 1756
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
1757
	if (ret)
1758 1759
		goto err_out;

1760
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
1761
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1762

1763 1764 1765 1766 1767 1768
	ppgtt->pd.base.ggtt_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);

	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);

1769
	return 0;
1770 1771

err_out:
1772
	gen6_free_scratch(vm);
1773
	return ret;
1774 1775 1776 1777
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1778
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1779
}
1780

1781
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1782
				  u64 start, u64 length)
1783
{
1784
	struct i915_page_table *unused;
1785
	u32 pde;
1786

1787
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
1788
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
1789 1790
}

1791
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1792
{
1793
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1794
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1795 1796
	int ret;

1797
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
1798
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
1799
		ppgtt->switch_mm = gen6_mm_switch;
1800
	else if (IS_HASWELL(dev_priv))
1801
		ppgtt->switch_mm = hsw_mm_switch;
1802
	else if (IS_GEN7(dev_priv))
1803
		ppgtt->switch_mm = gen7_mm_switch;
1804
	else
1805 1806 1807 1808 1809 1810
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1811
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
1812

1813
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
C
Chris Wilson 已提交
1814
	gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
1815

1816 1817 1818 1819 1820 1821
	ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
	if (ret) {
		gen6_ppgtt_cleanup(&ppgtt->base);
		return ret;
	}

1822 1823 1824 1825 1826 1827 1828
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->debug_dump = gen6_dump_ppgtt;

1829
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1830 1831
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1832

1833 1834
	DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
			 ppgtt->pd.base.ggtt_offset << 10);
1835

1836
	return 0;
1837 1838
}

1839 1840
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
1841
{
1842
	ppgtt->base.i915 = dev_priv;
1843
	ppgtt->base.dma = &dev_priv->drm.pdev->dev;
1844

1845
	if (INTEL_INFO(dev_priv)->gen < 8)
1846
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1847
	else
1848
		return gen8_ppgtt_init(ppgtt);
1849
}
1850

1851
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
1852 1853
				    struct drm_i915_private *dev_priv,
				    const char *name)
1854
{
C
Chris Wilson 已提交
1855
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
1856

1857
	drm_mm_init(&vm->mm, 0, vm->total);
1858 1859
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

1860 1861
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
1862
	INIT_LIST_HEAD(&vm->unbound_list);
1863

1864
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
1865
	pagevec_init(&vm->free_pages, false);
1866 1867
}

1868 1869
static void i915_address_space_fini(struct i915_address_space *vm)
{
1870 1871 1872
	if (pagevec_count(&vm->free_pages))
		vm_free_pages_release(vm);

1873 1874 1875 1876 1877
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

1878
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
1879 1880 1881 1882 1883
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
1884
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk */
1885
	if (IS_BROADWELL(dev_priv))
1886
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
1887
	else if (IS_CHERRYVIEW(dev_priv))
1888
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
1889
	else if (IS_GEN9_BC(dev_priv))
1890
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
1891
	else if (IS_GEN9_LP(dev_priv))
1892 1893 1894
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

1895
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
1896
{
1897
	gtt_write_workarounds(dev_priv);
1898

1899 1900 1901 1902 1903 1904
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1905
	if (!USES_PPGTT(dev_priv))
1906 1907
		return 0;

1908
	if (IS_GEN6(dev_priv))
1909
		gen6_ppgtt_enable(dev_priv);
1910
	else if (IS_GEN7(dev_priv))
1911 1912 1913
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
1914
	else
1915
		MISSING_CASE(INTEL_GEN(dev_priv));
1916

1917 1918
	return 0;
}
1919

1920
struct i915_hw_ppgtt *
1921
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
1922 1923
		  struct drm_i915_file_private *fpriv,
		  const char *name)
1924 1925 1926 1927 1928 1929 1930 1931
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

1932
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
1933 1934 1935 1936 1937
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

1938 1939 1940 1941
	kref_init(&ppgtt->ref);
	i915_address_space_init(&ppgtt->base, dev_priv, name);
	ppgtt->base.file = fpriv;

1942 1943
	trace_i915_ppgtt_create(&ppgtt->base);

1944 1945 1946
	return ppgtt;
}

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

1968
void i915_ppgtt_release(struct kref *kref)
1969 1970 1971 1972
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1973 1974
	trace_i915_ppgtt_release(&ppgtt->base);

1975
	/* vmas should already be unbound and destroyed */
1976 1977
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1978
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
1979 1980

	ppgtt->base.cleanup(&ppgtt->base);
1981
	i915_address_space_fini(&ppgtt->base);
1982 1983
	kfree(ppgtt);
}
1984

1985 1986 1987
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
1988
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
1989 1990 1991 1992 1993
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
1994
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
1995 1996 1997 1998 1999
		return true;
#endif
	return false;
}

2000
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2001
{
2002
	struct intel_engine_cs *engine;
2003
	enum intel_engine_id id;
2004

2005
	if (INTEL_INFO(dev_priv)->gen < 6)
2006 2007
		return;

2008
	for_each_engine(engine, dev_priv, id) {
2009
		u32 fault_reg;
2010
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2011 2012
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2013
					 "\tAddr: 0x%08lx\n"
2014 2015 2016 2017 2018 2019 2020
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2021
			I915_WRITE(RING_FAULT_REG(engine),
2022 2023 2024
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2025 2026 2027 2028

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2029 2030
}

2031
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2032
{
2033
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2034 2035 2036 2037

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2038
	if (INTEL_GEN(dev_priv) < 6)
2039 2040
		return;

2041
	i915_check_and_clear_faults(dev_priv);
2042

2043
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
2044

2045
	i915_ggtt_invalidate(dev_priv);
2046 2047
}

2048 2049
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2050
{
2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
				 obj->base.size >> PAGE_SHIFT,
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2069

2070
	return -ENOSPC;
2071 2072
}

2073
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2074 2075 2076 2077
{
	writeq(pte, addr);
}

2078 2079
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2080
				  u64 offset,
2081 2082 2083
				  enum i915_cache_level level,
				  u32 unused)
{
2084
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2085
	gen8_pte_t __iomem *pte =
2086
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2087

2088
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2089

2090
	ggtt->invalidate(vm->i915);
2091 2092
}

B
Ben Widawsky 已提交
2093 2094
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2095 2096 2097
				     u64 start,
				     enum i915_cache_level level,
				     u32 unused)
B
Ben Widawsky 已提交
2098
{
2099
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2100 2101
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2102
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2103
	dma_addr_t addr;
2104

2105 2106 2107 2108
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
	gtt_entries += start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, st)
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2109

2110
	wmb();
B
Ben Widawsky 已提交
2111 2112 2113 2114 2115

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2116
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2117 2118
}

2119 2120
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2121
				  u64 offset,
2122 2123 2124
				  enum i915_cache_level level,
				  u32 flags)
{
2125
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2126
	gen6_pte_t __iomem *pte =
2127
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2128

2129
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2130

2131
	ggtt->invalidate(vm->i915);
2132 2133
}

2134 2135 2136 2137 2138 2139
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2140
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2141
				     struct sg_table *st,
2142 2143 2144
				     u64 start,
				     enum i915_cache_level level,
				     u32 flags)
2145
{
2146
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2147 2148 2149
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
	unsigned int i = start >> PAGE_SHIFT;
	struct sgt_iter iter;
2150
	dma_addr_t addr;
2151 2152 2153
	for_each_sgt_dma(addr, iter, st)
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
	wmb();
2154 2155 2156 2157 2158

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2159
	ggtt->invalidate(vm->i915);
2160 2161
}

2162
static void nop_clear_range(struct i915_address_space *vm,
2163
			    u64 start, u64 length)
2164 2165 2166
{
}

B
Ben Widawsky 已提交
2167
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2168
				  u64 start, u64 length)
B
Ben Widawsky 已提交
2169
{
2170
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2171 2172
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2173 2174 2175
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2176 2177
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
}

2189
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2190
				  u64 start, u64 length)
2191
{
2192
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2193 2194
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2195
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2196 2197
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2198 2199 2200 2201 2202 2203 2204
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2205
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2206
				     I915_CACHE_LLC, 0);
2207

2208 2209 2210 2211
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
}

2212 2213
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2214
				  u64 offset,
2215 2216 2217 2218 2219 2220 2221 2222 2223
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2224 2225
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
2226 2227 2228
				     u64 start,
				     enum i915_cache_level cache_level,
				     u32 unused)
2229 2230 2231 2232
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2233
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2234 2235
}

2236
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2237
				  u64 start, u64 length)
2238
{
2239
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2240 2241
}

2242 2243 2244
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2245
{
2246
	struct drm_i915_private *i915 = vma->vm->i915;
2247
	struct drm_i915_gem_object *obj = vma->obj;
2248
	u32 pte_flags;
2249

2250 2251 2252 2253 2254
	if (unlikely(!vma->pages)) {
		int ret = i915_get_ggtt_vma_pages(vma);
		if (ret)
			return ret;
	}
2255 2256

	/* Currently applicable only to VLV */
2257
	pte_flags = 0;
2258 2259 2260
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2261
	intel_runtime_pm_get(i915);
2262
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2263
				cache_level, pte_flags);
2264
	intel_runtime_pm_put(i915);
2265 2266 2267 2268 2269 2270

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2271
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2272 2273 2274 2275

	return 0;
}

2276 2277 2278 2279 2280 2281 2282 2283 2284
static void ggtt_unbind_vma(struct i915_vma *vma)
{
	struct drm_i915_private *i915 = vma->vm->i915;

	intel_runtime_pm_get(i915);
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
	intel_runtime_pm_put(i915);
}

2285 2286 2287
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2288
{
2289
	struct drm_i915_private *i915 = vma->vm->i915;
2290
	u32 pte_flags;
2291
	int ret;
2292

2293
	if (unlikely(!vma->pages)) {
2294
		ret = i915_get_ggtt_vma_pages(vma);
2295 2296 2297
		if (ret)
			return ret;
	}
2298

2299
	/* Currently applicable only to VLV */
2300 2301
	pte_flags = 0;
	if (vma->obj->gt_ro)
2302
		pte_flags |= PTE_READ_ONLY;
2303

2304 2305 2306 2307 2308 2309 2310 2311
	if (flags & I915_VMA_LOCAL_BIND) {
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;

		if (appgtt->base.allocate_va_range) {
			ret = appgtt->base.allocate_va_range(&appgtt->base,
							     vma->node.start,
							     vma->node.size);
			if (ret)
2312
				goto err_pages;
2313 2314 2315 2316 2317 2318 2319
		}

		appgtt->base.insert_entries(&appgtt->base,
					    vma->pages, vma->node.start,
					    cache_level, pte_flags);
	}

2320
	if (flags & I915_VMA_GLOBAL_BIND) {
2321
		intel_runtime_pm_get(i915);
2322
		vma->vm->insert_entries(vma->vm,
2323
					vma->pages, vma->node.start,
2324
					cache_level, pte_flags);
2325
		intel_runtime_pm_put(i915);
2326
	}
2327

2328
	return 0;
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339

err_pages:
	if (!(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND))) {
		if (vma->pages != vma->obj->mm.pages) {
			GEM_BUG_ON(!vma->pages);
			sg_free_table(vma->pages);
			kfree(vma->pages);
		}
		vma->pages = NULL;
	}
	return ret;
2340 2341
}

2342
static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
2343
{
2344
	struct drm_i915_private *i915 = vma->vm->i915;
2345

2346 2347
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2348
		vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2349 2350
		intel_runtime_pm_put(i915);
	}
2351

2352 2353 2354 2355 2356
	if (vma->flags & I915_VMA_LOCAL_BIND) {
		struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;

		vm->clear_range(vm, vma->node.start, vma->size);
	}
2357 2358
}

2359 2360
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2361
{
D
David Weinehall 已提交
2362 2363
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2364
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2365

2366
	if (unlikely(ggtt->do_idle_maps)) {
2367
		if (i915_gem_wait_for_idle(dev_priv, 0)) {
2368 2369 2370 2371 2372
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2373

2374
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2375
}
2376

C
Chris Wilson 已提交
2377
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2378
				  unsigned long color,
2379 2380
				  u64 *start,
				  u64 *end)
2381
{
2382
	if (node->allocated && node->color != color)
2383
		*start += I915_GTT_PAGE_SIZE;
2384

2385 2386 2387 2388 2389
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2390
	node = list_next_entry(node, node_list);
2391
	if (node->color != color)
2392
		*end -= I915_GTT_PAGE_SIZE;
2393
}
B
Ben Widawsky 已提交
2394

2395 2396 2397 2398 2399 2400
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

2401
	ppgtt = i915_ppgtt_create(i915, ERR_PTR(-EPERM), "[alias]");
2402 2403
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
2404

2405 2406 2407 2408 2409
	if (WARN_ON(ppgtt->base.total < ggtt->base.total)) {
		err = -ENODEV;
		goto err_ppgtt;
	}

2410
	if (ppgtt->base.allocate_va_range) {
2411 2412 2413 2414 2415
		/* Note we only pre-allocate as far as the end of the global
		 * GTT. On 48b / 4-level page-tables, the difference is very,
		 * very significant! We have to preallocate as GVT/vgpu does
		 * not like the page directory disappearing.
		 */
2416
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
2417
						    0, ggtt->base.total);
2418
		if (err)
2419
			goto err_ppgtt;
2420 2421 2422
	}

	i915->mm.aliasing_ppgtt = ppgtt;
2423

2424 2425 2426
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

2427 2428 2429
	WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
	ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;

2430 2431 2432
	return 0;

err_ppgtt:
2433
	i915_ppgtt_put(ppgtt);
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

2446
	i915_ppgtt_put(ppgtt);
2447 2448

	ggtt->base.bind_vma = ggtt_bind_vma;
2449
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2450 2451
}

2452
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2453
{
2454 2455 2456 2457 2458 2459 2460 2461 2462
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2463
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2464
	unsigned long hole_start, hole_end;
2465
	struct drm_mm_node *entry;
2466
	int ret;
2467

2468 2469 2470
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2471

2472
	/* Reserve a mappable slot for our lockless error capture */
2473 2474 2475 2476
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2477 2478 2479
	if (ret)
		return ret;

2480
	/* Clear any non-preallocated blocks */
2481
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2482 2483
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2484
		ggtt->base.clear_range(&ggtt->base, hole_start,
2485
				       hole_end - hole_start);
2486 2487 2488
	}

	/* And finally clear the reserved guard page */
2489
	ggtt->base.clear_range(&ggtt->base,
2490
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2491

2492
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2493
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2494
		if (ret)
2495
			goto err;
2496 2497
	}

2498
	return 0;
2499 2500 2501 2502

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2503 2504
}

2505 2506
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2507
 * @dev_priv: i915 device
2508
 */
2509
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2510
{
2511
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2512 2513 2514 2515 2516 2517 2518 2519 2520
	struct i915_vma *vma, *vn;

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2521

2522
	i915_gem_cleanup_stolen(&dev_priv->drm);
2523

2524 2525 2526
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_fini_aliasing_ppgtt(dev_priv);

2527 2528 2529
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2530
	if (drm_mm_initialized(&ggtt->base.mm)) {
2531
		intel_vgt_deballoon(dev_priv);
2532
		i915_address_space_fini(&ggtt->base);
2533 2534
	}

2535
	ggtt->base.cleanup(&ggtt->base);
2536
	mutex_unlock(&dev_priv->drm.struct_mutex);
2537 2538

	arch_phys_wc_del(ggtt->mtrr);
2539
	io_mapping_fini(&ggtt->mappable);
2540
}
2541

2542
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2543 2544 2545 2546 2547 2548
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2549
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2550 2551 2552 2553 2554
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2555 2556 2557 2558 2559 2560 2561

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2562 2563 2564
	return bdw_gmch_ctl << 20;
}

2565
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2576
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2577 2578 2579 2580 2581 2582
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2583
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2584 2585 2586 2587 2588 2589
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2620
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2621
{
2622 2623
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2624
	phys_addr_t phys_addr;
2625
	int ret;
B
Ben Widawsky 已提交
2626 2627

	/* For Modern GENs the PTEs and register space are split in the BAR */
2628
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2629

I
Imre Deak 已提交
2630 2631 2632 2633 2634 2635 2636
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2637
	if (IS_GEN9_LP(dev_priv))
2638
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2639
	else
2640
		ggtt->gsm = ioremap_wc(phys_addr, size);
2641
	if (!ggtt->gsm) {
2642
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2643 2644 2645
		return -ENOMEM;
	}

2646
	ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
2647
	if (ret) {
B
Ben Widawsky 已提交
2648 2649
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2650
		iounmap(ggtt->gsm);
2651
		return ret;
B
Ben Widawsky 已提交
2652 2653
	}

2654
	return 0;
B
Ben Widawsky 已提交
2655 2656
}

B
Ben Widawsky 已提交
2657 2658 2659
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2660
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2661
{
2662
	u64 pat;
B
Ben Widawsky 已提交
2663 2664 2665 2666 2667 2668 2669 2670 2671 2672

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2673
	if (!USES_PPGTT(dev_priv))
2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2689 2690
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2691 2692
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2693 2694
}

2695 2696
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
2697
	u64 pat;
2698 2699 2700 2701 2702 2703 2704

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

2726 2727
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
2728 2729
}

2730 2731 2732 2733 2734
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
2735
	cleanup_scratch_page(vm);
2736 2737
}

2738
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
2739
{
2740
	struct drm_i915_private *dev_priv = ggtt->base.i915;
2741
	struct pci_dev *pdev = dev_priv->drm.pdev;
2742
	unsigned int size;
B
Ben Widawsky 已提交
2743 2744 2745
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
2746 2747
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
2748

2749 2750
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
2751

2752
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
2753

2754
	if (INTEL_GEN(dev_priv) >= 9) {
2755
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
2756
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
2757
	} else if (IS_CHERRYVIEW(dev_priv)) {
2758
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
2759
		size = chv_get_total_gtt_size(snb_gmch_ctl);
2760
	} else {
2761
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
2762
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
2763
	}
B
Ben Widawsky 已提交
2764

2765
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2766

2767
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
2768 2769 2770
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2771

2772
	ggtt->base.cleanup = gen6_gmch_remove;
2773 2774
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2775
	ggtt->base.insert_page = gen8_ggtt_insert_page;
2776
	ggtt->base.clear_range = nop_clear_range;
2777
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
2778 2779 2780 2781
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;

2782 2783
	ggtt->invalidate = gen6_ggtt_invalidate;

2784
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
2785 2786
}

2787
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
2788
{
2789
	struct drm_i915_private *dev_priv = ggtt->base.i915;
2790
	struct pci_dev *pdev = dev_priv->drm.pdev;
2791
	unsigned int size;
2792 2793
	u16 snb_gmch_ctl;

2794 2795
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
2796

2797 2798
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2799
	 */
2800
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
2801
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
2802
		return -ENXIO;
2803 2804
	}

2805 2806 2807
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2808

2809
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
2810

2811 2812
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
2813

2814
	ggtt->base.clear_range = gen6_ggtt_clear_range;
2815
	ggtt->base.insert_page = gen6_ggtt_insert_page;
2816 2817 2818
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2819 2820
	ggtt->base.cleanup = gen6_gmch_remove;

2821 2822
	ggtt->invalidate = gen6_ggtt_invalidate;

2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
2833

2834
	return ggtt_probe_common(ggtt, size);
2835 2836
}

2837
static void i915_gmch_remove(struct i915_address_space *vm)
2838
{
2839
	intel_gmch_remove();
2840
}
2841

2842
static int i915_gmch_probe(struct i915_ggtt *ggtt)
2843
{
2844
	struct drm_i915_private *dev_priv = ggtt->base.i915;
2845 2846
	int ret;

2847
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
2848 2849 2850 2851 2852
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2853 2854 2855 2856
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
2857

2858
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
2859
	ggtt->base.insert_page = i915_ggtt_insert_page;
2860 2861 2862 2863
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2864
	ggtt->base.cleanup = i915_gmch_remove;
2865

2866 2867
	ggtt->invalidate = gmch_ggtt_invalidate;

2868
	if (unlikely(ggtt->do_idle_maps))
2869 2870
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2871 2872 2873
	return 0;
}

2874
/**
2875
 * i915_ggtt_probe_hw - Probe GGTT hardware location
2876
 * @dev_priv: i915 device
2877
 */
2878
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
2879
{
2880
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2881 2882
	int ret;

2883
	ggtt->base.i915 = dev_priv;
2884
	ggtt->base.dma = &dev_priv->drm.pdev->dev;
2885

2886 2887 2888 2889 2890 2891
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
2892
	if (ret)
2893 2894
		return ret;

2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

2905 2906
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
2907
			  " of address space! Found %lldM!\n",
2908 2909 2910 2911 2912
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

2913 2914 2915 2916 2917 2918 2919
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

2920
	/* GMADR is the PCI mmio aperture into the global GTT. */
2921
	DRM_INFO("Memory usable by graphics device = %lluM\n",
2922 2923
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
2924
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
2925 2926 2927 2928
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2929 2930

	return 0;
2931 2932 2933 2934
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
2935
 * @dev_priv: i915 device
2936
 */
2937
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
2938 2939 2940 2941
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

2942 2943
	INIT_LIST_HEAD(&dev_priv->vm_list);

2944 2945 2946 2947
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
2948
	 */
C
Chris Wilson 已提交
2949 2950
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
2951
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
2952
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
2953
	mutex_unlock(&dev_priv->drm.struct_mutex);
2954

2955 2956 2957
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
2958 2959 2960 2961 2962 2963
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

2964 2965 2966 2967
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
2968
	ret = i915_gem_init_stolen(dev_priv);
2969 2970 2971 2972
	if (ret)
		goto out_gtt_cleanup;

	return 0;
2973 2974

out_gtt_cleanup:
2975
	ggtt->base.cleanup(&ggtt->base);
2976
	return ret;
2977
}
2978

2979
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
2980
{
2981
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
2982 2983 2984 2985 2986
		return -EIO;

	return 0;
}

2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = guc_ggtt_invalidate;
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = gen6_ggtt_invalidate;
}

2997
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
2998
{
2999
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3000
	struct drm_i915_gem_object *obj, *on;
3001

3002
	i915_check_and_clear_faults(dev_priv);
3003 3004

	/* First fill our portion of the GTT with scratch pages */
3005
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
3006

3007 3008 3009 3010
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3011
				 &dev_priv->mm.bound_list, global_link) {
3012 3013 3014
		bool ggtt_bound = false;
		struct i915_vma *vma;

3015
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3016
			if (vma->vm != &ggtt->base)
3017
				continue;
3018

3019 3020 3021
			if (!i915_vma_unbind(vma))
				continue;

3022 3023
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3024
			ggtt_bound = true;
3025 3026
		}

3027
		if (ggtt_bound)
3028
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3029
	}
3030

3031 3032
	ggtt->base.closed = false;

3033
	if (INTEL_GEN(dev_priv) >= 8) {
3034
		if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3035 3036 3037 3038 3039 3040 3041
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3042
	if (USES_PPGTT(dev_priv)) {
3043 3044
		struct i915_address_space *vm;

3045
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3046
			struct i915_hw_ppgtt *ppgtt;
3047

3048
			if (i915_is_ggtt(vm))
3049
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3050 3051
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3052

C
Chris Wilson 已提交
3053
			gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
3054 3055 3056
		}
	}

3057
	i915_ggtt_invalidate(dev_priv);
3058 3059
}

3060
static struct scatterlist *
3061
rotate_pages(const dma_addr_t *in, unsigned int offset,
3062
	     unsigned int width, unsigned int height,
3063
	     unsigned int stride,
3064
	     struct sg_table *st, struct scatterlist *sg)
3065 3066 3067 3068 3069
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3070
		src_idx = stride * (height - 1) + column;
3071 3072 3073 3074 3075 3076 3077
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3078
			sg_dma_address(sg) = in[offset + src_idx];
3079 3080
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3081
			src_idx -= stride;
3082 3083
		}
	}
3084 3085

	return sg;
3086 3087
}

3088 3089 3090
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3091
{
3092
	const unsigned long n_pages = obj->base.size / PAGE_SIZE;
3093
	unsigned int size = intel_rotation_info_size(rot_info);
3094 3095
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3096 3097 3098
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3099
	struct scatterlist *sg;
3100
	int ret = -ENOMEM;
3101 3102

	/* Allocate a temporary list of source pages for random access. */
3103
	page_addr_list = drm_malloc_gfp(n_pages,
3104 3105
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3106 3107 3108 3109 3110 3111 3112 3113
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3114
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3115 3116 3117 3118 3119
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3120
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3121
		page_addr_list[i++] = dma_addr;
3122

3123
	GEM_BUG_ON(i != n_pages);
3124 3125 3126
	st->nents = 0;
	sg = st->sgl;

3127 3128 3129 3130
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3131 3132
	}

3133 3134
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3135 3136 3137 3138 3139 3140 3141 3142 3143 3144

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3145 3146 3147
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3148 3149
	return ERR_PTR(ret);
}
3150

3151
static noinline struct sg_table *
3152 3153 3154 3155
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3156
	struct scatterlist *sg, *iter;
3157
	unsigned int count = view->partial.size;
3158
	unsigned int offset;
3159 3160 3161 3162 3163 3164
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3165
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3166 3167 3168
	if (ret)
		goto err_sg_alloc;

3169
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3170 3171
	GEM_BUG_ON(!iter);

3172 3173
	sg = st->sgl;
	st->nents = 0;
3174 3175
	do {
		unsigned int len;
3176

3177 3178 3179 3180 3181 3182
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3183 3184

		st->nents++;
3185 3186 3187 3188 3189
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3190

3191 3192 3193 3194
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3195 3196 3197 3198 3199 3200 3201

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3202
static int
3203
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3204
{
3205
	int ret;
3206

3207 3208 3209 3210 3211 3212 3213
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3214 3215 3216
	switch (vma->ggtt_view.type) {
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3217 3218
		return 0;

3219
	case I915_GGTT_VIEW_ROTATED:
3220
		vma->pages =
3221 3222 3223 3224
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3225
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3226 3227 3228
		break;

	default:
3229 3230
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);
3231 3232
		return -EINVAL;
	}
3233

3234 3235
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3236 3237
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3238 3239
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3240
	}
3241
	return ret;
3242 3243
}

3244 3245
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3246 3247 3248 3249 3250 3251 3252 3253 3254 3255
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3280
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3281
	GEM_BUG_ON(drm_mm_node_allocated(node));
3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3323 3324
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3325 3326 3327 3328 3329 3330 3331 3332 3333
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3334
 *         must be #I915_GTT_PAGE_SIZE aligned
3335 3336 3337
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3338 3339 3340 3341 3342 3343
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3344 3345
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3362
	enum drm_mm_insert_mode mode;
3363
	u64 offset;
3364 3365 3366 3367 3368 3369 3370 3371 3372 3373
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3374
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3375
	GEM_BUG_ON(drm_mm_node_allocated(node));
3376 3377 3378 3379 3380 3381 3382

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3383 3384 3385 3386 3387
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3399 3400 3401
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3402 3403 3404
	if (err != -ENOSPC)
		return err;

3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
3434 3435 3436 3437 3438
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

3439 3440 3441
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
3442
}
3443 3444 3445

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
3446
#include "selftests/i915_gem_gtt.c"
3447
#endif