i915_gem_gtt.c 105.4 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

L
Laura Abbott 已提交
34 35
#include <asm/set_memory.h>

36 37
#include <drm/drmP.h>
#include <drm/i915_drm.h>
38

39
#include "i915_drv.h"
40
#include "i915_vgpu.h"
41 42
#include "i915_trace.h"
#include "intel_drv.h"
43
#include "intel_frontbuffer.h"
44

45 46
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
83 84 85
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

108 109 110
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

135 136
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
137
{
138
	bool has_full_ppgtt;
139
	bool has_full_48bit_ppgtt;
140

141 142 143
	if (!dev_priv->info.has_aliasing_ppgtt)
		return 0;

144 145
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
146

147
	if (intel_vgpu_active(dev_priv)) {
148
		/* GVT-g has no support for 32bit ppgtt */
149
		has_full_ppgtt = false;
150
		has_full_48bit_ppgtt = intel_vgpu_has_full_48bit_ppgtt(dev_priv);
151
	}
152

153 154 155 156
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
157
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
158 159 160 161 162
		return 0;

	if (enable_ppgtt == 1)
		return 1;

163
	if (enable_ppgtt == 2 && has_full_ppgtt)
164 165
		return 2;

166 167 168
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

169
	/* Disable ppgtt on SNB if VT-d is on. */
170
	if (IS_GEN6(dev_priv) && intel_vtd_active()) {
171
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
172
		return 0;
173 174
	}

175
	/* Early VLV doesn't have this */
176
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
177 178 179 180
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

181
	if (HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
182 183 184 185 186 187 188
		if (has_full_48bit_ppgtt)
			return 3;

		if (has_full_ppgtt)
			return 2;
	}

189
	return 1;
190 191
}

192 193 194
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
195
{
196 197 198
	u32 pte_flags;
	int ret;

199 200 201 202 203 204
	if (!(vma->flags & I915_VMA_LOCAL_BIND)) {
		ret = vma->vm->allocate_va_range(vma->vm, vma->node.start,
						 vma->size);
		if (ret)
			return ret;
	}
205 206

	/* Currently applicable only to VLV */
207
	pte_flags = 0;
208 209 210
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

211
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
212 213

	return 0;
214 215 216 217
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
218
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
219
}
220

221 222 223 224 225 226
static int ppgtt_set_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->pages);

	vma->pages = vma->obj->mm.pages;

227 228
	vma->page_sizes = vma->obj->mm.page_sizes;

229 230 231 232 233 234 235 236 237 238 239 240
	return 0;
}

static void clear_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(!vma->pages);

	if (vma->pages != vma->obj->mm.pages) {
		sg_free_table(vma->pages);
		kfree(vma->pages);
	}
	vma->pages = NULL;
241 242

	memset(&vma->page_sizes, 0, sizeof(vma->page_sizes));
243 244
}

245
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
246
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
247
{
248
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
249
	pte |= addr;
250 251 252

	switch (level) {
	case I915_CACHE_NONE:
253
		pte |= PPAT_UNCACHED;
254 255
		break;
	case I915_CACHE_WT:
256
		pte |= PPAT_DISPLAY_ELLC;
257 258
		break;
	default:
259
		pte |= PPAT_CACHED;
260 261 262
		break;
	}

B
Ben Widawsky 已提交
263 264 265
	return pte;
}

266 267
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
268
{
269
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
270 271
	pde |= addr;
	if (level != I915_CACHE_NONE)
272
		pde |= PPAT_CACHED_PDE;
B
Ben Widawsky 已提交
273
	else
274
		pde |= PPAT_UNCACHED;
B
Ben Widawsky 已提交
275 276 277
	return pde;
}

278 279 280
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

281 282
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
283
				 u32 unused)
284
{
285
	gen6_pte_t pte = GEN6_PTE_VALID;
286
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
287 288

	switch (level) {
289 290 291 292 293 294 295 296
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
297
		MISSING_CASE(level);
298 299 300 301 302
	}

	return pte;
}

303 304
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
305
				 u32 unused)
306
{
307
	gen6_pte_t pte = GEN6_PTE_VALID;
308 309 310 311 312
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
313 314 315 316 317
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
318
		pte |= GEN6_PTE_UNCACHED;
319 320
		break;
	default:
321
		MISSING_CASE(level);
322 323
	}

324 325 326
	return pte;
}

327 328
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
329
				 u32 flags)
330
{
331
	gen6_pte_t pte = GEN6_PTE_VALID;
332 333
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

334 335
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
336 337 338 339 340 341 342

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

343 344
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
345
				 u32 unused)
346
{
347
	gen6_pte_t pte = GEN6_PTE_VALID;
348
	pte |= HSW_PTE_ADDR_ENCODE(addr);
349 350

	if (level != I915_CACHE_NONE)
351
		pte |= HSW_WB_LLC_AGE3;
352 353 354 355

	return pte;
}

356 357
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
358
				  u32 unused)
359
{
360
	gen6_pte_t pte = GEN6_PTE_VALID;
361 362
	pte |= HSW_PTE_ADDR_ENCODE(addr);

363 364 365 366
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
367
		pte |= HSW_WT_ELLC_LLC_AGE3;
368 369
		break;
	default:
370
		pte |= HSW_WB_ELLC_LLC_AGE3;
371 372
		break;
	}
373 374 375 376

	return pte;
}

377
static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
378
{
379
	struct pagevec *pvec = &vm->free_pages;
380
	struct pagevec stash;
381

382 383
	if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
		i915_gem_shrink_all(vm->i915);
384

385 386 387 388 389 390 391 392 393 394 395 396 397 398
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

	if (!vm->pt_kmap_wc)
		return alloc_page(gfp);

	/* A placeholder for a specific mutex to guard the WC stash */
	lockdep_assert_held(&vm->i915->drm.struct_mutex);

	/* Look in our global stash of WC pages... */
	pvec = &vm->i915->mm.wc_stash;
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

399 400 401 402 403 404 405 406 407
	/*
	 * Otherwise batch allocate pages to amoritize cost of set_pages_wc.
	 *
	 * We have to be careful as page allocation may trigger the shrinker
	 * (via direct reclaim) which will fill up the WC stash underneath us.
	 * So we add our WB pages into a temporary pvec on the stack and merge
	 * them into the WC stash after all the allocations are complete.
	 */
	pagevec_init(&stash);
408 409
	do {
		struct page *page;
410

411 412 413 414
		page = alloc_page(gfp);
		if (unlikely(!page))
			break;

415 416
		stash.pages[stash.nr++] = page;
	} while (stash.nr < pagevec_space(pvec));
417

418 419 420
	if (stash.nr) {
		int nr = min_t(int, stash.nr, pagevec_space(pvec));
		struct page **pages = stash.pages + stash.nr - nr;
421

422 423 424 425 426 427 428 429 430
		if (nr && !set_pages_array_wc(pages, nr)) {
			memcpy(pvec->pages + pvec->nr,
			       pages, sizeof(pages[0]) * nr);
			pvec->nr += nr;
			stash.nr -= nr;
		}

		pagevec_release(&stash);
	}
431

432
	return likely(pvec->nr) ? pvec->pages[--pvec->nr] : NULL;
433 434
}

435 436
static void vm_free_pages_release(struct i915_address_space *vm,
				  bool immediate)
437
{
438 439 440
	struct pagevec *pvec = &vm->free_pages;

	GEM_BUG_ON(!pagevec_count(pvec));
441

442 443 444 445 446 447
	if (vm->pt_kmap_wc) {
		struct pagevec *stash = &vm->i915->mm.wc_stash;

		/* When we use WC, first fill up the global stash and then
		 * only if full immediately free the overflow.
		 */
448

449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
		lockdep_assert_held(&vm->i915->drm.struct_mutex);
		if (pagevec_space(stash)) {
			do {
				stash->pages[stash->nr++] =
					pvec->pages[--pvec->nr];
				if (!pvec->nr)
					return;
			} while (pagevec_space(stash));

			/* As we have made some room in the VM's free_pages,
			 * we can wait for it to fill again. Unless we are
			 * inside i915_address_space_fini() and must
			 * immediately release the pages!
			 */
			if (!immediate)
				return;
		}

		set_pages_array_wb(pvec->pages, pvec->nr);
	}

	__pagevec_release(pvec);
471 472 473 474
}

static void vm_free_page(struct i915_address_space *vm, struct page *page)
{
475 476 477 478 479 480 481 482
	/*
	 * On !llc, we need to change the pages back to WB. We only do so
	 * in bulk, so we rarely need to change the page attributes here,
	 * but doing so requires a stop_machine() from deep inside arch/x86/mm.
	 * To make detection of the possible sleep more likely, use an
	 * unconditional might_sleep() for everybody.
	 */
	might_sleep();
483
	if (!pagevec_add(&vm->free_pages, page))
484
		vm_free_pages_release(vm, false);
485
}
486

487 488 489 490 491 492 493
static int __setup_page_dma(struct i915_address_space *vm,
			    struct i915_page_dma *p,
			    gfp_t gfp)
{
	p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
	if (unlikely(!p->page))
		return -ENOMEM;
494

495 496 497 498 499
	p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
		vm_free_page(vm, p->page);
		return -ENOMEM;
500
	}
501 502

	return 0;
503 504
}

505
static int setup_page_dma(struct i915_address_space *vm,
506
			  struct i915_page_dma *p)
507
{
508
	return __setup_page_dma(vm, p, I915_GFP_DMA);
509 510
}

511
static void cleanup_page_dma(struct i915_address_space *vm,
512
			     struct i915_page_dma *p)
513
{
514 515
	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	vm_free_page(vm, p->page);
516 517
}

518
#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
519

520 521 522 523
#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
524

525 526 527
static void fill_page_dma(struct i915_address_space *vm,
			  struct i915_page_dma *p,
			  const u64 val)
528
{
529
	u64 * const vaddr = kmap_atomic(p->page);
530

531
	memset64(vaddr, val, PAGE_SIZE / sizeof(val));
532

533
	kunmap_atomic(vaddr);
534 535
}

536 537 538
static void fill_page_dma_32(struct i915_address_space *vm,
			     struct i915_page_dma *p,
			     const u32 v)
539
{
540
	fill_page_dma(vm, p, (u64)v << 32 | v);
541 542
}

543
static int
544
setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
545
{
546
	unsigned long size;
547

548 549 550 551 552 553 554 555 556 557 558 559
	/*
	 * In order to utilize 64K pages for an object with a size < 2M, we will
	 * need to support a 64K scratch page, given that every 16th entry for a
	 * page-table operating in 64K mode must point to a properly aligned 64K
	 * region, including any PTEs which happen to point to scratch.
	 *
	 * This is only relevant for the 48b PPGTT where we support
	 * huge-gtt-pages, see also i915_vma_insert().
	 *
	 * TODO: we should really consider write-protecting the scratch-page and
	 * sharing between ppgtt
	 */
560
	size = I915_GTT_PAGE_SIZE_4K;
561 562
	if (i915_vm_is_48bit(vm) &&
	    HAS_PAGE_SIZES(vm->i915, I915_GTT_PAGE_SIZE_64K)) {
563 564
		size = I915_GTT_PAGE_SIZE_64K;
		gfp |= __GFP_NOWARN;
565
	}
566 567 568 569 570 571
	gfp |= __GFP_ZERO | __GFP_RETRY_MAYFAIL;

	do {
		int order = get_order(size);
		struct page *page;
		dma_addr_t addr;
572

573
		page = alloc_pages(gfp, order);
574
		if (unlikely(!page))
575
			goto skip;
576

577
		addr = dma_map_page(vm->dma, page, 0, size,
578
				    PCI_DMA_BIDIRECTIONAL);
579 580
		if (unlikely(dma_mapping_error(vm->dma, addr)))
			goto free_page;
581

582 583
		if (unlikely(!IS_ALIGNED(addr, size)))
			goto unmap_page;
584

585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
		vm->scratch_page.page = page;
		vm->scratch_page.daddr = addr;
		vm->scratch_page.order = order;
		return 0;

unmap_page:
		dma_unmap_page(vm->dma, addr, size, PCI_DMA_BIDIRECTIONAL);
free_page:
		__free_pages(page, order);
skip:
		if (size == I915_GTT_PAGE_SIZE_4K)
			return -ENOMEM;

		size = I915_GTT_PAGE_SIZE_4K;
		gfp &= ~__GFP_NOWARN;
	} while (1);
601 602
}

603
static void cleanup_scratch_page(struct i915_address_space *vm)
604
{
605 606
	struct i915_page_dma *p = &vm->scratch_page;

607 608 609
	dma_unmap_page(vm->dma, p->daddr, BIT(p->order) << PAGE_SHIFT,
		       PCI_DMA_BIDIRECTIONAL);
	__free_pages(p->page, p->order);
610 611
}

612
static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
613
{
614
	struct i915_page_table *pt;
615

616 617
	pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pt))
618 619
		return ERR_PTR(-ENOMEM);

620 621 622 623
	if (unlikely(setup_px(vm, pt))) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}
624

625
	pt->used_ptes = 0;
626 627 628
	return pt;
}

629
static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
630
{
631
	cleanup_px(vm, pt);
632 633 634 635 636 637
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
638 639
	fill_px(vm, pt,
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
640 641 642 643 644
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
645 646
	fill32_px(vm, pt,
		  vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
647 648
}

649
static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
650
{
651
	struct i915_page_directory *pd;
652

653 654
	pd = kzalloc(sizeof(*pd), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pd))
655 656
		return ERR_PTR(-ENOMEM);

657 658 659 660
	if (unlikely(setup_px(vm, pd))) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}
661

662
	pd->used_pdes = 0;
663 664 665
	return pd;
}

666
static void free_pd(struct i915_address_space *vm,
667
		    struct i915_page_directory *pd)
668
{
669 670
	cleanup_px(vm, pd);
	kfree(pd);
671 672 673 674 675
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
676
	unsigned int i;
677

678 679 680 681
	fill_px(vm, pd,
		gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
	for (i = 0; i < I915_PDES; i++)
		pd->page_table[i] = vm->scratch_pt;
682 683
}

684
static int __pdp_init(struct i915_address_space *vm,
685 686
		      struct i915_page_directory_pointer *pdp)
{
687
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
688
	unsigned int i;
689

690
	pdp->page_directory = kmalloc_array(pdpes, sizeof(*pdp->page_directory),
691 692
					    GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pdp->page_directory))
693 694
		return -ENOMEM;

695 696 697
	for (i = 0; i < pdpes; i++)
		pdp->page_directory[i] = vm->scratch_pd;

698 699 700 701 702 703 704 705 706
	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

707 708 709 710 711
static inline bool use_4lvl(const struct i915_address_space *vm)
{
	return i915_vm_is_48bit(vm);
}

712 713
static struct i915_page_directory_pointer *
alloc_pdp(struct i915_address_space *vm)
714 715 716 717
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

718
	WARN_ON(!use_4lvl(vm));
719 720 721 722 723

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

724
	ret = __pdp_init(vm, pdp);
725 726 727
	if (ret)
		goto fail_bitmap;

728
	ret = setup_px(vm, pdp);
729 730 731 732 733 734 735 736 737 738 739 740 741
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

742
static void free_pdp(struct i915_address_space *vm,
743 744 745
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
746 747 748 749 750 751

	if (!use_4lvl(vm))
		return;

	cleanup_px(vm, pdp);
	kfree(pdp);
752 753
}

754 755 756 757 758 759 760
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

761
	fill_px(vm, pdp, scratch_pdpe);
762 763 764 765 766
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
767
	unsigned int i;
768

769 770 771 772
	fill_px(vm, pml4,
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC));
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++)
		pml4->pdps[i] = vm->scratch_pdp;
773 774
}

775
/* Broadwell Page Directory Pointer Descriptors */
776
static int gen8_write_pdp(struct drm_i915_gem_request *req,
777 778
			  unsigned entry,
			  dma_addr_t addr)
779
{
780
	struct intel_engine_cs *engine = req->engine;
781
	u32 *cs;
782 783 784

	BUG_ON(entry >= 4);

785 786 787
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
788

789 790 791 792 793 794 795
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
796 797 798 799

	return 0;
}

800 801
static int gen8_mm_switch_3lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
802
{
803
	int i, ret;
804

805
	for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
806 807
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

808
		ret = gen8_write_pdp(req, i, pd_daddr);
809 810
		if (ret)
			return ret;
811
	}
B
Ben Widawsky 已提交
812

813
	return 0;
814 815
}

816 817
static int gen8_mm_switch_4lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
818 819 820 821
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

822 823 824 825 826 827 828
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
829
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
830 831
}

832 833 834 835
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
836
				struct i915_page_table *pt,
837
				u64 start, u64 length)
838
{
839
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
840 841
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
842 843 844
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
845

846
	GEM_BUG_ON(num_entries > pt->used_ptes);
M
Mika Kuoppala 已提交
847

848 849 850
	pt->used_ptes -= num_entries;
	if (!pt->used_ptes)
		return true;
851

852
	vaddr = kmap_atomic_px(pt);
M
Mika Kuoppala 已提交
853
	while (pte < pte_end)
854
		vaddr[pte++] = scratch_pte;
855
	kunmap_atomic(vaddr);
856 857

	return false;
858
}
859

860 861 862 863 864 865 866 867 868 869 870 871 872 873
static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       struct i915_page_table *pt,
			       unsigned int pde)
{
	gen8_pde_t *vaddr;

	pd->page_table[pde] = pt;

	vaddr = kmap_atomic_px(pd);
	vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

874
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
875
				struct i915_page_directory *pd,
876
				u64 start, u64 length)
877 878
{
	struct i915_page_table *pt;
879
	u32 pde;
880 881

	gen8_for_each_pde(pt, pd, start, length, pde) {
882 883
		GEM_BUG_ON(pt == vm->scratch_pt);

884 885
		if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
			continue;
886

887
		gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
888
		GEM_BUG_ON(!pd->used_pdes);
889
		pd->used_pdes--;
890 891

		free_pt(vm, pt);
892 893
	}

894 895
	return !pd->used_pdes;
}
896

897 898 899 900 901 902 903 904
static void gen8_ppgtt_set_pdpe(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				struct i915_page_directory *pd,
				unsigned int pdpe)
{
	gen8_ppgtt_pdpe_t *vaddr;

	pdp->page_directory[pdpe] = pd;
905
	if (!use_4lvl(vm))
906 907 908 909 910
		return;

	vaddr = kmap_atomic_px(pdp);
	vaddr[pdpe] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
911
}
912

913 914 915 916
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
917
				 struct i915_page_directory_pointer *pdp,
918
				 u64 start, u64 length)
919 920
{
	struct i915_page_directory *pd;
921
	unsigned int pdpe;
922

923
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
924 925
		GEM_BUG_ON(pd == vm->scratch_pd);

926 927
		if (!gen8_ppgtt_clear_pd(vm, pd, start, length))
			continue;
928

929
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
930
		GEM_BUG_ON(!pdp->used_pdpes);
931
		pdp->used_pdpes--;
932

933 934
		free_pd(vm, pd);
	}
935

936
	return !pdp->used_pdpes;
937
}
938

939 940 941 942 943 944
static void gen8_ppgtt_clear_3lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
{
	gen8_ppgtt_clear_pdp(vm, &i915_vm_to_ppgtt(vm)->pdp, start, length);
}

945 946 947 948 949 950 951 952 953 954 955 956 957
static void gen8_ppgtt_set_pml4e(struct i915_pml4 *pml4,
				 struct i915_page_directory_pointer *pdp,
				 unsigned int pml4e)
{
	gen8_ppgtt_pml4e_t *vaddr;

	pml4->pdps[pml4e] = pdp;

	vaddr = kmap_atomic_px(pml4);
	vaddr[pml4e] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

958 959 960 961
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
962 963
static void gen8_ppgtt_clear_4lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
964
{
965 966
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
967
	struct i915_page_directory_pointer *pdp;
968
	unsigned int pml4e;
969

970
	GEM_BUG_ON(!use_4lvl(vm));
971

972
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
973 974
		GEM_BUG_ON(pdp == vm->scratch_pdp);

975 976
		if (!gen8_ppgtt_clear_pdp(vm, pdp, start, length))
			continue;
977

978 979 980
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);

		free_pdp(vm, pdp);
981 982 983
	}
}

984
static inline struct sgt_dma {
985 986
	struct scatterlist *sg;
	dma_addr_t dma, max;
987 988 989 990 991
} sgt_dma(struct i915_vma *vma) {
	struct scatterlist *sg = vma->pages->sgl;
	dma_addr_t addr = sg_dma_address(sg);
	return (struct sgt_dma) { sg, addr, addr + sg->length };
}
992

993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
struct gen8_insert_pte {
	u16 pml4e;
	u16 pdpe;
	u16 pde;
	u16 pte;
};

static __always_inline struct gen8_insert_pte gen8_insert_pte(u64 start)
{
	return (struct gen8_insert_pte) {
		 gen8_pml4e_index(start),
		 gen8_pdpe_index(start),
		 gen8_pde_index(start),
		 gen8_pte_index(start),
	};
}

1010 1011
static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
1012
			      struct i915_page_directory_pointer *pdp,
1013
			      struct sgt_dma *iter,
1014
			      struct gen8_insert_pte *idx,
1015 1016
			      enum i915_cache_level cache_level)
{
1017 1018 1019 1020
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
1021

1022
	GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
1023 1024
	pd = pdp->page_directory[idx->pdpe];
	vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
1025
	do {
1026 1027
		vaddr[idx->pte] = pte_encode | iter->dma;

1028 1029 1030 1031 1032 1033 1034
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
1035

1036 1037
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
1038
		}
1039

1040 1041 1042 1043 1044 1045
		if (++idx->pte == GEN8_PTES) {
			idx->pte = 0;

			if (++idx->pde == I915_PDES) {
				idx->pde = 0;

1046
				/* Limited by sg length for 3lvl */
1047 1048
				if (++idx->pdpe == GEN8_PML4ES_PER_PML4) {
					idx->pdpe = 0;
1049
					ret = true;
1050
					break;
1051 1052
				}

1053
				GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
1054
				pd = pdp->page_directory[idx->pdpe];
1055
			}
1056

1057
			kunmap_atomic(vaddr);
1058
			vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
1059
		}
1060
	} while (1);
1061
	kunmap_atomic(vaddr);
1062

1063
	return ret;
1064 1065
}

1066
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
1067
				   struct i915_vma *vma,
1068 1069
				   enum i915_cache_level cache_level,
				   u32 unused)
1070
{
1071
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1072
	struct sgt_dma iter = sgt_dma(vma);
1073
	struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
1074

1075 1076
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter, &idx,
				      cache_level);
1077 1078

	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
1079
}
1080

1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
static void gen8_ppgtt_insert_huge_entries(struct i915_vma *vma,
					   struct i915_page_directory_pointer **pdps,
					   struct sgt_dma *iter,
					   enum i915_cache_level cache_level)
{
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	u64 start = vma->node.start;
	dma_addr_t rem = iter->sg->length;

	do {
		struct gen8_insert_pte idx = gen8_insert_pte(start);
		struct i915_page_directory_pointer *pdp = pdps[idx.pml4e];
		struct i915_page_directory *pd = pdp->page_directory[idx.pdpe];
		unsigned int page_size;
1095
		bool maybe_64K = false;
1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
		gen8_pte_t encode = pte_encode;
		gen8_pte_t *vaddr;
		u16 index, max;

		if (vma->page_sizes.sg & I915_GTT_PAGE_SIZE_2M &&
		    IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_2M) &&
		    rem >= I915_GTT_PAGE_SIZE_2M && !idx.pte) {
			index = idx.pde;
			max = I915_PDES;
			page_size = I915_GTT_PAGE_SIZE_2M;

			encode |= GEN8_PDE_PS_2M;

			vaddr = kmap_atomic_px(pd);
		} else {
			struct i915_page_table *pt = pd->page_table[idx.pde];

			index = idx.pte;
			max = GEN8_PTES;
			page_size = I915_GTT_PAGE_SIZE;

1117 1118 1119 1120 1121 1122 1123
			if (!index &&
			    vma->page_sizes.sg & I915_GTT_PAGE_SIZE_64K &&
			    IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
			    (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
			     rem >= (max - index) << PAGE_SHIFT))
				maybe_64K = true;

1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
			vaddr = kmap_atomic_px(pt);
		}

		do {
			GEM_BUG_ON(iter->sg->length < page_size);
			vaddr[index++] = encode | iter->dma;

			start += page_size;
			iter->dma += page_size;
			rem -= page_size;
			if (iter->dma >= iter->max) {
				iter->sg = __sg_next(iter->sg);
				if (!iter->sg)
					break;

				rem = iter->sg->length;
				iter->dma = sg_dma_address(iter->sg);
				iter->max = iter->dma + rem;

1143 1144 1145 1146 1147 1148
				if (maybe_64K && index < max &&
				    !(IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
				      (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
				       rem >= (max - index) << PAGE_SHIFT)))
					maybe_64K = false;

1149 1150 1151 1152 1153 1154
				if (unlikely(!IS_ALIGNED(iter->dma, page_size)))
					break;
			}
		} while (rem >= page_size && index < max);

		kunmap_atomic(vaddr);
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170

		/*
		 * Is it safe to mark the 2M block as 64K? -- Either we have
		 * filled whole page-table with 64K entries, or filled part of
		 * it and have reached the end of the sg table and we have
		 * enough padding.
		 */
		if (maybe_64K &&
		    (index == max ||
		     (i915_vm_has_scratch_64K(vma->vm) &&
		      !iter->sg && IS_ALIGNED(vma->node.start +
					      vma->node.size,
					      I915_GTT_PAGE_SIZE_2M)))) {
			vaddr = kmap_atomic_px(pd);
			vaddr[idx.pde] |= GEN8_PDE_IPS_64K;
			kunmap_atomic(vaddr);
1171
			page_size = I915_GTT_PAGE_SIZE_64K;
1172
		}
1173 1174

		vma->page_sizes.gtt |= page_size;
1175 1176 1177
	} while (iter->sg);
}

1178
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
1179
				   struct i915_vma *vma,
1180 1181 1182 1183
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1184
	struct sgt_dma iter = sgt_dma(vma);
1185
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
1186

1187 1188 1189 1190 1191 1192 1193 1194
	if (vma->page_sizes.sg > I915_GTT_PAGE_SIZE) {
		gen8_ppgtt_insert_huge_entries(vma, pdps, &iter, cache_level);
	} else {
		struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);

		while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++],
						     &iter, &idx, cache_level))
			GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
1195 1196

		vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
1197
	}
1198 1199
}

1200
static void gen8_free_page_tables(struct i915_address_space *vm,
1201
				  struct i915_page_directory *pd)
1202 1203 1204
{
	int i;

1205
	if (!px_page(pd))
1206 1207
		return;

1208 1209 1210
	for (i = 0; i < I915_PDES; i++) {
		if (pd->page_table[i] != vm->scratch_pt)
			free_pt(vm, pd->page_table[i]);
1211
	}
B
Ben Widawsky 已提交
1212 1213
}

1214 1215
static int gen8_init_scratch(struct i915_address_space *vm)
{
1216
	int ret;
1217

1218
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1219 1220
	if (ret)
		return ret;
1221

1222
	vm->scratch_pt = alloc_pt(vm);
1223
	if (IS_ERR(vm->scratch_pt)) {
1224 1225
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
1226 1227
	}

1228
	vm->scratch_pd = alloc_pd(vm);
1229
	if (IS_ERR(vm->scratch_pd)) {
1230 1231
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
1232 1233
	}

1234
	if (use_4lvl(vm)) {
1235
		vm->scratch_pdp = alloc_pdp(vm);
1236
		if (IS_ERR(vm->scratch_pdp)) {
1237 1238
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
1239 1240 1241
		}
	}

1242 1243
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
1244
	if (use_4lvl(vm))
1245
		gen8_initialize_pdp(vm, vm->scratch_pdp);
1246 1247

	return 0;
1248 1249

free_pd:
1250
	free_pd(vm, vm->scratch_pd);
1251
free_pt:
1252
	free_pt(vm, vm->scratch_pt);
1253
free_scratch_page:
1254
	cleanup_scratch_page(vm);
1255 1256

	return ret;
1257 1258
}

1259 1260
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
1261 1262
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1263 1264 1265
	enum vgt_g2v_type msg;
	int i;

1266 1267
	if (use_4lvl(vm)) {
		const u64 daddr = px_dma(&ppgtt->pml4);
1268

1269 1270
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1271 1272 1273 1274

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
1275
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
1276
			const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
1277

1278 1279
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1291 1292
static void gen8_free_scratch(struct i915_address_space *vm)
{
1293
	if (use_4lvl(vm))
1294 1295 1296 1297
		free_pdp(vm, vm->scratch_pdp);
	free_pd(vm, vm->scratch_pd);
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1298 1299
}

1300
static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
1301
				    struct i915_page_directory_pointer *pdp)
1302
{
1303
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
1304 1305
	int i;

1306
	for (i = 0; i < pdpes; i++) {
1307
		if (pdp->page_directory[i] == vm->scratch_pd)
1308 1309
			continue;

1310 1311
		gen8_free_page_tables(vm, pdp->page_directory[i]);
		free_pd(vm, pdp->page_directory[i]);
1312
	}
1313

1314
	free_pdp(vm, pdp);
1315 1316 1317 1318 1319 1320
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

1321 1322
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++) {
		if (ppgtt->pml4.pdps[i] == ppgtt->base.scratch_pdp)
1323 1324
			continue;

1325
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
1326 1327
	}

1328
	cleanup_px(&ppgtt->base, &ppgtt->pml4);
1329 1330 1331 1332
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1333
	struct drm_i915_private *dev_priv = vm->i915;
1334
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1335

1336
	if (intel_vgpu_active(dev_priv))
1337 1338
		gen8_ppgtt_notify_vgt(ppgtt, false);

1339
	if (use_4lvl(vm))
1340
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1341 1342
	else
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
1343

1344
	gen8_free_scratch(vm);
1345 1346
}

1347 1348 1349
static int gen8_ppgtt_alloc_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       u64 start, u64 length)
1350
{
1351
	struct i915_page_table *pt;
1352
	u64 from = start;
1353
	unsigned int pde;
1354

1355
	gen8_for_each_pde(pt, pd, start, length, pde) {
1356 1357
		int count = gen8_pte_count(start, length);

1358
		if (pt == vm->scratch_pt) {
1359 1360
			pd->used_pdes++;

1361
			pt = alloc_pt(vm);
1362 1363
			if (IS_ERR(pt)) {
				pd->used_pdes--;
1364
				goto unwind;
1365
			}
1366

1367
			if (count < GEN8_PTES || intel_vgpu_active(vm->i915))
1368
				gen8_initialize_pt(vm, pt);
1369 1370

			gen8_ppgtt_set_pde(vm, pd, pt, pde);
1371
			GEM_BUG_ON(pd->used_pdes > I915_PDES);
1372
		}
1373

1374
		pt->used_ptes += count;
1375
	}
1376
	return 0;
1377

1378 1379
unwind:
	gen8_ppgtt_clear_pd(vm, pd, from, start - from);
B
Ben Widawsky 已提交
1380
	return -ENOMEM;
1381 1382
}

1383 1384 1385
static int gen8_ppgtt_alloc_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				u64 start, u64 length)
1386
{
1387
	struct i915_page_directory *pd;
1388 1389
	u64 from = start;
	unsigned int pdpe;
1390 1391
	int ret;

1392
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1393
		if (pd == vm->scratch_pd) {
1394 1395
			pdp->used_pdpes++;

1396
			pd = alloc_pd(vm);
1397 1398
			if (IS_ERR(pd)) {
				pdp->used_pdpes--;
1399
				goto unwind;
1400
			}
1401

1402
			gen8_initialize_pd(vm, pd);
1403
			gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
1404
			GEM_BUG_ON(pdp->used_pdpes > i915_pdpes_per_pdp(vm));
1405 1406

			mark_tlbs_dirty(i915_vm_to_ppgtt(vm));
1407 1408 1409
		}

		ret = gen8_ppgtt_alloc_pd(vm, pd, start, length);
1410 1411
		if (unlikely(ret))
			goto unwind_pd;
1412
	}
1413

B
Ben Widawsky 已提交
1414
	return 0;
1415

1416 1417 1418 1419 1420 1421 1422
unwind_pd:
	if (!pd->used_pdes) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		GEM_BUG_ON(!pdp->used_pdpes);
		pdp->used_pdpes--;
		free_pd(vm, pd);
	}
1423 1424 1425
unwind:
	gen8_ppgtt_clear_pdp(vm, pdp, from, start - from);
	return -ENOMEM;
1426 1427
}

1428 1429
static int gen8_ppgtt_alloc_3lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
1430
{
1431 1432 1433
	return gen8_ppgtt_alloc_pdp(vm,
				    &i915_vm_to_ppgtt(vm)->pdp, start, length);
}
1434

1435 1436 1437 1438 1439 1440 1441 1442 1443
static int gen8_ppgtt_alloc_4lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
	struct i915_page_directory_pointer *pdp;
	u64 from = start;
	u32 pml4e;
	int ret;
1444

1445
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1446 1447 1448 1449
		if (pml4->pdps[pml4e] == vm->scratch_pdp) {
			pdp = alloc_pdp(vm);
			if (IS_ERR(pdp))
				goto unwind;
1450

1451 1452 1453
			gen8_initialize_pdp(vm, pdp);
			gen8_ppgtt_set_pml4e(pml4, pdp, pml4e);
		}
1454

1455
		ret = gen8_ppgtt_alloc_pdp(vm, pdp, start, length);
1456 1457
		if (unlikely(ret))
			goto unwind_pdp;
1458 1459 1460 1461
	}

	return 0;

1462 1463 1464 1465 1466
unwind_pdp:
	if (!pdp->used_pdpes) {
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
		free_pdp(vm, pdp);
	}
1467 1468 1469
unwind:
	gen8_ppgtt_clear_4lvl(vm, from, start - from);
	return -ENOMEM;
1470 1471
}

1472 1473
static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
1474
			  u64 start, u64 length,
1475 1476 1477
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
1478
	struct i915_address_space *vm = &ppgtt->base;
1479
	struct i915_page_directory *pd;
1480
	u32 pdpe;
1481

1482
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1483
		struct i915_page_table *pt;
1484 1485 1486
		u64 pd_len = length;
		u64 pd_start = start;
		u32 pde;
1487

1488
		if (pdp->page_directory[pdpe] == ppgtt->base.scratch_pd)
1489 1490 1491
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1492
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1493
			u32 pte;
1494 1495
			gen8_pte_t *pt_vaddr;

1496
			if (pd->page_table[pde] == ppgtt->base.scratch_pt)
1497 1498
				continue;

1499
			pt_vaddr = kmap_atomic_px(pt);
1500
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
1501 1502 1503
				u64 va = (pdpe << GEN8_PDPE_SHIFT |
					  pde << GEN8_PDE_SHIFT |
					  pte << GEN8_PTE_SHIFT);
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1530 1531
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1532
	u64 start = 0, length = ppgtt->base.total;
1533

1534
	if (use_4lvl(vm)) {
1535
		u64 pml4e;
1536 1537 1538
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1539
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1540
			if (pml4->pdps[pml4e] == ppgtt->base.scratch_pdp)
1541 1542 1543
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
1544
			gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
1545
		}
1546 1547
	} else {
		gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
1548 1549 1550
	}
}

1551
static int gen8_preallocate_top_level_pdp(struct i915_hw_ppgtt *ppgtt)
1552
{
1553 1554 1555 1556 1557 1558
	struct i915_address_space *vm = &ppgtt->base;
	struct i915_page_directory_pointer *pdp = &ppgtt->pdp;
	struct i915_page_directory *pd;
	u64 start = 0, length = ppgtt->base.total;
	u64 from = start;
	unsigned int pdpe;
1559

1560 1561 1562 1563
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		pd = alloc_pd(vm);
		if (IS_ERR(pd))
			goto unwind;
1564

1565 1566 1567 1568
		gen8_initialize_pd(vm, pd);
		gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
		pdp->used_pdpes++;
	}
1569

1570 1571
	pdp->used_pdpes++; /* never remove */
	return 0;
1572

1573 1574 1575 1576 1577 1578 1579 1580
unwind:
	start -= from;
	gen8_for_each_pdpe(pd, pdp, from, start, pdpe) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		free_pd(vm, pd);
	}
	pdp->used_pdpes = 0;
	return -ENOMEM;
1581 1582
}

1583
/*
1584 1585 1586 1587
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1588
 *
1589
 */
1590
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1591
{
1592 1593
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1594
	int ret;
1595

1596 1597 1598 1599
	ppgtt->base.total = USES_FULL_48BIT_PPGTT(dev_priv) ?
		1ULL << 48 :
		1ULL << 32;

1600 1601 1602 1603 1604 1605
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
		ppgtt->base.pt_kmap_wc = true;

1606 1607 1608 1609 1610 1611
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret) {
		ppgtt->base.total = 0;
		return ret;
	}

1612
	if (use_4lvl(vm)) {
1613
		ret = setup_px(&ppgtt->base, &ppgtt->pml4);
1614 1615
		if (ret)
			goto free_scratch;
1616

1617 1618
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1619
		ppgtt->switch_mm = gen8_mm_switch_4lvl;
1620
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_4lvl;
1621
		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1622
		ppgtt->base.clear_range = gen8_ppgtt_clear_4lvl;
1623
	} else {
1624
		ret = __pdp_init(&ppgtt->base, &ppgtt->pdp);
1625 1626 1627
		if (ret)
			goto free_scratch;

1628
		if (intel_vgpu_active(dev_priv)) {
1629 1630 1631
			ret = gen8_preallocate_top_level_pdp(ppgtt);
			if (ret) {
				__pdp_fini(&ppgtt->pdp);
1632
				goto free_scratch;
1633
			}
1634
		}
1635

1636
		ppgtt->switch_mm = gen8_mm_switch_3lvl;
1637
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_3lvl;
1638
		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1639
		ppgtt->base.clear_range = gen8_ppgtt_clear_3lvl;
1640
	}
1641

1642
	if (intel_vgpu_active(dev_priv))
1643 1644
		gen8_ppgtt_notify_vgt(ppgtt, true);

1645 1646 1647
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1648 1649
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
1650 1651
	ppgtt->debug_dump = gen8_dump_ppgtt;

1652
	return 0;
1653 1654 1655 1656

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1657 1658
}

B
Ben Widawsky 已提交
1659 1660 1661
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1662
	struct i915_page_table *unused;
1663
	gen6_pte_t scratch_pte;
1664 1665
	u32 pd_entry, pte, pde;
	u32 start = 0, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1666

1667
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1668
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1669

1670
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1671
		u32 expected;
1672
		gen6_pte_t *pt_vaddr;
1673
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1674
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1675 1676 1677 1678 1679 1680 1681 1682 1683
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1684
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
1685

1686
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1687
			unsigned long va =
1688
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1707
		kunmap_atomic(pt_vaddr);
B
Ben Widawsky 已提交
1708 1709 1710
	}
}

1711
/* Write pde (index) from the page directory @pd to the page table @pt */
C
Chris Wilson 已提交
1712 1713 1714
static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
				  const unsigned int pde,
				  const struct i915_page_table *pt)
B
Ben Widawsky 已提交
1715
{
1716
	/* Caller needs to make sure the write completes if necessary */
C
Chris Wilson 已提交
1717 1718
	writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
		       ppgtt->pd_addr + pde);
1719
}
B
Ben Widawsky 已提交
1720

1721 1722
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
C
Chris Wilson 已提交
1723
static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
1724
				  u32 start, u32 length)
1725
{
1726
	struct i915_page_table *pt;
C
Chris Wilson 已提交
1727
	unsigned int pde;
1728

C
Chris Wilson 已提交
1729 1730
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
		gen6_write_pde(ppgtt, pde, pt);
1731

C
Chris Wilson 已提交
1732
	mark_tlbs_dirty(ppgtt);
1733
	wmb();
B
Ben Widawsky 已提交
1734 1735
}

1736
static inline u32 get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1737
{
1738 1739
	GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
	return ppgtt->pd.base.ggtt_offset << 10;
1740 1741
}

1742
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1743
			 struct drm_i915_gem_request *req)
1744
{
1745
	struct intel_engine_cs *engine = req->engine;
1746
	u32 *cs;
1747 1748

	/* NB: TLBs must be flushed and invalidated before a switch */
1749 1750 1751
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1752

1753 1754 1755 1756 1757 1758 1759
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1760 1761 1762 1763

	return 0;
}

1764
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1765
			  struct drm_i915_gem_request *req)
1766
{
1767
	struct intel_engine_cs *engine = req->engine;
1768
	u32 *cs;
1769 1770

	/* NB: TLBs must be flushed and invalidated before a switch */
1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1782 1783 1784 1785

	return 0;
}

1786
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1787
			  struct drm_i915_gem_request *req)
1788
{
1789
	struct intel_engine_cs *engine = req->engine;
1790
	struct drm_i915_private *dev_priv = req->i915;
1791

1792 1793
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1794 1795 1796
	return 0;
}

1797
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1798
{
1799
	struct intel_engine_cs *engine;
1800
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1801

1802
	for_each_engine(engine, dev_priv, id) {
1803 1804
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1805
		I915_WRITE(RING_MODE_GEN7(engine),
1806
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1807 1808
	}
}
B
Ben Widawsky 已提交
1809

1810
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1811
{
1812
	struct intel_engine_cs *engine;
1813
	u32 ecochk, ecobits;
1814
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1815

1816 1817
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1818

1819
	ecochk = I915_READ(GAM_ECOCHK);
1820
	if (IS_HASWELL(dev_priv)) {
1821 1822 1823 1824 1825 1826
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1827

1828
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1829
		/* GFX_MODE is per-ring on gen7+ */
1830
		I915_WRITE(RING_MODE_GEN7(engine),
1831
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1832
	}
1833
}
B
Ben Widawsky 已提交
1834

1835
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1836
{
1837
	u32 ecochk, gab_ctl, ecobits;
1838

1839 1840 1841
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1842

1843 1844 1845 1846 1847 1848 1849
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1850 1851
}

1852
/* PPGTT support for Sandybdrige/Gen6 and later */
1853
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1854
				   u64 start, u64 length)
1855
{
1856
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1857 1858 1859 1860 1861 1862
	unsigned int first_entry = start >> PAGE_SHIFT;
	unsigned int pde = first_entry / GEN6_PTES;
	unsigned int pte = first_entry % GEN6_PTES;
	unsigned int num_entries = length >> PAGE_SHIFT;
	gen6_pte_t scratch_pte =
		vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
1863

1864
	while (num_entries) {
1865 1866 1867
		struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
		unsigned int end = min(pte + num_entries, GEN6_PTES);
		gen6_pte_t *vaddr;
1868

1869
		num_entries -= end - pte;
1870

1871 1872 1873 1874 1875
		/* Note that the hw doesn't support removing PDE on the fly
		 * (they are cached inside the context with no means to
		 * invalidate the cache), so we can only reset the PTE
		 * entries back to scratch.
		 */
1876

1877 1878 1879 1880 1881
		vaddr = kmap_atomic_px(pt);
		do {
			vaddr[pte++] = scratch_pte;
		} while (pte < end);
		kunmap_atomic(vaddr);
1882

1883
		pte = 0;
1884
	}
1885 1886
}

1887
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
1888
				      struct i915_vma *vma,
1889 1890
				      enum i915_cache_level cache_level,
				      u32 flags)
D
Daniel Vetter 已提交
1891
{
1892
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1893
	unsigned first_entry = vma->node.start >> PAGE_SHIFT;
1894 1895
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1896
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
1897
	struct sgt_dma iter = sgt_dma(vma);
1898 1899
	gen6_pte_t *vaddr;

1900
	vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1901 1902
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1903

1904 1905 1906 1907 1908
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1909

1910 1911 1912
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1913

1914
		if (++act_pte == GEN6_PTES) {
1915 1916
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
1917
			act_pte = 0;
D
Daniel Vetter 已提交
1918
		}
1919
	} while (1);
1920
	kunmap_atomic(vaddr);
1921 1922

	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
D
Daniel Vetter 已提交
1923 1924
}

1925
static int gen6_alloc_va_range(struct i915_address_space *vm,
1926
			       u64 start, u64 length)
1927
{
1928
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1929
	struct i915_page_table *pt;
1930 1931 1932
	u64 from = start;
	unsigned int pde;
	bool flush = false;
1933

1934
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1935 1936 1937 1938
		if (pt == vm->scratch_pt) {
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind_out;
1939

1940 1941 1942 1943
			gen6_initialize_pt(vm, pt);
			ppgtt->pd.page_table[pde] = pt;
			gen6_write_pde(ppgtt, pde, pt);
			flush = true;
1944 1945 1946
		}
	}

1947 1948 1949
	if (flush) {
		mark_tlbs_dirty(ppgtt);
		wmb();
1950 1951 1952
	}

	return 0;
1953 1954

unwind_out:
1955 1956
	gen6_ppgtt_clear_range(vm, from, start);
	return -ENOMEM;
1957 1958
}

1959 1960
static int gen6_init_scratch(struct i915_address_space *vm)
{
1961
	int ret;
1962

1963
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1964 1965
	if (ret)
		return ret;
1966

1967
	vm->scratch_pt = alloc_pt(vm);
1968
	if (IS_ERR(vm->scratch_pt)) {
1969
		cleanup_scratch_page(vm);
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
1980 1981
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1982 1983
}

1984
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1985
{
1986
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1987
	struct i915_page_directory *pd = &ppgtt->pd;
1988
	struct i915_page_table *pt;
1989
	u32 pde;
1990

1991 1992
	drm_mm_remove_node(&ppgtt->node);

1993
	gen6_for_all_pdes(pt, pd, pde)
1994
		if (pt != vm->scratch_pt)
1995
			free_pt(vm, pt);
1996

1997
	gen6_free_scratch(vm);
1998 1999
}

2000
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2001
{
2002
	struct i915_address_space *vm = &ppgtt->base;
2003
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2004
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2005
	int ret;
2006

B
Ben Widawsky 已提交
2007 2008 2009 2010
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2011
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2012

2013 2014 2015
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2016

2017 2018 2019 2020 2021
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
2022
	if (ret)
2023 2024
		goto err_out;

2025
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2026
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2027

2028 2029 2030 2031 2032 2033
	ppgtt->pd.base.ggtt_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);

	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);

2034
	return 0;
2035 2036

err_out:
2037
	gen6_free_scratch(vm);
2038
	return ret;
2039 2040 2041 2042
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2043
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2044
}
2045

2046
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2047
				  u64 start, u64 length)
2048
{
2049
	struct i915_page_table *unused;
2050
	u32 pde;
2051

2052
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2053
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2054 2055
}

2056
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2057
{
2058
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2059
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2060 2061
	int ret;

2062
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2063
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2064
		ppgtt->switch_mm = gen6_mm_switch;
2065
	else if (IS_HASWELL(dev_priv))
2066
		ppgtt->switch_mm = hsw_mm_switch;
2067
	else if (IS_GEN7(dev_priv))
2068
		ppgtt->switch_mm = gen7_mm_switch;
2069
	else
2070 2071 2072 2073 2074 2075
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2076
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
2077

2078
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
C
Chris Wilson 已提交
2079
	gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
2080

2081 2082 2083 2084 2085 2086
	ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
	if (ret) {
		gen6_ppgtt_cleanup(&ppgtt->base);
		return ret;
	}

2087 2088 2089 2090
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2091 2092
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
2093 2094 2095
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->debug_dump = gen6_dump_ppgtt;

2096
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2097 2098
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2099

2100 2101
	DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
			 ppgtt->pd.base.ggtt_offset << 10);
2102

2103
	return 0;
2104 2105
}

2106 2107
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2108
{
2109
	ppgtt->base.i915 = dev_priv;
2110
	ppgtt->base.dma = &dev_priv->drm.pdev->dev;
2111

2112
	if (INTEL_GEN(dev_priv) < 8)
2113
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2114
	else
2115
		return gen8_ppgtt_init(ppgtt);
2116
}
2117

2118
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2119 2120
				    struct drm_i915_private *dev_priv,
				    const char *name)
2121
{
C
Chris Wilson 已提交
2122
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2123

2124
	drm_mm_init(&vm->mm, 0, vm->total);
2125 2126
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

2127 2128
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2129
	INIT_LIST_HEAD(&vm->unbound_list);
2130

2131
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
2132
	pagevec_init(&vm->free_pages);
2133 2134
}

2135 2136
static void i915_address_space_fini(struct i915_address_space *vm)
{
2137
	if (pagevec_count(&vm->free_pages))
2138
		vm_free_pages_release(vm, true);
2139

2140 2141 2142 2143 2144
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2145
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2146 2147 2148 2149 2150
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
2151
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk,cfl,cnl */
2152
	if (IS_BROADWELL(dev_priv))
2153
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2154
	else if (IS_CHERRYVIEW(dev_priv))
2155
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2156
	else if (IS_GEN9_BC(dev_priv) || IS_GEN10(dev_priv))
2157
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2158
	else if (IS_GEN9_LP(dev_priv))
2159
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176

	/*
	 * To support 64K PTEs we need to first enable the use of the
	 * Intermediate-Page-Size(IPS) bit of the PDE field via some magical
	 * mmio, otherwise the page-walker will simply ignore the IPS bit. This
	 * shouldn't be needed after GEN10.
	 *
	 * 64K pages were first introduced from BDW+, although technically they
	 * only *work* from gen9+. For pre-BDW we instead have the option for
	 * 32K pages, but we don't currently have any support for it in our
	 * driver.
	 */
	if (HAS_PAGE_SIZES(dev_priv, I915_GTT_PAGE_SIZE_64K) &&
	    INTEL_GEN(dev_priv) <= 10)
		I915_WRITE(GEN8_GAMW_ECO_DEV_RW_IA,
			   I915_READ(GEN8_GAMW_ECO_DEV_RW_IA) |
			   GAMW_ECO_ENABLE_64K_IPS_FIELD);
2177 2178
}

2179
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2180
{
2181
	gtt_write_workarounds(dev_priv);
2182

2183 2184 2185
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
2186
	if (HAS_LOGICAL_RING_CONTEXTS(dev_priv))
2187 2188
		return 0;

2189
	if (!USES_PPGTT(dev_priv))
2190 2191
		return 0;

2192
	if (IS_GEN6(dev_priv))
2193
		gen6_ppgtt_enable(dev_priv);
2194
	else if (IS_GEN7(dev_priv))
2195 2196 2197
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2198
	else
2199
		MISSING_CASE(INTEL_GEN(dev_priv));
2200

2201 2202
	return 0;
}
2203

2204
struct i915_hw_ppgtt *
2205
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2206 2207
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2208 2209 2210 2211 2212 2213 2214 2215
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2216
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2217 2218 2219 2220 2221
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2222 2223 2224 2225
	kref_init(&ppgtt->ref);
	i915_address_space_init(&ppgtt->base, dev_priv, name);
	ppgtt->base.file = fpriv;

2226 2227
	trace_i915_ppgtt_create(&ppgtt->base);

2228 2229 2230
	return ppgtt;
}

2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

2252
void i915_ppgtt_release(struct kref *kref)
2253 2254 2255 2256
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2257 2258
	trace_i915_ppgtt_release(&ppgtt->base);

2259
	/* vmas should already be unbound and destroyed */
2260 2261
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2262
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2263 2264

	ppgtt->base.cleanup(&ppgtt->base);
2265
	i915_address_space_fini(&ppgtt->base);
2266 2267
	kfree(ppgtt);
}
2268

2269 2270 2271
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2272
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2273 2274 2275 2276
{
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2277
	return IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_vtd_active();
2278 2279
}

2280
static void gen6_check_and_clear_faults(struct drm_i915_private *dev_priv)
2281
{
2282
	struct intel_engine_cs *engine;
2283
	enum intel_engine_id id;
2284
	u32 fault;
2285

2286
	for_each_engine(engine, dev_priv, id) {
2287 2288
		fault = I915_READ(RING_FAULT_REG(engine));
		if (fault & RING_FAULT_VALID) {
2289
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2290
					 "\tAddr: 0x%08lx\n"
2291 2292 2293
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
2294 2295 2296 2297
					 fault & PAGE_MASK,
					 fault & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault),
					 RING_FAULT_FAULT_TYPE(fault));
2298
			I915_WRITE(RING_FAULT_REG(engine),
2299
				   fault & ~RING_FAULT_VALID);
2300 2301
		}
	}
2302

2303 2304 2305 2306 2307 2308 2309 2310
	POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
}

static void gen8_check_and_clear_faults(struct drm_i915_private *dev_priv)
{
	u32 fault = I915_READ(GEN8_RING_FAULT_REG);

	if (fault & RING_FAULT_VALID) {
2311 2312 2313 2314 2315 2316 2317 2318
		u32 fault_data0, fault_data1;
		u64 fault_addr;

		fault_data0 = I915_READ(GEN8_FAULT_TLB_DATA0);
		fault_data1 = I915_READ(GEN8_FAULT_TLB_DATA1);
		fault_addr = ((u64)(fault_data1 & FAULT_VA_HIGH_BITS) << 44) |
			     ((u64)fault_data0 << 12);

2319
		DRM_DEBUG_DRIVER("Unexpected fault\n"
2320 2321
				 "\tAddr: 0x%08x_%08x\n"
				 "\tAddress space: %s\n"
2322 2323 2324
				 "\tEngine ID: %d\n"
				 "\tSource ID: %d\n"
				 "\tType: %d\n",
2325 2326 2327
				 upper_32_bits(fault_addr),
				 lower_32_bits(fault_addr),
				 fault_data1 & FAULT_GTT_SEL ? "GGTT" : "PPGTT",
2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
				 GEN8_RING_FAULT_ENGINE_ID(fault),
				 RING_FAULT_SRCID(fault),
				 RING_FAULT_FAULT_TYPE(fault));
		I915_WRITE(GEN8_RING_FAULT_REG,
			   fault & ~RING_FAULT_VALID);
	}

	POSTING_READ(GEN8_RING_FAULT_REG);
}

void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
{
	/* From GEN8 onwards we only have one 'All Engine Fault Register' */
	if (INTEL_GEN(dev_priv) >= 8)
		gen8_check_and_clear_faults(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 6)
		gen6_check_and_clear_faults(dev_priv);
	else
		return;
2347 2348
}

2349
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2350
{
2351
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2352 2353 2354 2355

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2356
	if (INTEL_GEN(dev_priv) < 6)
2357 2358
		return;

2359
	i915_check_and_clear_faults(dev_priv);
2360

2361
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
2362

2363
	i915_ggtt_invalidate(dev_priv);
2364 2365
}

2366 2367
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2368
{
2369
	do {
2370 2371 2372 2373
		if (dma_map_sg_attrs(&obj->base.dev->pdev->dev,
				     pages->sgl, pages->nents,
				     PCI_DMA_BIDIRECTIONAL,
				     DMA_ATTR_NO_WARN))
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
2384
				 obj->base.size >> PAGE_SHIFT, NULL,
2385 2386 2387
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2388

2389
	return -ENOSPC;
2390 2391
}

2392
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2393 2394 2395 2396
{
	writeq(pte, addr);
}

2397 2398
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2399
				  u64 offset,
2400 2401 2402
				  enum i915_cache_level level,
				  u32 unused)
{
2403
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2404
	gen8_pte_t __iomem *pte =
2405
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2406

2407
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2408

2409
	ggtt->invalidate(vm->i915);
2410 2411
}

B
Ben Widawsky 已提交
2412
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2413
				     struct i915_vma *vma,
2414 2415
				     enum i915_cache_level level,
				     u32 unused)
B
Ben Widawsky 已提交
2416
{
2417
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2418 2419
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2420
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2421
	dma_addr_t addr;
2422

2423
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
2424 2425
	gtt_entries += vma->node.start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, vma->pages)
2426
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2427

2428
	wmb();
B
Ben Widawsky 已提交
2429 2430 2431 2432 2433

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2434
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2435 2436
}

2437 2438
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2439
				  u64 offset,
2440 2441 2442
				  enum i915_cache_level level,
				  u32 flags)
{
2443
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2444
	gen6_pte_t __iomem *pte =
2445
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2446

2447
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2448

2449
	ggtt->invalidate(vm->i915);
2450 2451
}

2452 2453 2454 2455 2456 2457
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2458
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2459
				     struct i915_vma *vma,
2460 2461
				     enum i915_cache_level level,
				     u32 flags)
2462
{
2463
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2464
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
2465
	unsigned int i = vma->node.start >> PAGE_SHIFT;
2466
	struct sgt_iter iter;
2467
	dma_addr_t addr;
2468
	for_each_sgt_dma(addr, iter, vma->pages)
2469 2470
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
	wmb();
2471 2472 2473 2474 2475

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2476
	ggtt->invalidate(vm->i915);
2477 2478
}

2479
static void nop_clear_range(struct i915_address_space *vm,
2480
			    u64 start, u64 length)
2481 2482 2483
{
}

B
Ben Widawsky 已提交
2484
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2485
				  u64 start, u64 length)
B
Ben Widawsky 已提交
2486
{
2487
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2488 2489
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2490 2491 2492
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2493 2494
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
}

2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
static void bxt_vtd_ggtt_wa(struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = vm->i915;

	/*
	 * Make sure the internal GAM fifo has been cleared of all GTT
	 * writes before exiting stop_machine(). This guarantees that
	 * any aperture accesses waiting to start in another process
	 * cannot back up behind the GTT writes causing a hang.
	 * The register can be any arbitrary GAM register.
	 */
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

struct insert_page {
	struct i915_address_space *vm;
	dma_addr_t addr;
	u64 offset;
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_page__cb(void *_arg)
{
	struct insert_page *arg = _arg;

	gen8_ggtt_insert_page(arg->vm, arg->addr, arg->offset, arg->level, 0);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_page__BKL(struct i915_address_space *vm,
					  dma_addr_t addr,
					  u64 offset,
					  enum i915_cache_level level,
					  u32 unused)
{
	struct insert_page arg = { vm, addr, offset, level };

	stop_machine(bxt_vtd_ggtt_insert_page__cb, &arg, NULL);
}

struct insert_entries {
	struct i915_address_space *vm;
2550
	struct i915_vma *vma;
2551 2552 2553 2554 2555 2556 2557
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;

2558
	gen8_ggtt_insert_entries(arg->vm, arg->vma, arg->level, 0);
2559 2560 2561 2562 2563 2564
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2565
					     struct i915_vma *vma,
2566 2567 2568
					     enum i915_cache_level level,
					     u32 unused)
{
2569
	struct insert_entries arg = { vm, vma, level };
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598

	stop_machine(bxt_vtd_ggtt_insert_entries__cb, &arg, NULL);
}

struct clear_range {
	struct i915_address_space *vm;
	u64 start;
	u64 length;
};

static int bxt_vtd_ggtt_clear_range__cb(void *_arg)
{
	struct clear_range *arg = _arg;

	gen8_ggtt_clear_range(arg->vm, arg->start, arg->length);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_clear_range__BKL(struct i915_address_space *vm,
					  u64 start,
					  u64 length)
{
	struct clear_range arg = { vm, start, length };

	stop_machine(bxt_vtd_ggtt_clear_range__cb, &arg, NULL);
}

2599
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2600
				  u64 start, u64 length)
2601
{
2602
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2603 2604
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2605
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2606 2607
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2608 2609 2610 2611 2612 2613 2614
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2615
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2616
				     I915_CACHE_LLC, 0);
2617

2618 2619 2620 2621
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
}

2622 2623
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2624
				  u64 offset,
2625 2626 2627 2628 2629 2630 2631 2632 2633
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2634
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2635
				     struct i915_vma *vma,
2636 2637
				     enum i915_cache_level cache_level,
				     u32 unused)
2638 2639 2640 2641
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2642 2643
	intel_gtt_insert_sg_entries(vma->pages, vma->node.start >> PAGE_SHIFT,
				    flags);
2644 2645
}

2646
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2647
				  u64 start, u64 length)
2648
{
2649
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2650 2651
}

2652 2653 2654
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2655
{
2656
	struct drm_i915_private *i915 = vma->vm->i915;
2657
	struct drm_i915_gem_object *obj = vma->obj;
2658
	u32 pte_flags;
2659 2660

	/* Currently applicable only to VLV */
2661
	pte_flags = 0;
2662 2663 2664
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2665
	intel_runtime_pm_get(i915);
2666
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2667
	intel_runtime_pm_put(i915);
2668

2669 2670
	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;

2671 2672 2673 2674 2675
	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2676
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2677 2678 2679 2680

	return 0;
}

2681 2682 2683 2684 2685 2686 2687 2688 2689
static void ggtt_unbind_vma(struct i915_vma *vma)
{
	struct drm_i915_private *i915 = vma->vm->i915;

	intel_runtime_pm_get(i915);
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
	intel_runtime_pm_put(i915);
}

2690 2691 2692
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2693
{
2694
	struct drm_i915_private *i915 = vma->vm->i915;
2695
	u32 pte_flags;
2696
	int ret;
2697

2698
	/* Currently applicable only to VLV */
2699 2700
	pte_flags = 0;
	if (vma->obj->gt_ro)
2701
		pte_flags |= PTE_READ_ONLY;
2702

2703 2704 2705
	if (flags & I915_VMA_LOCAL_BIND) {
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;

2706 2707
		if (!(vma->flags & I915_VMA_LOCAL_BIND) &&
		    appgtt->base.allocate_va_range) {
2708 2709
			ret = appgtt->base.allocate_va_range(&appgtt->base,
							     vma->node.start,
2710
							     vma->size);
2711
			if (ret)
2712
				return ret;
2713 2714
		}

2715 2716
		appgtt->base.insert_entries(&appgtt->base, vma, cache_level,
					    pte_flags);
2717 2718
	}

2719
	if (flags & I915_VMA_GLOBAL_BIND) {
2720
		intel_runtime_pm_get(i915);
2721
		vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2722
		intel_runtime_pm_put(i915);
2723
	}
2724

2725
	return 0;
2726 2727
}

2728
static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
2729
{
2730
	struct drm_i915_private *i915 = vma->vm->i915;
2731

2732 2733
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2734
		vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2735 2736
		intel_runtime_pm_put(i915);
	}
2737

2738 2739 2740 2741 2742
	if (vma->flags & I915_VMA_LOCAL_BIND) {
		struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;

		vm->clear_range(vm, vma->node.start, vma->size);
	}
2743 2744
}

2745 2746
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2747
{
D
David Weinehall 已提交
2748 2749
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2750
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2751

2752
	if (unlikely(ggtt->do_idle_maps)) {
2753
		if (i915_gem_wait_for_idle(dev_priv, 0)) {
2754 2755 2756 2757 2758
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2759

2760
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2761
}
2762

2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
static int ggtt_set_pages(struct i915_vma *vma)
{
	int ret;

	GEM_BUG_ON(vma->pages);

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

2773 2774
	vma->page_sizes = vma->obj->mm.page_sizes;

2775 2776 2777
	return 0;
}

C
Chris Wilson 已提交
2778
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2779
				  unsigned long color,
2780 2781
				  u64 *start,
				  u64 *end)
2782
{
2783
	if (node->allocated && node->color != color)
2784
		*start += I915_GTT_PAGE_SIZE;
2785

2786 2787 2788 2789 2790
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2791
	node = list_next_entry(node, node_list);
2792
	if (node->color != color)
2793
		*end -= I915_GTT_PAGE_SIZE;
2794
}
B
Ben Widawsky 已提交
2795

2796 2797 2798 2799 2800 2801
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

2802
	ppgtt = i915_ppgtt_create(i915, ERR_PTR(-EPERM), "[alias]");
2803 2804
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
2805

2806 2807 2808 2809 2810
	if (WARN_ON(ppgtt->base.total < ggtt->base.total)) {
		err = -ENODEV;
		goto err_ppgtt;
	}

2811
	if (ppgtt->base.allocate_va_range) {
2812 2813 2814 2815 2816
		/* Note we only pre-allocate as far as the end of the global
		 * GTT. On 48b / 4-level page-tables, the difference is very,
		 * very significant! We have to preallocate as GVT/vgpu does
		 * not like the page directory disappearing.
		 */
2817
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
2818
						    0, ggtt->base.total);
2819
		if (err)
2820
			goto err_ppgtt;
2821 2822 2823
	}

	i915->mm.aliasing_ppgtt = ppgtt;
2824

2825 2826 2827
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

2828 2829 2830
	WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
	ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;

2831 2832 2833
	return 0;

err_ppgtt:
2834
	i915_ppgtt_put(ppgtt);
2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

2847
	i915_ppgtt_put(ppgtt);
2848 2849

	ggtt->base.bind_vma = ggtt_bind_vma;
2850
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2851 2852
}

2853
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2854
{
2855 2856 2857 2858 2859 2860 2861 2862 2863
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2864
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2865
	unsigned long hole_start, hole_end;
2866
	struct drm_mm_node *entry;
2867
	int ret;
2868

2869 2870 2871
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2872

2873
	/* Reserve a mappable slot for our lockless error capture */
2874 2875 2876 2877
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2878 2879 2880
	if (ret)
		return ret;

2881
	/* Clear any non-preallocated blocks */
2882
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2883 2884
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2885
		ggtt->base.clear_range(&ggtt->base, hole_start,
2886
				       hole_end - hole_start);
2887 2888 2889
	}

	/* And finally clear the reserved guard page */
2890
	ggtt->base.clear_range(&ggtt->base,
2891
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2892

2893
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2894
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2895
		if (ret)
2896
			goto err;
2897 2898
	}

2899
	return 0;
2900 2901 2902 2903

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2904 2905
}

2906 2907
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2908
 * @dev_priv: i915 device
2909
 */
2910
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2911
{
2912
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2913
	struct i915_vma *vma, *vn;
2914
	struct pagevec *pvec;
2915 2916 2917 2918 2919 2920 2921 2922

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2923

2924
	i915_gem_cleanup_stolen(&dev_priv->drm);
2925

2926 2927 2928
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_fini_aliasing_ppgtt(dev_priv);

2929 2930 2931
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2932
	if (drm_mm_initialized(&ggtt->base.mm)) {
2933
		intel_vgt_deballoon(dev_priv);
2934
		i915_address_space_fini(&ggtt->base);
2935 2936
	}

2937
	ggtt->base.cleanup(&ggtt->base);
2938 2939 2940 2941 2942 2943 2944

	pvec = &dev_priv->mm.wc_stash;
	if (pvec->nr) {
		set_pages_array_wb(pvec->pages, pvec->nr);
		__pagevec_release(pvec);
	}

2945
	mutex_unlock(&dev_priv->drm.struct_mutex);
2946 2947

	arch_phys_wc_del(ggtt->mtrr);
2948
	io_mapping_fini(&ggtt->iomap);
2949
}
2950

2951
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2952 2953 2954 2955 2956 2957
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2958
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2959 2960 2961 2962 2963
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2964 2965 2966 2967 2968 2969 2970

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2971 2972 2973
	return bdw_gmch_ctl << 20;
}

2974
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2985
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2986
{
2987 2988
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2989
	phys_addr_t phys_addr;
2990
	int ret;
B
Ben Widawsky 已提交
2991 2992

	/* For Modern GENs the PTEs and register space are split in the BAR */
2993
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2994

I
Imre Deak 已提交
2995
	/*
2996 2997 2998
	 * On BXT+/CNL+ writes larger than 64 bit to the GTT pagetable range
	 * will be dropped. For WC mappings in general we have 64 byte burst
	 * writes when the WC buffer is flushed, so we can't use it, but have to
I
Imre Deak 已提交
2999 3000 3001
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
3002
	if (IS_GEN9_LP(dev_priv) || INTEL_GEN(dev_priv) >= 10)
3003
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
3004
	else
3005
		ggtt->gsm = ioremap_wc(phys_addr, size);
3006
	if (!ggtt->gsm) {
3007
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
3008 3009 3010
		return -ENOMEM;
	}

3011
	ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
3012
	if (ret) {
B
Ben Widawsky 已提交
3013 3014
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
3015
		iounmap(ggtt->gsm);
3016
		return ret;
B
Ben Widawsky 已提交
3017 3018
	}

3019
	return 0;
B
Ben Widawsky 已提交
3020 3021
}

3022 3023
static struct intel_ppat_entry *
__alloc_ppat_entry(struct intel_ppat *ppat, unsigned int index, u8 value)
R
Rodrigo Vivi 已提交
3024
{
3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067
	struct intel_ppat_entry *entry = &ppat->entries[index];

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(test_bit(index, ppat->used));

	entry->ppat = ppat;
	entry->value = value;
	kref_init(&entry->ref);
	set_bit(index, ppat->used);
	set_bit(index, ppat->dirty);

	return entry;
}

static void __free_ppat_entry(struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(!test_bit(index, ppat->used));

	entry->value = ppat->clear_value;
	clear_bit(index, ppat->used);
	set_bit(index, ppat->dirty);
}

/**
 * intel_ppat_get - get a usable PPAT entry
 * @i915: i915 device instance
 * @value: the PPAT value required by the caller
 *
 * The function tries to search if there is an existing PPAT entry which
 * matches with the required value. If perfectly matched, the existing PPAT
 * entry will be used. If only partially matched, it will try to check if
 * there is any available PPAT index. If yes, it will allocate a new PPAT
 * index for the required entry and update the HW. If not, the partially
 * matched entry will be used.
 */
const struct intel_ppat_entry *
intel_ppat_get(struct drm_i915_private *i915, u8 value)
{
	struct intel_ppat *ppat = &i915->ppat;
3068
	struct intel_ppat_entry *entry = NULL;
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090
	unsigned int scanned, best_score;
	int i;

	GEM_BUG_ON(!ppat->max_entries);

	scanned = best_score = 0;
	for_each_set_bit(i, ppat->used, ppat->max_entries) {
		unsigned int score;

		score = ppat->match(ppat->entries[i].value, value);
		if (score > best_score) {
			entry = &ppat->entries[i];
			if (score == INTEL_PPAT_PERFECT_MATCH) {
				kref_get(&entry->ref);
				return entry;
			}
			best_score = score;
		}
		scanned++;
	}

	if (scanned == ppat->max_entries) {
3091
		if (!entry)
3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167
			return ERR_PTR(-ENOSPC);

		kref_get(&entry->ref);
		return entry;
	}

	i = find_first_zero_bit(ppat->used, ppat->max_entries);
	entry = __alloc_ppat_entry(ppat, i, value);
	ppat->update_hw(i915);
	return entry;
}

static void release_ppat(struct kref *kref)
{
	struct intel_ppat_entry *entry =
		container_of(kref, struct intel_ppat_entry, ref);
	struct drm_i915_private *i915 = entry->ppat->i915;

	__free_ppat_entry(entry);
	entry->ppat->update_hw(i915);
}

/**
 * intel_ppat_put - put back the PPAT entry got from intel_ppat_get()
 * @entry: an intel PPAT entry
 *
 * Put back the PPAT entry got from intel_ppat_get(). If the PPAT index of the
 * entry is dynamically allocated, its reference count will be decreased. Once
 * the reference count becomes into zero, the PPAT index becomes free again.
 */
void intel_ppat_put(const struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(!ppat->max_entries);

	kref_put(&ppat->entries[index].ref, release_ppat);
}

static void cnl_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	for_each_set_bit(i, ppat->dirty, ppat->max_entries) {
		I915_WRITE(GEN10_PAT_INDEX(i), ppat->entries[i].value);
		clear_bit(i, ppat->dirty);
	}
}

static void bdw_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	u64 pat = 0;
	int i;

	for (i = 0; i < ppat->max_entries; i++)
		pat |= GEN8_PPAT(i, ppat->entries[i].value);

	bitmap_clear(ppat->dirty, 0, ppat->max_entries);

	I915_WRITE(GEN8_PRIVATE_PAT_LO, lower_32_bits(pat));
	I915_WRITE(GEN8_PRIVATE_PAT_HI, upper_32_bits(pat));
}

static unsigned int bdw_private_pat_match(u8 src, u8 dst)
{
	unsigned int score = 0;
	enum {
		AGE_MATCH = BIT(0),
		TC_MATCH = BIT(1),
		CA_MATCH = BIT(2),
	};

	/* Cache attribute has to be matched. */
3168
	if (GEN8_PPAT_GET_CA(src) != GEN8_PPAT_GET_CA(dst))
3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205
		return 0;

	score |= CA_MATCH;

	if (GEN8_PPAT_GET_TC(src) == GEN8_PPAT_GET_TC(dst))
		score |= TC_MATCH;

	if (GEN8_PPAT_GET_AGE(src) == GEN8_PPAT_GET_AGE(dst))
		score |= AGE_MATCH;

	if (score == (AGE_MATCH | TC_MATCH | CA_MATCH))
		return INTEL_PPAT_PERFECT_MATCH;

	return score;
}

static unsigned int chv_private_pat_match(u8 src, u8 dst)
{
	return (CHV_PPAT_GET_SNOOP(src) == CHV_PPAT_GET_SNOOP(dst)) ?
		INTEL_PPAT_PERFECT_MATCH : 0;
}

static void cnl_setup_private_ppat(struct intel_ppat *ppat)
{
	ppat->max_entries = 8;
	ppat->update_hw = cnl_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);

	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
R
Rodrigo Vivi 已提交
3206 3207
}

B
Ben Widawsky 已提交
3208 3209 3210
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
3211
static void bdw_setup_private_ppat(struct intel_ppat *ppat)
B
Ben Widawsky 已提交
3212
{
3213 3214 3215 3216
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);
B
Ben Widawsky 已提交
3217

3218
	if (!USES_PPGTT(ppat->i915)) {
3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
3232 3233 3234
		__alloc_ppat_entry(ppat, 0, GEN8_PPAT_UC);
		return;
	}
3235

3236 3237 3238 3239 3240 3241 3242 3243
	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);      /* for normal objects, no eLLC */
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);  /* for something pointing to ptes? */
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);  /* for scanout with eLLC */
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);                      /* Uncached objects, mostly for scanout */
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
B
Ben Widawsky 已提交
3244 3245
}

3246
static void chv_setup_private_ppat(struct intel_ppat *ppat)
3247
{
3248 3249 3250 3251
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = chv_private_pat_match;
	ppat->clear_value = CHV_PPAT_SNOOP;
3252 3253 3254 3255 3256 3257 3258

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3270 3271
	 */

3272 3273 3274 3275 3276 3277 3278 3279
	__alloc_ppat_entry(ppat, 0, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 1, 0);
	__alloc_ppat_entry(ppat, 2, 0);
	__alloc_ppat_entry(ppat, 3, 0);
	__alloc_ppat_entry(ppat, 4, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 5, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 6, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 7, CHV_PPAT_SNOOP);
3280 3281
}

3282 3283 3284 3285 3286
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3287
	cleanup_scratch_page(vm);
3288 3289
}

3290 3291
static void setup_private_pat(struct drm_i915_private *dev_priv)
{
3292 3293 3294 3295 3296
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	ppat->i915 = dev_priv;

3297
	if (INTEL_GEN(dev_priv) >= 10)
3298
		cnl_setup_private_ppat(ppat);
3299
	else if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3300
		chv_setup_private_ppat(ppat);
3301
	else
3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312
		bdw_setup_private_ppat(ppat);

	GEM_BUG_ON(ppat->max_entries > INTEL_MAX_PPAT_ENTRIES);

	for_each_clear_bit(i, ppat->used, ppat->max_entries) {
		ppat->entries[i].value = ppat->clear_value;
		ppat->entries[i].ppat = ppat;
		set_bit(i, ppat->dirty);
	}

	ppat->update_hw(dev_priv);
3313 3314
}

3315
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3316
{
3317
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3318
	struct pci_dev *pdev = dev_priv->drm.pdev;
3319
	unsigned int size;
B
Ben Widawsky 已提交
3320
	u16 snb_gmch_ctl;
3321
	int err;
B
Ben Widawsky 已提交
3322 3323

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3324 3325 3326 3327
	ggtt->gmadr =
		(struct resource) DEFINE_RES_MEM(pci_resource_start(pdev, 2),
						 pci_resource_len(pdev, 2));
	ggtt->mappable_end = resource_size(&ggtt->gmadr);
B
Ben Widawsky 已提交
3328

3329 3330 3331 3332 3333
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(39));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
B
Ben Widawsky 已提交
3334

3335
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3336

3337
	if (INTEL_GEN(dev_priv) >= 9) {
3338
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3339
	} else if (IS_CHERRYVIEW(dev_priv)) {
3340
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3341
	} else {
3342
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3343
	}
B
Ben Widawsky 已提交
3344

3345 3346
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
	ggtt->base.cleanup = gen6_gmch_remove;
3347 3348
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3349 3350
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3351
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3352
	ggtt->base.clear_range = nop_clear_range;
3353
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3354 3355 3356 3357
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;

3358 3359 3360 3361 3362 3363 3364 3365
	/* Serialize GTT updates with aperture access on BXT if VT-d is on. */
	if (intel_ggtt_update_needs_vtd_wa(dev_priv)) {
		ggtt->base.insert_entries = bxt_vtd_ggtt_insert_entries__BKL;
		ggtt->base.insert_page    = bxt_vtd_ggtt_insert_page__BKL;
		if (ggtt->base.clear_range != nop_clear_range)
			ggtt->base.clear_range = bxt_vtd_ggtt_clear_range__BKL;
	}

3366 3367
	ggtt->invalidate = gen6_ggtt_invalidate;

3368 3369
	setup_private_pat(dev_priv);

3370
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3371 3372
}

3373
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3374
{
3375
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3376
	struct pci_dev *pdev = dev_priv->drm.pdev;
3377
	unsigned int size;
3378
	u16 snb_gmch_ctl;
3379
	int err;
3380

3381 3382 3383 3384
	ggtt->gmadr =
		(struct resource) DEFINE_RES_MEM(pci_resource_start(pdev, 2),
						 pci_resource_len(pdev, 2));
	ggtt->mappable_end = resource_size(&ggtt->gmadr);
3385

3386 3387
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3388
	 */
3389
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3390
		DRM_ERROR("Unknown GMADR size (%pa)\n", &ggtt->mappable_end);
3391
		return -ENXIO;
3392 3393
	}

3394 3395 3396 3397 3398
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(40));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
3399
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3400

3401 3402
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3403

3404
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3405
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3406 3407 3408
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3409 3410
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3411 3412
	ggtt->base.cleanup = gen6_gmch_remove;

3413 3414
	ggtt->invalidate = gen6_ggtt_invalidate;

3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3425

3426
	return ggtt_probe_common(ggtt, size);
3427 3428
}

3429
static void i915_gmch_remove(struct i915_address_space *vm)
3430
{
3431
	intel_gmch_remove();
3432
}
3433

3434
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3435
{
3436
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3437
	phys_addr_t gmadr_base;
3438 3439
	int ret;

3440
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3441 3442 3443 3444 3445
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3446
	intel_gtt_get(&ggtt->base.total,
3447
		      &gmadr_base,
3448
		      &ggtt->mappable_end);
3449

3450 3451 3452 3453
	ggtt->gmadr =
		(struct resource) DEFINE_RES_MEM(gmadr_base,
						 ggtt->mappable_end);

3454
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3455
	ggtt->base.insert_page = i915_ggtt_insert_page;
3456 3457 3458 3459
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3460 3461
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3462
	ggtt->base.cleanup = i915_gmch_remove;
3463

3464 3465
	ggtt->invalidate = gmch_ggtt_invalidate;

3466
	if (unlikely(ggtt->do_idle_maps))
3467 3468
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3469 3470 3471
	return 0;
}

3472
/**
3473
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3474
 * @dev_priv: i915 device
3475
 */
3476
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3477
{
3478
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3479 3480
	int ret;

3481
	ggtt->base.i915 = dev_priv;
3482
	ggtt->base.dma = &dev_priv->drm.pdev->dev;
3483

3484 3485 3486 3487 3488 3489
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3490
	if (ret)
3491 3492
		return ret;

3493 3494 3495 3496 3497
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
3498
	if (USES_GUC(dev_priv)) {
3499
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
3500
		ggtt->mappable_end = min_t(u64, ggtt->mappable_end, ggtt->base.total);
3501 3502
	}

3503 3504
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3505
			  " of address space! Found %lldM!\n",
3506 3507
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
3508
		ggtt->mappable_end = min_t(u64, ggtt->mappable_end, ggtt->base.total);
3509 3510
	}

3511 3512
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
3513 3514
			  " aperture=%pa, total=%llx\n",
			  &ggtt->mappable_end, ggtt->base.total);
3515 3516 3517
		ggtt->mappable_end = ggtt->base.total;
	}

3518
	/* GMADR is the PCI mmio aperture into the global GTT. */
3519
	DRM_DEBUG_DRIVER("GGTT size = %lluM\n", ggtt->base.total >> 20);
3520
	DRM_DEBUG_DRIVER("GMADR size = %lluM\n", (u64)ggtt->mappable_end >> 20);
3521
	DRM_DEBUG_DRIVER("DSM size = %lluM\n",
3522
			 (u64)resource_size(&intel_graphics_stolen_res) >> 20);
3523
	if (intel_vtd_active())
3524
		DRM_INFO("VT-d active for gfx access\n");
3525 3526

	return 0;
3527 3528 3529 3530
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3531
 * @dev_priv: i915 device
3532
 */
3533
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3534 3535 3536 3537
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3538 3539
	INIT_LIST_HEAD(&dev_priv->vm_list);

3540 3541 3542 3543
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3544
	 */
C
Chris Wilson 已提交
3545 3546
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3547
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3548
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3549
	mutex_unlock(&dev_priv->drm.struct_mutex);
3550

3551 3552
	if (!io_mapping_init_wc(&dev_priv->ggtt.iomap,
				dev_priv->ggtt.gmadr.start,
3553
				dev_priv->ggtt.mappable_end)) {
3554 3555 3556 3557
		ret = -EIO;
		goto out_gtt_cleanup;
	}

3558
	ggtt->mtrr = arch_phys_wc_add(ggtt->gmadr.start, ggtt->mappable_end);
3559

3560 3561 3562 3563
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3564
	ret = i915_gem_init_stolen(dev_priv);
3565 3566 3567 3568
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3569 3570

out_gtt_cleanup:
3571
	ggtt->base.cleanup(&ggtt->base);
3572
	return ret;
3573
}
3574

3575
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3576
{
3577
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3578 3579 3580 3581 3582
		return -EIO;

	return 0;
}

3583 3584
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
3585 3586
	GEM_BUG_ON(i915->ggtt.invalidate != gen6_ggtt_invalidate);

3587
	i915->ggtt.invalidate = guc_ggtt_invalidate;
3588 3589

	i915_ggtt_invalidate(i915);
3590 3591 3592 3593
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
3594 3595 3596 3597
	/* We should only be called after i915_ggtt_enable_guc() */
	GEM_BUG_ON(i915->ggtt.invalidate != guc_ggtt_invalidate);

	i915->ggtt.invalidate = gen6_ggtt_invalidate;
3598 3599

	i915_ggtt_invalidate(i915);
3600 3601
}

3602
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3603
{
3604
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3605
	struct drm_i915_gem_object *obj, *on;
3606

3607
	i915_check_and_clear_faults(dev_priv);
3608 3609

	/* First fill our portion of the GTT with scratch pages */
3610
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
3611

3612 3613 3614
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
3615
	list_for_each_entry_safe(obj, on, &dev_priv->mm.bound_list, mm.link) {
3616 3617 3618
		bool ggtt_bound = false;
		struct i915_vma *vma;

3619
		for_each_ggtt_vma(vma, obj) {
3620 3621 3622
			if (!i915_vma_unbind(vma))
				continue;

3623 3624
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3625
			ggtt_bound = true;
3626 3627
		}

3628
		if (ggtt_bound)
3629
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3630
	}
3631

3632 3633
	ggtt->base.closed = false;

3634
	if (INTEL_GEN(dev_priv) >= 8) {
3635
		struct intel_ppat *ppat = &dev_priv->ppat;
3636

3637 3638
		bitmap_set(ppat->dirty, 0, ppat->max_entries);
		dev_priv->ppat.update_hw(dev_priv);
3639 3640 3641
		return;
	}

3642
	if (USES_PPGTT(dev_priv)) {
3643 3644
		struct i915_address_space *vm;

3645
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3646
			struct i915_hw_ppgtt *ppgtt;
3647

3648
			if (i915_is_ggtt(vm))
3649
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3650 3651
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3652

C
Chris Wilson 已提交
3653
			gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
3654 3655 3656
		}
	}

3657
	i915_ggtt_invalidate(dev_priv);
3658 3659
}

3660
static struct scatterlist *
3661
rotate_pages(const dma_addr_t *in, unsigned int offset,
3662
	     unsigned int width, unsigned int height,
3663
	     unsigned int stride,
3664
	     struct sg_table *st, struct scatterlist *sg)
3665 3666 3667 3668 3669
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3670
		src_idx = stride * (height - 1) + column;
3671 3672 3673 3674 3675 3676 3677
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3678
			sg_dma_address(sg) = in[offset + src_idx];
3679 3680
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3681
			src_idx -= stride;
3682 3683
		}
	}
3684 3685

	return sg;
3686 3687
}

3688 3689 3690
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3691
{
3692
	const unsigned long n_pages = obj->base.size / PAGE_SIZE;
3693
	unsigned int size = intel_rotation_info_size(rot_info);
3694 3695
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3696 3697 3698
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3699
	struct scatterlist *sg;
3700
	int ret = -ENOMEM;
3701 3702

	/* Allocate a temporary list of source pages for random access. */
M
Michal Hocko 已提交
3703
	page_addr_list = kvmalloc_array(n_pages,
3704
					sizeof(dma_addr_t),
3705
					GFP_KERNEL);
3706 3707 3708 3709 3710 3711 3712 3713
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3714
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3715 3716 3717 3718 3719
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3720
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3721
		page_addr_list[i++] = dma_addr;
3722

3723
	GEM_BUG_ON(i != n_pages);
3724 3725 3726
	st->nents = 0;
	sg = st->sgl;

3727 3728 3729 3730
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3731 3732
	}

M
Michal Hocko 已提交
3733
	kvfree(page_addr_list);
3734 3735 3736 3737 3738 3739

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
M
Michal Hocko 已提交
3740
	kvfree(page_addr_list);
3741

3742 3743
	DRM_DEBUG_DRIVER("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
			 obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3744

3745 3746
	return ERR_PTR(ret);
}
3747

3748
static noinline struct sg_table *
3749 3750 3751 3752
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3753
	struct scatterlist *sg, *iter;
3754
	unsigned int count = view->partial.size;
3755
	unsigned int offset;
3756 3757 3758 3759 3760 3761
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3762
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3763 3764 3765
	if (ret)
		goto err_sg_alloc;

3766
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3767 3768
	GEM_BUG_ON(!iter);

3769 3770
	sg = st->sgl;
	st->nents = 0;
3771 3772
	do {
		unsigned int len;
3773

3774 3775 3776 3777 3778 3779
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3780 3781

		st->nents++;
3782 3783 3784 3785 3786
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3787

3788 3789 3790 3791
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3792 3793 3794 3795 3796 3797 3798

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3799
static int
3800
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3801
{
3802
	int ret;
3803

3804 3805 3806 3807 3808 3809 3810
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3811 3812 3813
	switch (vma->ggtt_view.type) {
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3814 3815
		return 0;

3816
	case I915_GGTT_VIEW_ROTATED:
3817
		vma->pages =
3818 3819 3820 3821
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3822
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3823 3824 3825
		break;

	default:
3826 3827
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);
3828 3829
		return -EINVAL;
	}
3830

3831 3832
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3833 3834
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3835 3836
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3837
	}
3838
	return ret;
3839 3840
}

3841 3842
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3843 3844 3845 3846 3847 3848 3849 3850 3851 3852
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3877
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3878
	GEM_BUG_ON(drm_mm_node_allocated(node));
3879 3880 3881 3882 3883 3884 3885 3886 3887

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

3888 3889 3890
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3891 3892 3893 3894 3895 3896 3897
	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3923 3924
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3925 3926 3927 3928 3929 3930 3931 3932 3933
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3934
 *         must be #I915_GTT_PAGE_SIZE aligned
3935 3936 3937
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3938 3939 3940 3941 3942 3943
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3944 3945
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3962
	enum drm_mm_insert_mode mode;
3963
	u64 offset;
3964 3965 3966 3967 3968 3969 3970 3971 3972 3973
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3974
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3975
	GEM_BUG_ON(drm_mm_node_allocated(node));
3976 3977 3978 3979 3980 3981 3982

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3983 3984 3985 3986 3987
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3999 4000 4001
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
4002 4003 4004
	if (err != -ENOSPC)
		return err;

4005 4006 4007
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
4037 4038 4039 4040 4041
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

4042 4043 4044
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
4045
}
4046 4047 4048

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
4049
#include "selftests/i915_gem_gtt.c"
4050
#endif