i915_gem_gtt.c 98.9 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33
#include "i915_trace.h"
#include "intel_drv.h"
34
#include "intel_frontbuffer.h"
35

36 37
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
74 75 76
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

99 100 101 102 103 104 105
static inline struct i915_ggtt *
i915_vm_to_ggtt(struct i915_address_space *vm)
{
	GEM_BUG_ON(!i915_is_ggtt(vm));
	return container_of(vm, struct i915_ggtt, base);
}

106 107 108
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

109 110 111
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
112
const struct i915_ggtt_view i915_ggtt_view_rotated = {
113
	.type = I915_GGTT_VIEW_ROTATED,
114
};
115

116 117
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
118
{
119 120
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
121
	bool has_full_48bit_ppgtt;
122

123 124 125 126
	has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
	has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
	has_full_48bit_ppgtt =
	       	IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
127

128 129 130 131 132
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
133

134 135 136
	if (!has_aliasing_ppgtt)
		return 0;

137 138 139 140
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
141
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
142 143 144 145 146
		return 0;

	if (enable_ppgtt == 1)
		return 1;

147
	if (enable_ppgtt == 2 && has_full_ppgtt)
148 149
		return 2;

150 151 152
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

153 154
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
155
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
156
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
157
		return 0;
158 159 160
	}
#endif

161
	/* Early VLV doesn't have this */
162
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
163 164 165 166
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

167
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
168
		return has_full_48bit_ppgtt ? 3 : 2;
169 170
	else
		return has_aliasing_ppgtt ? 1 : 0;
171 172
}

173 174 175
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
176 177 178
{
	u32 pte_flags = 0;

C
Chris Wilson 已提交
179
	vma->pages = vma->obj->mm.pages;
180

181 182 183 184
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

185
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
186
				cache_level, pte_flags);
187 188

	return 0;
189 190 191 192 193 194
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
195
			     vma->size);
196
}
197

198
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
199
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
200
{
201
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
202
	pte |= addr;
203 204 205

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
206
		pte |= PPAT_UNCACHED_INDEX;
207 208 209 210 211 212 213 214 215
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
216 217 218
	return pte;
}

219 220
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
221
{
222
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
223 224 225 226 227 228 229 230
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

231 232 233
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

234 235
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
236
				 u32 unused)
237
{
238
	gen6_pte_t pte = GEN6_PTE_VALID;
239
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
240 241

	switch (level) {
242 243 244 245 246 247 248 249
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
250
		MISSING_CASE(level);
251 252 253 254 255
	}

	return pte;
}

256 257
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
258
				 u32 unused)
259
{
260
	gen6_pte_t pte = GEN6_PTE_VALID;
261 262 263 264 265
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
266 267 268 269 270
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
271
		pte |= GEN6_PTE_UNCACHED;
272 273
		break;
	default:
274
		MISSING_CASE(level);
275 276
	}

277 278 279
	return pte;
}

280 281
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
282
				 u32 flags)
283
{
284
	gen6_pte_t pte = GEN6_PTE_VALID;
285 286
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

287 288
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
289 290 291 292 293 294 295

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

296 297
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
298
				 u32 unused)
299
{
300
	gen6_pte_t pte = GEN6_PTE_VALID;
301
	pte |= HSW_PTE_ADDR_ENCODE(addr);
302 303

	if (level != I915_CACHE_NONE)
304
		pte |= HSW_WB_LLC_AGE3;
305 306 307 308

	return pte;
}

309 310
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
311
				  u32 unused)
312
{
313
	gen6_pte_t pte = GEN6_PTE_VALID;
314 315
	pte |= HSW_PTE_ADDR_ENCODE(addr);

316 317 318 319
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
320
		pte |= HSW_WT_ELLC_LLC_AGE3;
321 322
		break;
	default:
323
		pte |= HSW_WB_ELLC_LLC_AGE3;
324 325
		break;
	}
326 327 328 329

	return pte;
}

330 331
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
332
{
333
	struct device *kdev = &dev->pdev->dev;
334

335
	p->page = alloc_page(flags);
336 337
	if (!p->page)
		return -ENOMEM;
338

339
	p->daddr = dma_map_page(kdev,
340
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
341

342
	if (dma_mapping_error(kdev, p->daddr)) {
343 344 345
		__free_page(p->page);
		return -EINVAL;
	}
346 347

	return 0;
348 349
}

350 351
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
352
	return __setup_page_dma(dev, p, I915_GFP_DMA);
353 354
}

355
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
356
{
D
David Weinehall 已提交
357 358
	struct pci_dev *pdev = dev->pdev;

359
	if (WARN_ON(!p->page))
360
		return;
361

D
David Weinehall 已提交
362
	dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
363 364 365 366
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

367
static void *kmap_page_dma(struct i915_page_dma *p)
368
{
369 370
	return kmap_atomic(p->page);
}
371

372 373 374
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
375
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
376
{
377 378 379
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
380
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
381 382 383 384 385
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

386
#define kmap_px(px) kmap_page_dma(px_base(px))
387 388
#define kunmap_px(ppgtt, vaddr) \
		kunmap_page_dma(to_i915((ppgtt)->base.dev), (vaddr))
389

390 391
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
392 393 394
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
395

396 397
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
398 399 400 401 402 403 404
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

405
	kunmap_page_dma(dev_priv, vaddr);
406 407
}

408 409
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
410 411 412 413 414
{
	uint64_t v = val32;

	v = v << 32 | val32;

415
	fill_page_dma(dev_priv, p, v);
416 417
}

418
static int
419 420 421
setup_scratch_page(struct drm_device *dev,
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
422
{
423
	return __setup_page_dma(dev, scratch, gfp | __GFP_ZERO);
424 425
}

426 427
static void cleanup_scratch_page(struct drm_device *dev,
				 struct i915_page_dma *scratch)
428
{
429
	cleanup_page_dma(dev, scratch);
430 431
}

432
static struct i915_page_table *alloc_pt(struct drm_device *dev)
433
{
434
	struct i915_page_table *pt;
435 436 437
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
438 439 440 441 442

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

443 444 445 446 447 448
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

449
	ret = setup_px(dev, pt);
450
	if (ret)
451
		goto fail_page_m;
452 453

	return pt;
454

455
fail_page_m:
456 457 458 459 460
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
461 462
}

463
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
464
{
465 466 467 468 469 470 471 472 473 474
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

475
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
476
				      I915_CACHE_LLC);
477

478
	fill_px(to_i915(vm->dev), pt, scratch_pte);
479 480 481 482 483 484 485
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

486
	WARN_ON(vm->scratch_page.daddr == 0);
487

488
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
489
				     I915_CACHE_LLC, 0);
490

491
	fill32_px(to_i915(vm->dev), pt, scratch_pte);
492 493
}

494
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
495
{
496
	struct i915_page_directory *pd;
497
	int ret = -ENOMEM;
498 499 500 501 502

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

503 504 505
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
506
		goto fail_bitmap;
507

508
	ret = setup_px(dev, pd);
509
	if (ret)
510
		goto fail_page_m;
511

512
	return pd;
513

514
fail_page_m:
515
	kfree(pd->used_pdes);
516
fail_bitmap:
517 518 519
	kfree(pd);

	return ERR_PTR(ret);
520 521
}

522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

538
	fill_px(to_i915(vm->dev), pd, scratch_pde);
539 540
}

541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

602 603 604 605
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
606 607 608 609 610 611
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

612 613 614 615 616 617 618
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

619
	fill_px(to_i915(vm->dev), pdp, scratch_pdpe);
620 621 622 623 624 625 626 627 628 629
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

630
	fill_px(to_i915(vm->dev), pml4, scratch_pml4e);
631 632
}

633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
660 661
}

662
/* Broadwell Page Directory Pointer Descriptors */
663
static int gen8_write_pdp(struct drm_i915_gem_request *req,
664 665
			  unsigned entry,
			  dma_addr_t addr)
666
{
667
	struct intel_ring *ring = req->ring;
668
	struct intel_engine_cs *engine = req->engine;
669 670 671 672
	int ret;

	BUG_ON(entry >= 4);

673
	ret = intel_ring_begin(req, 6);
674 675 676
	if (ret)
		return ret;

677 678 679 680 681 682 683
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
684 685 686 687

	return 0;
}

688 689
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
690
{
691
	int i, ret;
692

693
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
694 695
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

696
		ret = gen8_write_pdp(req, i, pd_daddr);
697 698
		if (ret)
			return ret;
699
	}
B
Ben Widawsky 已提交
700

701
	return 0;
702 703
}

704 705 706 707 708 709
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

710 711 712 713 714 715 716 717 718 719
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

720 721 722 723
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
724 725 726
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
727
{
728
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
729
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
730 731
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
732
	gen8_pte_t *pt_vaddr;
733 734
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
						 I915_CACHE_LLC);
735

736
	if (WARN_ON(!px_page(pt)))
737
		return false;
738

M
Mika Kuoppala 已提交
739 740 741
	GEM_BUG_ON(pte_end > GEN8_PTES);

	bitmap_clear(pt->used_ptes, pte, num_entries);
742

743 744 745 746 747
	if (bitmap_empty(pt->used_ptes, GEN8_PTES)) {
		free_pt(vm->dev, pt);
		return true;
	}

748 749
	pt_vaddr = kmap_px(pt);

M
Mika Kuoppala 已提交
750 751
	while (pte < pte_end)
		pt_vaddr[pte++] = scratch_pte;
752

753
	kunmap_px(ppgtt, pt_vaddr);
754 755

	return false;
756
}
757

758 759 760 761
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
762 763 764 765
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
766
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
767 768
	struct i915_page_table *pt;
	uint64_t pde;
769 770 771
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
772 773

	gen8_for_each_pde(pt, pd, start, length, pde) {
774
		if (WARN_ON(!pd->page_table[pde]))
775
			break;
776

777 778 779 780 781 782 783 784 785 786 787
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
			pde_vaddr = kmap_px(pd);
			pde_vaddr[pde] = scratch_pde;
			kunmap_px(ppgtt, pde_vaddr);
		}
	}

	if (bitmap_empty(pd->used_pdes, I915_PDES)) {
		free_pd(vm->dev, pd);
		return true;
788
	}
789 790

	return false;
791
}
792

793 794 795 796
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
797 798 799 800
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
801
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
802 803
	struct i915_page_directory *pd;
	uint64_t pdpe;
804 805 806
	gen8_ppgtt_pdpe_t *pdpe_vaddr;
	gen8_ppgtt_pdpe_t scratch_pdpe =
		gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
807

808 809 810
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
811

812 813 814 815 816 817 818 819 820 821
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
			if (USES_FULL_48BIT_PPGTT(vm->dev)) {
				pdpe_vaddr = kmap_px(pdp);
				pdpe_vaddr[pdpe] = scratch_pdpe;
				kunmap_px(ppgtt, pdpe_vaddr);
			}
		}
	}

822 823
	mark_tlbs_dirty(ppgtt);

824 825 826 827
	if (USES_FULL_48BIT_PPGTT(vm->dev) &&
	    bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(vm->dev))) {
		free_pdp(vm->dev, pdp);
		return true;
828
	}
829 830

	return false;
831
}
832

833 834 835 836
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
837 838 839 840 841
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
842
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
843 844
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
845 846 847 848 849
	gen8_ppgtt_pml4e_t *pml4e_vaddr;
	gen8_ppgtt_pml4e_t scratch_pml4e =
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC);

	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->dev));
850

851 852 853
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
854

855 856 857 858 859 860
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
			pml4e_vaddr = kmap_px(pml4);
			pml4e_vaddr[pml4e] = scratch_pml4e;
			kunmap_px(ppgtt, pml4e_vaddr);
		}
861 862 863
	}
}

864
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
865
				   uint64_t start, uint64_t length)
866
{
867
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
868

869 870 871 872
	if (USES_FULL_48BIT_PPGTT(vm->dev))
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
873 874 875 876 877
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
878
			      struct sg_page_iter *sg_iter,
879 880 881
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
882
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
883
	gen8_pte_t *pt_vaddr;
884 885 886
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
887

888
	pt_vaddr = NULL;
889

890
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
891
		if (pt_vaddr == NULL) {
892
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
893
			struct i915_page_table *pt = pd->page_table[pde];
894
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
895
		}
896

897
		pt_vaddr[pte] =
898
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
899
					cache_level);
900
		if (++pte == GEN8_PTES) {
901
			kunmap_px(ppgtt, pt_vaddr);
902
			pt_vaddr = NULL;
903
			if (++pde == I915_PDES) {
904 905
				if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
					break;
906 907 908
				pde = 0;
			}
			pte = 0;
909 910
		}
	}
911 912 913

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
914 915
}

916 917 918 919 920 921
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
922
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
923
	struct sg_page_iter sg_iter;
924

925
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
926 927 928 929 930 931

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
932
		uint64_t pml4e;
933 934
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

935
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
936 937 938 939
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
940 941
}

942 943
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
944 945 946
{
	int i;

947
	if (!px_page(pd))
948 949
		return;

950
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
951 952
		if (WARN_ON(!pd->page_table[i]))
			continue;
953

954
		free_pt(dev, pd->page_table[i]);
955 956
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
957 958
}

959 960 961
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
962
	int ret;
963

964
	ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
965 966
	if (ret)
		return ret;
967 968 969

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
970 971
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
972 973 974 975
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
976 977
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
978 979
	}

980 981 982
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(dev);
		if (IS_ERR(vm->scratch_pdp)) {
983 984
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
985 986 987
		}
	}

988 989
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
990 991
	if (USES_FULL_48BIT_PPGTT(dev))
		gen8_initialize_pdp(vm, vm->scratch_pdp);
992 993

	return 0;
994 995 996 997 998 999

free_pd:
	free_pd(dev, vm->scratch_pd);
free_pt:
	free_pt(dev, vm->scratch_pt);
free_scratch_page:
1000
	cleanup_scratch_page(dev, &vm->scratch_page);
1001 1002

	return ret;
1003 1004
}

1005 1006 1007
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
1008
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1009 1010
	int i;

1011
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1012 1013
		u64 daddr = px_dma(&ppgtt->pml4);

1014 1015
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1016 1017 1018 1019 1020 1021 1022

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1023 1024
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1036 1037 1038 1039
static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

1040 1041
	if (USES_FULL_48BIT_PPGTT(dev))
		free_pdp(dev, vm->scratch_pdp);
1042 1043
	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
1044
	cleanup_scratch_page(dev, &vm->scratch_page);
1045 1046
}

1047 1048
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
1049 1050 1051
{
	int i;

1052 1053
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
1054 1055
			continue;

1056 1057
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
1058
	}
1059

1060
	free_pdp(dev, pdp);
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1079
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1080

1081
	if (intel_vgpu_active(to_i915(vm->dev)))
1082 1083
		gen8_ppgtt_notify_vgt(ppgtt, false);

1084 1085 1086 1087
	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1088

1089
	gen8_free_scratch(vm);
1090 1091
}

1092 1093
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1094 1095
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1096
 * @start:	Starting virtual address to begin allocations.
1097
 * @length:	Size of the allocations.
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1110
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1111
				     struct i915_page_directory *pd,
1112
				     uint64_t start,
1113 1114
				     uint64_t length,
				     unsigned long *new_pts)
1115
{
1116
	struct drm_device *dev = vm->dev;
1117
	struct i915_page_table *pt;
1118
	uint32_t pde;
1119

1120
	gen8_for_each_pde(pt, pd, start, length, pde) {
1121
		/* Don't reallocate page tables */
1122
		if (test_bit(pde, pd->used_pdes)) {
1123
			/* Scratch is never allocated this way */
1124
			WARN_ON(pt == vm->scratch_pt);
1125 1126 1127
			continue;
		}

1128
		pt = alloc_pt(dev);
1129
		if (IS_ERR(pt))
1130 1131
			goto unwind_out;

1132
		gen8_initialize_pt(vm, pt);
1133
		pd->page_table[pde] = pt;
1134
		__set_bit(pde, new_pts);
1135
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1136 1137
	}

1138
	return 0;
1139 1140

unwind_out:
1141
	for_each_set_bit(pde, new_pts, I915_PDES)
1142
		free_pt(dev, pd->page_table[pde]);
1143

B
Ben Widawsky 已提交
1144
	return -ENOMEM;
1145 1146
}

1147 1148
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1149
 * @vm:	Master vm structure.
1150 1151
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1152 1153
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1170 1171 1172 1173 1174 1175
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1176
{
1177
	struct drm_device *dev = vm->dev;
1178
	struct i915_page_directory *pd;
1179
	uint32_t pdpe;
1180
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1181

1182
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1183

1184
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1185
		if (test_bit(pdpe, pdp->used_pdpes))
1186
			continue;
1187

1188
		pd = alloc_pd(dev);
1189
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1190
			goto unwind_out;
1191

1192
		gen8_initialize_pd(vm, pd);
1193
		pdp->page_directory[pdpe] = pd;
1194
		__set_bit(pdpe, new_pds);
1195
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1196 1197
	}

1198
	return 0;
B
Ben Widawsky 已提交
1199 1200

unwind_out:
1201
	for_each_set_bit(pdpe, new_pds, pdpes)
1202
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1203 1204

	return -ENOMEM;
1205 1206
}

1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1236
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1237 1238 1239 1240 1241
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

1242
			gen8_initialize_pdp(vm, pdp);
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1261
static void
1262
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1273
					 unsigned long **new_pts,
1274
					 uint32_t pdpes)
1275 1276
{
	unsigned long *pds;
1277
	unsigned long *pts;
1278

1279
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1280 1281 1282
	if (!pds)
		return -ENOMEM;

1283 1284 1285 1286
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1287 1288 1289 1290 1291 1292 1293

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1294
	free_gen8_temp_bitmaps(pds, pts);
1295 1296 1297
	return -ENOMEM;
}

1298 1299 1300 1301
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1302
{
1303
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1304
	unsigned long *new_page_dirs, *new_page_tables;
1305
	struct drm_device *dev = vm->dev;
1306
	struct i915_page_directory *pd;
1307 1308
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1309
	uint32_t pdpe;
1310
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1311 1312
	int ret;

1313 1314 1315 1316
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1317 1318
		return -ENODEV;

1319
	if (WARN_ON(start + length > vm->total))
1320
		return -ENODEV;
1321

1322
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1323 1324 1325
	if (ret)
		return ret;

1326
	/* Do the allocations first so we can easily bail out */
1327 1328
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1329
	if (ret) {
1330
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1331 1332 1333 1334
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1335
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1336
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1337
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1338 1339 1340 1341
		if (ret)
			goto err_out;
	}

1342 1343 1344
	start = orig_start;
	length = orig_length;

1345 1346
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1347
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1348
		gen8_pde_t *const page_directory = kmap_px(pd);
1349
		struct i915_page_table *pt;
1350
		uint64_t pd_len = length;
1351 1352 1353
		uint64_t pd_start = start;
		uint32_t pde;

1354 1355 1356
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1357
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1369
			__set_bit(pde, pd->used_pdes);
1370 1371

			/* Map the PDE to the page table */
1372 1373
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1374 1375 1376 1377
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1378 1379 1380

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1381
		}
1382

1383
		kunmap_px(ppgtt, page_directory);
1384
		__set_bit(pdpe, pdp->used_pdpes);
1385
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1386 1387
	}

1388
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1389
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1390
	return 0;
1391

B
Ben Widawsky 已提交
1392
err_out:
1393
	while (pdpe--) {
1394 1395
		unsigned long temp;

1396 1397
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1398
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1399 1400
	}

1401
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1402
		free_pd(dev, pdp->page_directory[pdpe]);
1403

1404
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1405
	mark_tlbs_dirty(ppgtt);
1406 1407 1408
	return ret;
}

1409 1410 1411 1412 1413 1414
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1415
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1416
	struct i915_page_directory_pointer *pdp;
1417
	uint64_t pml4e;
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1436
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1461
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1462 1463 1464 1465 1466 1467 1468

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1469 1470 1471 1472 1473 1474 1475 1476
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1477
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1478 1479 1480 1481 1482 1483 1484 1485 1486
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1487
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1531
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1532
						 I915_CACHE_LLC);
1533 1534 1535 1536

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1537
		uint64_t pml4e;
1538 1539 1540
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1541
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1542 1543 1544 1545 1546 1547 1548 1549 1550
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1551 1552
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1553
	unsigned long *new_page_dirs, *new_page_tables;
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1573
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1574 1575 1576 1577

	return ret;
}

1578
/*
1579 1580 1581 1582
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1583
 *
1584
 */
1585
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1586
{
1587
	int ret;
1588

1589 1590 1591
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1592

1593 1594
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1595
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1596
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1597
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1598 1599
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1600
	ppgtt->debug_dump = gen8_dump_ppgtt;
1601

1602 1603 1604 1605
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1606

1607 1608
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1609
		ppgtt->base.total = 1ULL << 48;
1610
		ppgtt->switch_mm = gen8_48b_mm_switch;
1611
	} else {
1612
		ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
1613 1614 1615 1616
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1617
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1618 1619 1620
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1621

1622
		if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
1623 1624 1625 1626
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1627
	}
1628

1629
	if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
1630 1631
		gen8_ppgtt_notify_vgt(ppgtt, true);

1632
	return 0;
1633 1634 1635 1636

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1637 1638
}

B
Ben Widawsky 已提交
1639 1640 1641
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1642
	struct i915_page_table *unused;
1643
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1644
	uint32_t pd_entry;
1645
	uint32_t  pte, pde;
1646
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1647

1648
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1649
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1650

1651
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1652
		u32 expected;
1653
		gen6_pte_t *pt_vaddr;
1654
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1655
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1656 1657 1658 1659 1660 1661 1662 1663 1664
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1665 1666
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1667
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1668
			unsigned long va =
1669
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1688
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1689 1690 1691
	}
}

1692
/* Write pde (index) from the page directory @pd to the page table @pt */
1693 1694
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1695
{
1696 1697 1698 1699
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1700

1701
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1702
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1703

1704 1705
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1706

1707 1708 1709
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1710
				  struct i915_page_directory *pd,
1711 1712
				  uint32_t start, uint32_t length)
{
1713
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1714
	struct i915_page_table *pt;
1715
	uint32_t pde;
1716

1717
	gen6_for_each_pde(pt, pd, start, length, pde)
1718 1719 1720 1721
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1722
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1723 1724
}

1725
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1726
{
1727
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1728

1729
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1730 1731
}

1732
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1733
			 struct drm_i915_gem_request *req)
1734
{
1735
	struct intel_ring *ring = req->ring;
1736
	struct intel_engine_cs *engine = req->engine;
1737 1738 1739
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1740
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1741 1742 1743
	if (ret)
		return ret;

1744
	ret = intel_ring_begin(req, 6);
1745 1746 1747
	if (ret)
		return ret;

1748 1749 1750 1751 1752 1753 1754
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1755 1756 1757 1758

	return 0;
}

1759
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1760
			  struct drm_i915_gem_request *req)
1761
{
1762
	struct intel_ring *ring = req->ring;
1763
	struct intel_engine_cs *engine = req->engine;
1764 1765 1766
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1767
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1768 1769 1770
	if (ret)
		return ret;

1771
	ret = intel_ring_begin(req, 6);
1772 1773 1774
	if (ret)
		return ret;

1775 1776 1777 1778 1779 1780 1781
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1782

1783
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1784
	if (engine->id != RCS) {
1785
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1786 1787 1788 1789
		if (ret)
			return ret;
	}

1790 1791 1792
	return 0;
}

1793
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1794
			  struct drm_i915_gem_request *req)
1795
{
1796
	struct intel_engine_cs *engine = req->engine;
1797
	struct drm_i915_private *dev_priv = req->i915;
1798

1799 1800
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1801 1802 1803
	return 0;
}

1804
static void gen8_ppgtt_enable(struct drm_device *dev)
1805
{
1806
	struct drm_i915_private *dev_priv = to_i915(dev);
1807
	struct intel_engine_cs *engine;
1808
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1809

1810
	for_each_engine(engine, dev_priv, id) {
1811
		u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
1812
		I915_WRITE(RING_MODE_GEN7(engine),
1813
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1814 1815
	}
}
B
Ben Widawsky 已提交
1816

1817
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1818
{
1819
	struct drm_i915_private *dev_priv = to_i915(dev);
1820
	struct intel_engine_cs *engine;
1821
	uint32_t ecochk, ecobits;
1822
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1823

1824 1825
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1826

1827
	ecochk = I915_READ(GAM_ECOCHK);
1828
	if (IS_HASWELL(dev_priv)) {
1829 1830 1831 1832 1833 1834
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1835

1836
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1837
		/* GFX_MODE is per-ring on gen7+ */
1838
		I915_WRITE(RING_MODE_GEN7(engine),
1839
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1840
	}
1841
}
B
Ben Widawsky 已提交
1842

1843
static void gen6_ppgtt_enable(struct drm_device *dev)
1844
{
1845
	struct drm_i915_private *dev_priv = to_i915(dev);
1846
	uint32_t ecochk, gab_ctl, ecobits;
1847

1848 1849 1850
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1851

1852 1853 1854 1855 1856 1857 1858
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1859 1860
}

1861
/* PPGTT support for Sandybdrige/Gen6 and later */
1862
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1863
				   uint64_t start,
1864
				   uint64_t length)
1865
{
1866
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1867
	gen6_pte_t *pt_vaddr, scratch_pte;
1868 1869
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1870 1871
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1872
	unsigned last_pte, i;
1873

1874
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1875
				     I915_CACHE_LLC, 0);
1876

1877 1878
	while (num_entries) {
		last_pte = first_pte + num_entries;
1879 1880
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1881

1882
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1883

1884 1885
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1886

1887
		kunmap_px(ppgtt, pt_vaddr);
1888

1889 1890
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1891
		act_pt++;
1892
	}
1893 1894
}

1895
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1896
				      struct sg_table *pages,
1897
				      uint64_t start,
1898
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1899
{
1900
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1901
	unsigned first_entry = start >> PAGE_SHIFT;
1902 1903
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1904 1905 1906
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1907

1908
	for_each_sgt_dma(addr, sgt_iter, pages) {
1909
		if (pt_vaddr == NULL)
1910
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1911

1912
		pt_vaddr[act_pte] =
1913
			vm->pte_encode(addr, cache_level, flags);
1914

1915
		if (++act_pte == GEN6_PTES) {
1916
			kunmap_px(ppgtt, pt_vaddr);
1917
			pt_vaddr = NULL;
1918
			act_pt++;
1919
			act_pte = 0;
D
Daniel Vetter 已提交
1920 1921
		}
	}
1922

1923
	if (pt_vaddr)
1924
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1925 1926
}

1927
static int gen6_alloc_va_range(struct i915_address_space *vm,
1928
			       uint64_t start_in, uint64_t length_in)
1929
{
1930 1931
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
1932 1933
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1934
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1935
	struct i915_page_table *pt;
1936
	uint32_t start, length, start_save, length_save;
1937
	uint32_t pde;
1938 1939
	int ret;

1940 1941 1942 1943 1944
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1945 1946 1947 1948 1949 1950 1951 1952

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1953
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1954
		if (pt != vm->scratch_pt) {
1955 1956 1957 1958 1959 1960 1961
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1962
		pt = alloc_pt(dev);
1963 1964 1965 1966 1967 1968 1969 1970
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1971
		__set_bit(pde, new_page_tables);
1972
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1973 1974 1975 1976
	}

	start = start_save;
	length = length_save;
1977

1978
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1979 1980 1981 1982 1983 1984
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1985
		if (__test_and_clear_bit(pde, new_page_tables))
1986 1987
			gen6_write_pde(&ppgtt->pd, pde, pt);

1988 1989 1990 1991
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1992
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1993 1994 1995
				GEN6_PTES);
	}

1996 1997 1998 1999
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
2000
	readl(ggtt->gsm);
2001

2002
	mark_tlbs_dirty(ppgtt);
2003
	return 0;
2004 2005 2006

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
2007
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
2008

2009
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
2010
		free_pt(vm->dev, pt);
2011 2012 2013 2014
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
2015 2016
}

2017 2018 2019
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
2020
	int ret;
2021

2022
	ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
2023 2024
	if (ret)
		return ret;
2025 2026 2027

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
2028
		cleanup_scratch_page(dev, &vm->scratch_page);
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
2042
	cleanup_scratch_page(dev, &vm->scratch_page);
2043 2044
}

2045
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2046
{
2047
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2048 2049
	struct i915_page_directory *pd = &ppgtt->pd;
	struct drm_device *dev = vm->dev;
2050 2051
	struct i915_page_table *pt;
	uint32_t pde;
2052

2053 2054
	drm_mm_remove_node(&ppgtt->node);

2055
	gen6_for_all_pdes(pt, pd, pde)
2056
		if (pt != vm->scratch_pt)
2057
			free_pt(dev, pt);
2058

2059
	gen6_free_scratch(vm);
2060 2061
}

2062
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2063
{
2064
	struct i915_address_space *vm = &ppgtt->base;
2065
	struct drm_device *dev = ppgtt->base.dev;
2066 2067
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2068
	bool retried = false;
2069
	int ret;
2070

B
Ben Widawsky 已提交
2071 2072 2073 2074
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2075
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2076

2077 2078 2079
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2080

2081
alloc:
2082
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
B
Ben Widawsky 已提交
2083 2084
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
2085
						  0, ggtt->base.total,
2086
						  DRM_MM_TOPDOWN);
2087
	if (ret == -ENOSPC && !retried) {
2088
		ret = i915_gem_evict_something(&ggtt->base,
2089
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2090
					       I915_CACHE_NONE,
2091
					       0, ggtt->base.total,
2092
					       0);
2093
		if (ret)
2094
			goto err_out;
2095 2096 2097 2098

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2099

2100
	if (ret)
2101 2102
		goto err_out;

2103

2104
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2105
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2106

2107
	return 0;
2108 2109

err_out:
2110
	gen6_free_scratch(vm);
2111
	return ret;
2112 2113 2114 2115
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2116
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2117
}
2118

2119 2120 2121
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2122
	struct i915_page_table *unused;
2123
	uint32_t pde;
2124

2125
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2126
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2127 2128
}

2129
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2130 2131
{
	struct drm_device *dev = ppgtt->base.dev;
2132 2133
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2134 2135
	int ret;

2136
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2137
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2138
		ppgtt->switch_mm = gen6_mm_switch;
2139
	else if (IS_HASWELL(dev_priv))
2140
		ppgtt->switch_mm = hsw_mm_switch;
2141
	else if (IS_GEN7(dev_priv))
2142
		ppgtt->switch_mm = gen7_mm_switch;
2143
	else
2144 2145 2146 2147 2148 2149
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2150
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2151 2152
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2153 2154
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2155 2156
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2157
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2158
	ppgtt->debug_dump = gen6_dump_ppgtt;
2159

2160
	ppgtt->pd.base.ggtt_offset =
2161
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2162

2163
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2164
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2165

2166
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2167

2168 2169
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2170
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2171 2172
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2173

2174
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2175
		  ppgtt->pd.base.ggtt_offset << 10);
2176

2177
	return 0;
2178 2179
}

2180 2181
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2182
{
2183
	ppgtt->base.dev = &dev_priv->drm;
2184

2185
	if (INTEL_INFO(dev_priv)->gen < 8)
2186
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2187
	else
2188
		return gen8_ppgtt_init(ppgtt);
2189
}
2190

2191
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2192 2193
				    struct drm_i915_private *dev_priv,
				    const char *name)
2194
{
C
Chris Wilson 已提交
2195
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2196 2197 2198
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2199
	INIT_LIST_HEAD(&vm->unbound_list);
2200 2201 2202
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2203 2204
static void gtt_write_workarounds(struct drm_device *dev)
{
2205
	struct drm_i915_private *dev_priv = to_i915(dev);
2206 2207 2208 2209 2210 2211

	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2212
	if (IS_BROADWELL(dev_priv))
2213
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2214
	else if (IS_CHERRYVIEW(dev_priv))
2215
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2216
	else if (IS_SKYLAKE(dev_priv))
2217
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2218
	else if (IS_BROXTON(dev_priv))
2219 2220 2221
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2222 2223
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2224 2225
			   struct drm_i915_file_private *file_priv,
			   const char *name)
2226
{
2227
	int ret;
B
Ben Widawsky 已提交
2228

2229
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2230
	if (ret == 0) {
B
Ben Widawsky 已提交
2231
		kref_init(&ppgtt->ref);
C
Chris Wilson 已提交
2232
		i915_address_space_init(&ppgtt->base, dev_priv, name);
2233
		ppgtt->base.file = file_priv;
2234
	}
2235 2236 2237 2238

	return ret;
}

2239 2240
int i915_ppgtt_init_hw(struct drm_device *dev)
{
2241 2242
	struct drm_i915_private *dev_priv = to_i915(dev);

2243 2244
	gtt_write_workarounds(dev);

2245 2246 2247 2248 2249 2250
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2251 2252 2253
	if (!USES_PPGTT(dev))
		return 0;

2254
	if (IS_GEN6(dev_priv))
2255
		gen6_ppgtt_enable(dev);
2256
	else if (IS_GEN7(dev_priv))
2257 2258 2259 2260
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
2261
		MISSING_CASE(INTEL_INFO(dev)->gen);
2262

2263 2264
	return 0;
}
2265

2266
struct i915_hw_ppgtt *
2267
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2268 2269
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2270 2271 2272 2273 2274 2275 2276 2277
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

C
Chris Wilson 已提交
2278
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv, name);
2279 2280 2281 2282 2283
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2284 2285
	trace_i915_ppgtt_create(&ppgtt->base);

2286 2287 2288
	return ppgtt;
}

2289 2290 2291 2292 2293
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2294 2295
	trace_i915_ppgtt_release(&ppgtt->base);

2296
	/* vmas should already be unbound and destroyed */
2297 2298
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2299
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2300

C
Chris Wilson 已提交
2301
	i915_gem_timeline_fini(&ppgtt->base.timeline);
2302 2303 2304
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2305 2306 2307
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2308

2309 2310 2311
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2312
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2313 2314 2315 2316 2317
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2318
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2319 2320 2321 2322 2323
		return true;
#endif
	return false;
}

2324
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2325
{
2326
	struct intel_engine_cs *engine;
2327
	enum intel_engine_id id;
2328

2329
	if (INTEL_INFO(dev_priv)->gen < 6)
2330 2331
		return;

2332
	for_each_engine(engine, dev_priv, id) {
2333
		u32 fault_reg;
2334
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2335 2336
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2337
					 "\tAddr: 0x%08lx\n"
2338 2339 2340 2341 2342 2343 2344
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2345
			I915_WRITE(RING_FAULT_REG(engine),
2346 2347 2348
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2349 2350 2351 2352

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2353 2354
}

2355 2356
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2357
	if (INTEL_INFO(dev_priv)->gen < 6) {
2358 2359 2360 2361 2362 2363 2364
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2365 2366
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
2367 2368
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2369 2370 2371 2372 2373 2374 2375

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

2376
	i915_check_and_clear_faults(dev_priv);
2377

2378
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2379 2380

	i915_ggtt_flush(dev_priv);
2381 2382
}

2383 2384
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2385
{
2386 2387 2388 2389
	if (dma_map_sg(&obj->base.dev->pdev->dev,
		       pages->sgl, pages->nents,
		       PCI_DMA_BIDIRECTIONAL))
		return 0;
2390

2391
	return -ENOSPC;
2392 2393
}

2394
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2395 2396 2397 2398
{
	writeq(pte, addr);
}

2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2410
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2411 2412 2413 2414 2415

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

B
Ben Widawsky 已提交
2416 2417
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2418
				     uint64_t start,
2419
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2420
{
2421
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2422
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2423 2424 2425 2426 2427
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2428

2429 2430 2431
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2432
		gtt_entry = gen8_pte_encode(addr, level);
2433
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2444
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2445 2446 2447 2448 2449 2450 2451 2452 2453

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2491
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2492 2493 2494 2495 2496

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2497 2498 2499 2500 2501 2502
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2503
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2504
				     struct sg_table *st,
2505
				     uint64_t start,
2506
				     enum i915_cache_level level, u32 flags)
2507
{
2508
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2509
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2510 2511 2512 2513 2514
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2515

2516 2517 2518
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2519
		gtt_entry = vm->pte_encode(addr, level, flags);
2520
		iowrite32(gtt_entry, &gtt_entries[i++]);
2521 2522 2523 2524 2525 2526 2527 2528
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2529 2530
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2531 2532 2533 2534 2535 2536 2537

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2538 2539
}

2540
static void nop_clear_range(struct i915_address_space *vm,
2541
			    uint64_t start, uint64_t length)
2542 2543 2544
{
}

B
Ben Widawsky 已提交
2545
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2546
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2547
{
2548
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2549 2550
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2551
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2552 2553
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2554 2555 2556 2557 2558 2559 2560
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2561
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
2562
				      I915_CACHE_LLC);
B
Ben Widawsky 已提交
2563 2564 2565 2566 2567
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2568
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2569
				  uint64_t start,
2570
				  uint64_t length)
2571
{
2572
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2573 2574
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2575
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2576 2577
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2578 2579 2580 2581 2582 2583 2584
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2585
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2586
				     I915_CACHE_LLC, 0);
2587

2588 2589 2590 2591 2592
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2605 2606 2607 2608
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2609 2610 2611 2612
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2613
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2614

2615 2616
}

2617
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2618
				  uint64_t start,
2619
				  uint64_t length)
2620
{
2621
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2622 2623
}

2624 2625 2626
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2627
{
2628
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2641
	intel_runtime_pm_get(i915);
2642
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2643
				cache_level, pte_flags);
2644
	intel_runtime_pm_put(i915);
2645 2646 2647 2648 2649 2650

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2651
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2652 2653 2654 2655 2656 2657 2658

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2659
{
2660
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
2661
	u32 pte_flags;
2662 2663 2664 2665 2666
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2667

2668
	/* Currently applicable only to VLV */
2669 2670
	pte_flags = 0;
	if (vma->obj->gt_ro)
2671
		pte_flags |= PTE_READ_ONLY;
2672

2673

2674
	if (flags & I915_VMA_GLOBAL_BIND) {
2675
		intel_runtime_pm_get(i915);
2676
		vma->vm->insert_entries(vma->vm,
2677
					vma->pages, vma->node.start,
2678
					cache_level, pte_flags);
2679
		intel_runtime_pm_put(i915);
2680
	}
2681

2682
	if (flags & I915_VMA_LOCAL_BIND) {
2683
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2684
		appgtt->base.insert_entries(&appgtt->base,
2685
					    vma->pages, vma->node.start,
2686
					    cache_level, pte_flags);
2687
	}
2688 2689

	return 0;
2690 2691
}

2692
static void ggtt_unbind_vma(struct i915_vma *vma)
2693
{
2694 2695
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
	struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2696
	const u64 size = min(vma->size, vma->node.size);
2697

2698 2699
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2700
		vma->vm->clear_range(vma->vm,
2701
				     vma->node.start, size);
2702 2703
		intel_runtime_pm_put(i915);
	}
2704

2705
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2706
		appgtt->base.clear_range(&appgtt->base,
2707
					 vma->node.start, size);
2708 2709
}

2710 2711
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2712
{
D
David Weinehall 已提交
2713 2714
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2715
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2716

2717
	if (unlikely(ggtt->do_idle_maps)) {
2718
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2719 2720 2721 2722 2723
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2724

2725
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2726
}
2727

2728 2729
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2730 2731
				  u64 *start,
				  u64 *end)
2732 2733 2734 2735
{
	if (node->color != color)
		*start += 4096;

2736 2737 2738 2739 2740
	node = list_first_entry_or_null(&node->node_list,
					struct drm_mm_node,
					node_list);
	if (node && node->allocated && node->color != color)
		*end -= 4096;
2741
}
B
Ben Widawsky 已提交
2742

2743
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2744
{
2745 2746 2747 2748 2749 2750 2751 2752 2753
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2754
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2755
	unsigned long hole_start, hole_end;
2756
	struct i915_hw_ppgtt *ppgtt;
2757
	struct drm_mm_node *entry;
2758
	int ret;
2759

2760 2761 2762
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2763

2764 2765 2766 2767 2768 2769 2770 2771 2772
	/* Reserve a mappable slot for our lockless error capture */
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
						  &ggtt->error_capture,
						  4096, 0, -1,
						  0, ggtt->mappable_end,
						  0, 0);
	if (ret)
		return ret;

2773
	/* Clear any non-preallocated blocks */
2774
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2775 2776
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2777
		ggtt->base.clear_range(&ggtt->base, hole_start,
2778
				       hole_end - hole_start);
2779 2780 2781
	}

	/* And finally clear the reserved guard page */
2782
	ggtt->base.clear_range(&ggtt->base,
2783
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2784

2785
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2786
		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2787 2788 2789 2790
		if (!ppgtt) {
			ret = -ENOMEM;
			goto err;
		}
2791

2792
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2793 2794
		if (ret)
			goto err_ppgtt;
2795

2796
		if (ppgtt->base.allocate_va_range) {
2797 2798
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2799 2800
			if (ret)
				goto err_ppgtt_cleanup;
2801
		}
2802

2803 2804
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
2805
					ppgtt->base.total);
2806

2807
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2808 2809
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2810 2811
	}

2812
	return 0;
2813 2814 2815 2816 2817 2818 2819 2820

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2821 2822
}

2823 2824
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2825
 * @dev_priv: i915 device
2826
 */
2827
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2828
{
2829
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2830

2831 2832 2833
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2834
		kfree(ppgtt);
2835 2836
	}

2837
	i915_gem_cleanup_stolen(&dev_priv->drm);
2838

2839 2840 2841
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2842
	if (drm_mm_initialized(&ggtt->base.mm)) {
2843
		intel_vgt_deballoon(dev_priv);
2844

2845 2846
		drm_mm_takedown(&ggtt->base.mm);
		list_del(&ggtt->base.global_link);
2847 2848
	}

2849
	ggtt->base.cleanup(&ggtt->base);
2850 2851

	arch_phys_wc_del(ggtt->mtrr);
2852
	io_mapping_fini(&ggtt->mappable);
2853
}
2854

2855
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2856 2857 2858 2859 2860 2861
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2862
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2863 2864 2865 2866 2867
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2868 2869 2870 2871 2872 2873 2874

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2875 2876 2877
	return bdw_gmch_ctl << 20;
}

2878
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2889
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2890 2891 2892 2893 2894 2895
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2896
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2897 2898 2899 2900 2901 2902
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2933
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2934
{
2935 2936
	struct pci_dev *pdev = ggtt->base.dev->pdev;
	phys_addr_t phys_addr;
2937
	int ret;
B
Ben Widawsky 已提交
2938 2939

	/* For Modern GENs the PTEs and register space are split in the BAR */
2940
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2941

I
Imre Deak 已提交
2942 2943 2944 2945 2946 2947 2948
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2949
	if (IS_BROXTON(to_i915(ggtt->base.dev)))
2950
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2951
	else
2952
		ggtt->gsm = ioremap_wc(phys_addr, size);
2953
	if (!ggtt->gsm) {
2954
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2955 2956 2957
		return -ENOMEM;
	}

2958 2959 2960
	ret = setup_scratch_page(ggtt->base.dev,
				 &ggtt->base.scratch_page,
				 GFP_DMA32);
2961
	if (ret) {
B
Ben Widawsky 已提交
2962 2963
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2964
		iounmap(ggtt->gsm);
2965
		return ret;
B
Ben Widawsky 已提交
2966 2967
	}

2968
	return 0;
B
Ben Widawsky 已提交
2969 2970
}

B
Ben Widawsky 已提交
2971 2972 2973
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2974
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2987
	if (!USES_PPGTT(dev_priv))
2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
3003 3004
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
3005 3006
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
3007 3008
}

3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3040 3041
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3042 3043
}

3044 3045 3046 3047 3048
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3049
	cleanup_scratch_page(vm->dev, &vm->scratch_page);
3050 3051
}

3052
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3053
{
3054 3055
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3056
	unsigned int size;
B
Ben Widawsky 已提交
3057 3058 3059
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3060 3061
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3062

3063 3064
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3065

3066
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3067

3068
	if (INTEL_GEN(dev_priv) >= 9) {
3069
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3070
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3071
	} else if (IS_CHERRYVIEW(dev_priv)) {
3072
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3073
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3074
	} else {
3075
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3076
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3077
	}
B
Ben Widawsky 已提交
3078

3079
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3080

3081
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3082 3083 3084
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3085

3086
	ggtt->base.cleanup = gen6_gmch_remove;
3087 3088
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3089
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3090
	ggtt->base.clear_range = nop_clear_range;
3091
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3092 3093 3094 3095 3096 3097
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3098
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3099 3100
}

3101
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3102
{
3103 3104
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3105
	unsigned int size;
3106 3107
	u16 snb_gmch_ctl;

3108 3109
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3110

3111 3112
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3113
	 */
3114
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3115
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3116
		return -ENXIO;
3117 3118
	}

3119 3120 3121
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3122

3123
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3124

3125 3126
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3127

3128
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3129
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3130 3131 3132
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3145

3146
	return ggtt_probe_common(ggtt, size);
3147 3148
}

3149
static void i915_gmch_remove(struct i915_address_space *vm)
3150
{
3151
	intel_gmch_remove();
3152
}
3153

3154
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3155
{
3156
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3157 3158
	int ret;

3159
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3160 3161 3162 3163 3164
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3165 3166
	intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
		      &ggtt->mappable_base, &ggtt->mappable_end);
3167

3168
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3169
	ggtt->base.insert_page = i915_ggtt_insert_page;
3170 3171 3172 3173
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3174
	ggtt->base.cleanup = i915_gmch_remove;
3175

3176
	if (unlikely(ggtt->do_idle_maps))
3177 3178
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3179 3180 3181
	return 0;
}

3182
/**
3183
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3184
 * @dev_priv: i915 device
3185
 */
3186
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3187
{
3188
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3189 3190
	int ret;

3191
	ggtt->base.dev = &dev_priv->drm;
3192

3193 3194 3195 3196 3197 3198
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3199
	if (ret)
3200 3201
		return ret;

3202 3203
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3204
			  " of address space! Found %lldM!\n",
3205 3206 3207 3208 3209
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3210 3211 3212 3213 3214 3215 3216
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3217
	/* GMADR is the PCI mmio aperture into the global GTT. */
3218
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3219 3220 3221
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
3222 3223 3224 3225
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3226 3227

	return 0;
3228 3229 3230 3231
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3232
 * @dev_priv: i915 device
3233
 */
3234
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3235 3236 3237 3238
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3239 3240 3241 3242 3243
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
C
Chris Wilson 已提交
3244
	mutex_lock(&dev_priv->drm.struct_mutex);
3245
	ggtt->base.total -= PAGE_SIZE;
C
Chris Wilson 已提交
3246
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3247 3248 3249
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3250
	mutex_unlock(&dev_priv->drm.struct_mutex);
3251

3252 3253 3254
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3255 3256 3257 3258 3259 3260
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3261 3262 3263 3264
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3265
	ret = i915_gem_init_stolen(&dev_priv->drm);
3266 3267 3268 3269
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3270 3271

out_gtt_cleanup:
3272
	ggtt->base.cleanup(&ggtt->base);
3273
	return ret;
3274
}
3275

3276
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3277
{
3278
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3279 3280 3281 3282 3283
		return -EIO;

	return 0;
}

3284 3285
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
3286 3287
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3288
	struct drm_i915_gem_object *obj, *on;
3289

3290
	i915_check_and_clear_faults(dev_priv);
3291 3292

	/* First fill our portion of the GTT with scratch pages */
3293
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3294

3295 3296 3297 3298
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3299
				 &dev_priv->mm.bound_list, global_link) {
3300 3301 3302
		bool ggtt_bound = false;
		struct i915_vma *vma;

3303
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3304
			if (vma->vm != &ggtt->base)
3305
				continue;
3306

3307 3308 3309
			if (!i915_vma_unbind(vma))
				continue;

3310 3311
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3312
			ggtt_bound = true;
3313 3314
		}

3315
		if (ggtt_bound)
3316
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3317
	}
3318

3319 3320
	ggtt->base.closed = false;

3321
	if (INTEL_INFO(dev)->gen >= 8) {
3322
		if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3323 3324 3325 3326 3327 3328 3329 3330
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
3331 3332
		struct i915_address_space *vm;

3333 3334 3335
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3336
			struct i915_hw_ppgtt *ppgtt;
3337

3338
			if (i915_is_ggtt(vm))
3339
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3340 3341
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3342 3343 3344 3345 3346 3347 3348 3349 3350

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3351 3352 3353 3354 3355 3356 3357
static void
i915_vma_retire(struct i915_gem_active *active,
		struct drm_i915_gem_request *rq)
{
	const unsigned int idx = rq->engine->id;
	struct i915_vma *vma =
		container_of(active, struct i915_vma, last_read[idx]);
3358
	struct drm_i915_gem_object *obj = vma->obj;
3359 3360 3361 3362 3363 3364 3365 3366

	GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));

	i915_vma_clear_active(vma, idx);
	if (i915_vma_is_active(vma))
		return;

	list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3367
	if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
3368
		WARN_ON(i915_vma_unbind(vma));
3369 3370 3371 3372 3373 3374 3375 3376 3377 3378

	GEM_BUG_ON(!i915_gem_object_is_active(obj));
	if (--obj->active_count)
		return;

	/* Bump our place on the bound list to keep it roughly in LRU order
	 * so that we don't steal from recently used but inactive objects
	 * (unless we are forced to ofc!)
	 */
	if (obj->bind_count)
3379
		list_move_tail(&obj->global_link, &rq->i915->mm.bound_list);
3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396

	obj->mm.dirty = true; /* be paranoid  */

	if (i915_gem_object_has_active_reference(obj)) {
		i915_gem_object_clear_active_reference(obj);
		i915_gem_object_put(obj);
	}
}

static void
i915_ggtt_retire__write(struct i915_gem_active *active,
			struct drm_i915_gem_request *request)
{
	struct i915_vma *vma =
		container_of(active, struct i915_vma, last_write);

	intel_fb_obj_flush(vma->obj, true, ORIGIN_CS);
3397 3398 3399 3400 3401 3402
}

void i915_vma_destroy(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->node.allocated);
	GEM_BUG_ON(i915_vma_is_active(vma));
3403
	GEM_BUG_ON(!i915_vma_is_closed(vma));
3404
	GEM_BUG_ON(vma->fence);
3405

3406
	rb_erase(&vma->obj_node, &vma->obj->vma_tree);
3407
	list_del(&vma->vm_link);
3408
	if (!i915_vma_is_ggtt(vma))
3409 3410 3411 3412 3413 3414 3415
		i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));

	kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
}

void i915_vma_close(struct i915_vma *vma)
{
3416 3417
	GEM_BUG_ON(i915_vma_is_closed(vma));
	vma->flags |= I915_VMA_CLOSED;
3418 3419

	list_del_init(&vma->obj_link);
3420
	if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
3421
		WARN_ON(i915_vma_unbind(vma));
3422 3423
}

3424 3425 3426 3427
static inline long vma_compare(struct i915_vma *vma,
			       struct i915_address_space *vm,
			       const struct i915_ggtt_view *view)
{
3428
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443

	if (vma->vm != vm)
		return vma->vm - vm;

	if (!view)
		return vma->ggtt_view.type;

	if (vma->ggtt_view.type != view->type)
		return vma->ggtt_view.type - view->type;

	return memcmp(&vma->ggtt_view.params,
		      &view->params,
		      sizeof(view->params));
}

3444
static struct i915_vma *
C
Chris Wilson 已提交
3445 3446 3447
__i915_vma_create(struct drm_i915_gem_object *obj,
		  struct i915_address_space *vm,
		  const struct i915_ggtt_view *view)
3448
{
3449
	struct i915_vma *vma;
3450
	struct rb_node *rb, **p;
3451
	int i;
3452

3453 3454
	GEM_BUG_ON(vm->closed);

3455
	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
3456 3457
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
3458

3459
	INIT_LIST_HEAD(&vma->exec_list);
3460 3461
	for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
		init_request_active(&vma->last_read[i], i915_vma_retire);
3462 3463
	init_request_active(&vma->last_write,
			    i915_is_ggtt(vm) ? i915_ggtt_retire__write : NULL);
3464
	init_request_active(&vma->last_fence, NULL);
3465
	list_add(&vma->vm_link, &vm->unbound_list);
3466 3467
	vma->vm = vm;
	vma->obj = obj;
3468
	vma->size = obj->base.size;
3469

C
Chris Wilson 已提交
3470
	if (view) {
3471 3472 3473 3474 3475 3476 3477 3478 3479
		vma->ggtt_view = *view;
		if (view->type == I915_GGTT_VIEW_PARTIAL) {
			vma->size = view->params.partial.size;
			vma->size <<= PAGE_SHIFT;
		} else if (view->type == I915_GGTT_VIEW_ROTATED) {
			vma->size =
				intel_rotation_info_size(&view->params.rotated);
			vma->size <<= PAGE_SHIFT;
		}
C
Chris Wilson 已提交
3480 3481 3482 3483
	}

	if (i915_is_ggtt(vm)) {
		vma->flags |= I915_VMA_GGTT;
3484
		list_add(&vma->obj_link, &obj->vma_list);
3485
	} else {
3486
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
3487
		list_add_tail(&vma->obj_link, &obj->vma_list);
3488
	}
3489

3490 3491 3492 3493
	rb = NULL;
	p = &obj->vma_tree.rb_node;
	while (*p) {
		struct i915_vma *pos;
C
Chris Wilson 已提交
3494

3495 3496 3497 3498 3499 3500 3501 3502 3503
		rb = *p;
		pos = rb_entry(rb, struct i915_vma, obj_node);
		if (vma_compare(pos, vm, view) < 0)
			p = &rb->rb_right;
		else
			p = &rb->rb_left;
	}
	rb_link_node(&vma->obj_node, rb, p);
	rb_insert_color(&vma->obj_node, &obj->vma_tree);
C
Chris Wilson 已提交
3504

3505
	return vma;
C
Chris Wilson 已提交
3506 3507
}

3508 3509 3510 3511 3512
struct i915_vma *
i915_vma_create(struct drm_i915_gem_object *obj,
		struct i915_address_space *vm,
		const struct i915_ggtt_view *view)
{
3513
	lockdep_assert_held(&obj->base.dev->struct_mutex);
3514
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
C
Chris Wilson 已提交
3515
	GEM_BUG_ON(i915_gem_obj_to_vma(obj, vm, view));
3516

C
Chris Wilson 已提交
3517
	return __i915_vma_create(obj, vm, view);
3518 3519
}

3520
struct i915_vma *
C
Chris Wilson 已提交
3521 3522 3523
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3524
{
3525
	struct rb_node *rb;
3526

3527 3528 3529 3530 3531 3532 3533
	rb = obj->vma_tree.rb_node;
	while (rb) {
		struct i915_vma *vma = rb_entry(rb, struct i915_vma, obj_node);
		long cmp;

		cmp = vma_compare(vma, vm, view);
		if (cmp == 0)
C
Chris Wilson 已提交
3534
			return vma;
3535

3536 3537 3538 3539 3540 3541
		if (cmp < 0)
			rb = rb->rb_right;
		else
			rb = rb->rb_left;
	}

C
Chris Wilson 已提交
3542
	return NULL;
3543 3544 3545
}

struct i915_vma *
C
Chris Wilson 已提交
3546 3547 3548
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3549
{
C
Chris Wilson 已提交
3550
	struct i915_vma *vma;
3551

3552
	lockdep_assert_held(&obj->base.dev->struct_mutex);
C
Chris Wilson 已提交
3553
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3554

C
Chris Wilson 已提交
3555
	vma = i915_gem_obj_to_vma(obj, vm, view);
3556
	if (!vma) {
C
Chris Wilson 已提交
3557
		vma = __i915_vma_create(obj, vm, view);
3558 3559
		GEM_BUG_ON(vma != i915_gem_obj_to_vma(obj, vm, view));
	}
3560

3561
	GEM_BUG_ON(i915_vma_is_closed(vma));
3562 3563
	return vma;
}
3564

3565
static struct scatterlist *
3566
rotate_pages(const dma_addr_t *in, unsigned int offset,
3567
	     unsigned int width, unsigned int height,
3568
	     unsigned int stride,
3569
	     struct sg_table *st, struct scatterlist *sg)
3570 3571 3572 3573 3574
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3575
		src_idx = stride * (height - 1) + column;
3576 3577 3578 3579 3580 3581 3582
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3583
			sg_dma_address(sg) = in[offset + src_idx];
3584 3585
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3586
			src_idx -= stride;
3587 3588
		}
	}
3589 3590

	return sg;
3591 3592 3593
}

static struct sg_table *
3594
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3595 3596
			  struct drm_i915_gem_object *obj)
{
3597
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3598
	unsigned int size = intel_rotation_info_size(rot_info);
3599 3600
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3601 3602 3603
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3604
	struct scatterlist *sg;
3605
	int ret = -ENOMEM;
3606 3607

	/* Allocate a temporary list of source pages for random access. */
3608
	page_addr_list = drm_malloc_gfp(n_pages,
3609 3610
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3611 3612 3613 3614 3615 3616 3617 3618
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3619
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3620 3621 3622 3623 3624
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3625
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3626
		page_addr_list[i++] = dma_addr;
3627

3628
	GEM_BUG_ON(i != n_pages);
3629 3630 3631
	st->nents = 0;
	sg = st->sgl;

3632 3633 3634 3635
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3636 3637
	}

3638 3639
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3640 3641 3642 3643 3644 3645 3646 3647 3648 3649

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3650 3651 3652
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3653 3654
	return ERR_PTR(ret);
}
3655

3656 3657 3658 3659 3660
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3661 3662 3663
	struct scatterlist *sg, *iter;
	unsigned int count = view->params.partial.size;
	unsigned int offset;
3664 3665 3666 3667 3668 3669
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3670
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3671 3672 3673
	if (ret)
		goto err_sg_alloc;

3674 3675 3676 3677 3678
	iter = i915_gem_object_get_sg(obj,
				      view->params.partial.offset,
				      &offset);
	GEM_BUG_ON(!iter);

3679 3680
	sg = st->sgl;
	st->nents = 0;
3681 3682
	do {
		unsigned int len;
3683

3684 3685 3686 3687 3688 3689
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3690 3691

		st->nents++;
3692 3693 3694 3695 3696
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3697

3698 3699 3700 3701
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3702 3703 3704 3705 3706 3707 3708

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3709
static int
3710
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3711
{
3712 3713
	int ret = 0;

3714
	if (vma->pages)
3715 3716 3717
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
C
Chris Wilson 已提交
3718
		vma->pages = vma->obj->mm.pages;
3719
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3720
		vma->pages =
3721
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3722
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3723
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3724 3725 3726 3727
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3728
	if (!vma->pages) {
3729
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3730
			  vma->ggtt_view.type);
3731
		ret = -EINVAL;
3732 3733 3734
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3735 3736
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3737 3738
	}

3739
	return ret;
3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
3755
	u32 bind_flags;
3756 3757
	u32 vma_flags;
	int ret;
3758

3759 3760
	if (WARN_ON(flags == 0))
		return -EINVAL;
3761

3762
	bind_flags = 0;
3763
	if (flags & PIN_GLOBAL)
3764
		bind_flags |= I915_VMA_GLOBAL_BIND;
3765
	if (flags & PIN_USER)
3766
		bind_flags |= I915_VMA_LOCAL_BIND;
3767

3768
	vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
3769
	if (flags & PIN_UPDATE)
3770
		bind_flags |= vma_flags;
3771
	else
3772
		bind_flags &= ~vma_flags;
3773 3774 3775
	if (bind_flags == 0)
		return 0;

3776
	if (vma_flags == 0 && vma->vm->allocate_va_range) {
3777
		trace_i915_va_alloc(vma);
3778 3779 3780 3781 3782 3783 3784 3785
		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
3786 3787
	if (ret)
		return ret;
3788

3789
	vma->flags |= bind_flags;
3790 3791
	return 0;
}
3792

3793 3794 3795 3796
void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
{
	void __iomem *ptr;

3797 3798 3799
	/* Access through the GTT requires the device to be awake. */
	assert_rpm_wakelock_held(to_i915(vma->vm->dev));

3800
	lockdep_assert_held(&vma->vm->dev->struct_mutex);
3801
	if (WARN_ON(!i915_vma_is_map_and_fenceable(vma)))
3802
		return IO_ERR_PTR(-ENODEV);
3803

3804 3805
	GEM_BUG_ON(!i915_vma_is_ggtt(vma));
	GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
3806 3807 3808

	ptr = vma->iomap;
	if (ptr == NULL) {
3809
		ptr = io_mapping_map_wc(&i915_vm_to_ggtt(vma->vm)->mappable,
3810 3811 3812
					vma->node.start,
					vma->node.size);
		if (ptr == NULL)
3813
			return IO_ERR_PTR(-ENOMEM);
3814 3815 3816 3817

		vma->iomap = ptr;
	}

3818
	__i915_vma_pin(vma);
3819 3820
	return ptr;
}
3821 3822 3823 3824

void i915_vma_unpin_and_release(struct i915_vma **p_vma)
{
	struct i915_vma *vma;
3825
	struct drm_i915_gem_object *obj;
3826 3827 3828 3829 3830

	vma = fetch_and_zero(p_vma);
	if (!vma)
		return;

3831 3832
	obj = vma->obj;

3833
	i915_vma_unpin(vma);
3834 3835 3836
	i915_vma_close(vma);

	__i915_gem_object_release_unless_active(obj);
3837
}