i915_gem_gtt.c 76.3 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29
#include "i915_drv.h"
30
#include "i915_vgpu.h"
31 32 33
#include "i915_trace.h"
#include "intel_drv.h"

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
70 71 72
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

95
const struct i915_ggtt_view i915_ggtt_view_normal;
96 97 98
const struct i915_ggtt_view i915_ggtt_view_rotated = {
        .type = I915_GGTT_VIEW_ROTATED
};
99

100 101
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
102

103 104
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
105 106 107 108 109 110
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;

111 112 113
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

114 115 116 117 118 119
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
120 121 122 123 124
		return 0;

	if (enable_ppgtt == 1)
		return 1;

125
	if (enable_ppgtt == 2 && has_full_ppgtt)
126 127
		return 2;

128 129 130 131
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
132
		return 0;
133 134 135
	}
#endif

136
	/* Early VLV doesn't have this */
137 138
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
139 140 141 142
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

143 144 145 146
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
		return 2;
	else
		return has_aliasing_ppgtt ? 1 : 0;
147 148
}

149 150 151 152 153
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);

154 155 156
static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
					 enum i915_cache_level level,
					 bool valid)
B
Ben Widawsky 已提交
157
{
158
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
159
	pte |= addr;
160 161 162

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
163
		pte |= PPAT_UNCACHED_INDEX;
164 165 166 167 168 169 170 171 172
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
173 174 175
	return pte;
}

176 177 178
static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
					  dma_addr_t addr,
					  enum i915_cache_level level)
B
Ben Widawsky 已提交
179
{
180
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
181 182 183 184 185 186 187 188
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

189 190 191
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
192
{
193
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
194
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
195 196

	switch (level) {
197 198 199 200 201 202 203 204
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
205
		MISSING_CASE(level);
206 207 208 209 210
	}

	return pte;
}

211 212 213
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
214
{
215
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
216 217 218 219 220
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
221 222 223 224 225
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
226
		pte |= GEN6_PTE_UNCACHED;
227 228
		break;
	default:
229
		MISSING_CASE(level);
230 231
	}

232 233 234
	return pte;
}

235 236 237
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
238
{
239
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
240 241
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

242 243
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
244 245 246 247 248 249 250

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

251 252 253
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
254
{
255
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
256
	pte |= HSW_PTE_ADDR_ENCODE(addr);
257 258

	if (level != I915_CACHE_NONE)
259
		pte |= HSW_WB_LLC_AGE3;
260 261 262 263

	return pte;
}

264 265 266
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
267
{
268
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
269 270
	pte |= HSW_PTE_ADDR_ENCODE(addr);

271 272 273 274
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
275
		pte |= HSW_WT_ELLC_LLC_AGE3;
276 277
		break;
	default:
278
		pte |= HSW_WB_ELLC_LLC_AGE3;
279 280
		break;
	}
281 282 283 284

	return pte;
}

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
#define i915_dma_unmap_single(px, dev) \
	__i915_dma_unmap_single((px)->daddr, dev)

static inline void __i915_dma_unmap_single(dma_addr_t daddr,
					struct drm_device *dev)
{
	struct device *device = &dev->pdev->dev;

	dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
}

/**
 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
 * @px:	Page table/dir/etc to get a DMA map for
 * @dev:	drm device
 *
 * Page table allocations are unified across all gens. They always require a
 * single 4k allocation, as well as a DMA mapping. If we keep the structs
 * symmetric here, the simple macro covers us for every page table type.
 *
 * Return: 0 if success.
 */
#define i915_dma_map_single(px, dev) \
	i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)

static inline int i915_dma_map_page_single(struct page *page,
					   struct drm_device *dev,
					   dma_addr_t *daddr)
{
	struct device *device = &dev->pdev->dev;

	*daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
317 318 319 320
	if (dma_mapping_error(device, *daddr))
		return -ENOMEM;

	return 0;
321 322
}

323
static void unmap_and_free_pt(struct i915_page_table *pt,
324
			       struct drm_device *dev)
325 326 327
{
	if (WARN_ON(!pt->page))
		return;
328 329

	i915_dma_unmap_single(pt, dev);
330
	__free_page(pt->page);
331
	kfree(pt->used_ptes);
332 333 334
	kfree(pt);
}

335
static void gen8_initialize_pt(struct i915_address_space *vm,
336
			       struct i915_page_table *pt)
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
{
	gen8_pte_t *pt_vaddr, scratch_pte;
	int i;

	pt_vaddr = kmap_atomic(pt->page);
	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC, true);

	for (i = 0; i < GEN8_PTES; i++)
		pt_vaddr[i] = scratch_pte;

	if (!HAS_LLC(vm->dev))
		drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
	kunmap_atomic(pt_vaddr);
}

353
static struct i915_page_table *alloc_pt_single(struct drm_device *dev)
354
{
355
	struct i915_page_table *pt;
356 357 358
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
359 360 361 362 363

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

364 365 366 367 368 369
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

370
	pt->page = alloc_page(GFP_KERNEL);
371 372 373 374 375 376
	if (!pt->page)
		goto fail_page;

	ret = i915_dma_map_single(pt, dev);
	if (ret)
		goto fail_dma;
377 378

	return pt;
379 380 381 382 383 384 385 386 387

fail_dma:
	__free_page(pt->page);
fail_page:
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
388 389
}

390 391
static void unmap_and_free_pd(struct i915_page_directory *pd,
			      struct drm_device *dev)
392 393
{
	if (pd->page) {
394
		i915_dma_unmap_single(pd, dev);
395
		__free_page(pd->page);
396
		kfree(pd->used_pdes);
397 398 399 400
		kfree(pd);
	}
}

401
static struct i915_page_directory *alloc_pd_single(struct drm_device *dev)
402
{
403
	struct i915_page_directory *pd;
404
	int ret = -ENOMEM;
405 406 407 408 409

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

410 411 412 413 414
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
		goto free_pd;

415
	pd->page = alloc_page(GFP_KERNEL);
416 417
	if (!pd->page)
		goto free_bitmap;
418

419
	ret = i915_dma_map_single(pd, dev);
420 421
	if (ret)
		goto free_page;
422

423
	return pd;
424 425 426 427 428 429 430 431 432

free_page:
	__free_page(pd->page);
free_bitmap:
	kfree(pd->used_pdes);
free_pd:
	kfree(pd);

	return ERR_PTR(ret);
433 434
}

435
/* Broadwell Page Directory Pointer Descriptors */
436 437 438
static int gen8_write_pdp(struct intel_engine_cs *ring,
			  unsigned entry,
			  dma_addr_t addr)
439 440 441 442 443 444 445 446 447 448 449
{
	int ret;

	BUG_ON(entry >= 4);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
450
	intel_ring_emit(ring, upper_32_bits(addr));
451 452
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
453
	intel_ring_emit(ring, lower_32_bits(addr));
454 455 456 457 458
	intel_ring_advance(ring);

	return 0;
}

459
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
460
			  struct intel_engine_cs *ring)
461
{
462
	int i, ret;
463

464 465 466 467 468 469
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
		struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
		dma_addr_t pd_daddr = pd ? pd->daddr : ppgtt->scratch_pd->daddr;
		/* The page directory might be NULL, but we need to clear out
		 * whatever the previous context might have used. */
		ret = gen8_write_pdp(ring, i, pd_daddr);
470 471
		if (ret)
			return ret;
472
	}
B
Ben Widawsky 已提交
473

474
	return 0;
475 476
}

477
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
478 479
				   uint64_t start,
				   uint64_t length,
480 481 482 483
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
484
	gen8_pte_t *pt_vaddr, scratch_pte;
485 486 487
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
488
	unsigned num_entries = length >> PAGE_SHIFT;
489 490 491 492 493 494
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
495 496
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
		struct page *page_table;

		if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
			continue;

		pd = ppgtt->pdp.page_directory[pdpe];

		if (WARN_ON(!pd->page_table[pde]))
			continue;

		pt = pd->page_table[pde];

		if (WARN_ON(!pt->page))
			continue;

		page_table = pt->page;
513

514
		last_pte = pte + num_entries;
515 516
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
517 518 519

		pt_vaddr = kmap_atomic(page_table);

520
		for (i = pte; i < last_pte; i++) {
521
			pt_vaddr[i] = scratch_pte;
522 523
			num_entries--;
		}
524

525 526
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
527 528
		kunmap_atomic(pt_vaddr);

529
		pte = 0;
530
		if (++pde == I915_PDES) {
531 532 533
			pdpe++;
			pde = 0;
		}
534 535 536
	}
}

537 538
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
539
				      uint64_t start,
540
				      enum i915_cache_level cache_level, u32 unused)
541 542 543
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
544
	gen8_pte_t *pt_vaddr;
545 546 547
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
548 549
	struct sg_page_iter sg_iter;

550
	pt_vaddr = NULL;
551

552
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
553
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
554 555
			break;

B
Ben Widawsky 已提交
556
		if (pt_vaddr == NULL) {
557 558
			struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
			struct i915_page_table *pt = pd->page_table[pde];
559
			struct page *page_table = pt->page;
B
Ben Widawsky 已提交
560 561 562

			pt_vaddr = kmap_atomic(page_table);
		}
563

564
		pt_vaddr[pte] =
565 566
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
567
		if (++pte == GEN8_PTES) {
568 569
			if (!HAS_LLC(ppgtt->base.dev))
				drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
570
			kunmap_atomic(pt_vaddr);
571
			pt_vaddr = NULL;
572
			if (++pde == I915_PDES) {
573 574 575 576
				pdpe++;
				pde = 0;
			}
			pte = 0;
577 578
		}
	}
579 580 581
	if (pt_vaddr) {
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
582
		kunmap_atomic(pt_vaddr);
583
	}
584 585
}

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611
static void __gen8_do_map_pt(gen8_pde_t * const pde,
			     struct i915_page_table *pt,
			     struct drm_device *dev)
{
	gen8_pde_t entry =
		gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
	*pde = entry;
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	struct i915_hw_ppgtt *ppgtt =
			container_of(vm, struct i915_hw_ppgtt, base);
	gen8_pde_t *page_directory;
	struct i915_page_table *pt;
	int i;

	page_directory = kmap_atomic(pd->page);
	pt = ppgtt->scratch_pt;
	for (i = 0; i < I915_PDES; i++)
		/* Map the PDE to the page table */
		__gen8_do_map_pt(page_directory + i, pt, vm->dev);

	if (!HAS_LLC(vm->dev))
		drm_clflush_virt_range(page_directory, PAGE_SIZE);
612 613 614
	kunmap_atomic(page_directory);
}

615
static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
616 617 618
{
	int i;

619
	if (!pd->page)
620 621
		return;

622
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
623 624
		if (WARN_ON(!pd->page_table[i]))
			continue;
625

626
		unmap_and_free_pt(pd->page_table[i], dev);
627 628
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
629 630
}

631
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
632
{
633 634
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
635 636
	int i;

637
	for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
638 639 640
		if (WARN_ON(!ppgtt->pdp.page_directory[i]))
			continue;

641
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
642
		unmap_and_free_pd(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
643
	}
644

645
	unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
646
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
647 648
}

649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
 * @ppgtt:	Master ppgtt structure.
 * @pd:		Page directory for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length	Size of the allocations.
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
667 668
static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
				     struct i915_page_directory *pd,
669
				     uint64_t start,
670 671
				     uint64_t length,
				     unsigned long *new_pts)
672
{
673
	struct drm_device *dev = ppgtt->base.dev;
674
	struct i915_page_table *pt;
675 676
	uint64_t temp;
	uint32_t pde;
677

678 679 680 681 682 683 684 685 686 687
	gen8_for_each_pde(pt, pd, start, length, temp, pde) {
		/* Don't reallocate page tables */
		if (pt) {
			/* Scratch is never allocated this way */
			WARN_ON(pt == ppgtt->scratch_pt);
			continue;
		}

		pt = alloc_pt_single(dev);
		if (IS_ERR(pt))
688 689
			goto unwind_out;

690 691 692
		gen8_initialize_pt(&ppgtt->base, pt);
		pd->page_table[pde] = pt;
		set_bit(pde, new_pts);
693 694
	}

695
	return 0;
696 697

unwind_out:
698
	for_each_set_bit(pde, new_pts, I915_PDES)
699
		unmap_and_free_pt(pd->page_table[pde], dev);
700

B
Ben Widawsky 已提交
701
	return -ENOMEM;
702 703
}

704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
 * @ppgtt:	Master ppgtt structure.
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length	Size of the allocations.
 * @new_pds	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
727 728
static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
				     struct i915_page_directory_pointer *pdp,
729
				     uint64_t start,
730 731
				     uint64_t length,
				     unsigned long *new_pds)
732
{
733
	struct drm_device *dev = ppgtt->base.dev;
734
	struct i915_page_directory *pd;
735 736 737
	uint64_t temp;
	uint32_t pdpe;

738 739
	WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));

740 741 742
	/* FIXME: PPGTT container_of won't work for 64b */
	WARN_ON((start + length) > 0x800000000ULL);

743 744 745
	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
		if (pd)
			continue;
746

747 748
		pd = alloc_pd_single(dev);
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
749
			goto unwind_out;
750

751 752 753
		gen8_initialize_pd(&ppgtt->base, pd);
		pdp->page_directory[pdpe] = pd;
		set_bit(pdpe, new_pds);
B
Ben Widawsky 已提交
754 755
	}

756
	return 0;
B
Ben Widawsky 已提交
757 758

unwind_out:
759
	for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
760
		unmap_and_free_pd(pdp->page_directory[pdpe], dev);
B
Ben Widawsky 已提交
761 762

	return -ENOMEM;
763 764
}

765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813
static void
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
{
	int i;

	for (i = 0; i < GEN8_LEGACY_PDPES; i++)
		kfree(new_pts[i]);
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
					 unsigned long ***new_pts)
{
	int i;
	unsigned long *pds;
	unsigned long **pts;

	pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
	if (!pds)
		return -ENOMEM;

	pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
	if (!pts) {
		kfree(pds);
		return -ENOMEM;
	}

	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
		pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
				 sizeof(unsigned long), GFP_KERNEL);
		if (!pts[i])
			goto err_out;
	}

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
	free_gen8_temp_bitmaps(pds, pts);
	return -ENOMEM;
}

814 815 816
static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start,
			       uint64_t length)
817
{
818 819
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
820
	unsigned long *new_page_dirs, **new_page_tables;
821
	struct i915_page_directory *pd;
822 823
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
824 825
	uint64_t temp;
	uint32_t pdpe;
826 827
	int ret;

828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843
#ifndef CONFIG_64BIT
	/* Disallow 64b address on 32b platforms. Nothing is wrong with doing
	 * this in hardware, but a lot of the drm code is not prepared to handle
	 * 64b offset on 32b platforms.
	 * This will be addressed when 48b PPGTT is added */
	if (start + length > 0x100000000ULL)
		return -E2BIG;
#endif

	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
		return -ERANGE;

	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
844 845 846
	if (ret)
		return ret;

847 848 849 850 851 852 853 854 855
	/* Do the allocations first so we can easily bail out */
	ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
					new_page_dirs);
	if (ret) {
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
856
	gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
857 858
		ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
						new_page_tables[pdpe]);
859 860 861 862
		if (ret)
			goto err_out;
	}

863 864 865
	start = orig_start;
	length = orig_length;

866 867
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
868
	gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
869
		gen8_pde_t *const page_directory = kmap_atomic(pd->page);
870 871 872 873 874
		struct i915_page_table *pt;
		uint64_t pd_len = gen8_clamp_pd(start, length);
		uint64_t pd_start = start;
		uint32_t pde;

875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

		gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
890
			set_bit(pde, pd->used_pdes);
891 892 893 894 895 896

			/* Map the PDE to the page table */
			__gen8_do_map_pt(page_directory + pde, pt, vm->dev);

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
897
		}
898 899 900 901 902 903

		if (!HAS_LLC(vm->dev))
			drm_clflush_virt_range(page_directory, PAGE_SIZE);

		kunmap_atomic(page_directory);

904 905 906
		set_bit(pdpe, ppgtt->pdp.used_pdpes);
	}

907
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
B
Ben Widawsky 已提交
908
	return 0;
909

B
Ben Widawsky 已提交
910
err_out:
911 912 913 914 915 916 917 918 919
	while (pdpe--) {
		for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
			unmap_and_free_pt(ppgtt->pdp.page_directory[pdpe]->page_table[temp], vm->dev);
	}

	for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
		unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe], vm->dev);

	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
920 921 922
	return ret;
}

923
/*
924 925 926 927
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
928
 *
929
 */
930
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
931
{
932 933 934 935
	ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

936
	ppgtt->scratch_pd = alloc_pd_single(ppgtt->base.dev);
937 938 939
	if (IS_ERR(ppgtt->scratch_pd))
		return PTR_ERR(ppgtt->scratch_pd);

940
	gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
941
	gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
942

943
	ppgtt->base.start = 0;
944
	ppgtt->base.total = 1ULL << 32;
945
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
946
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
947
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
948
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
949 950
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
951 952 953 954 955 956

	ppgtt->switch_mm = gen8_mm_switch;

	return 0;
}

B
Ben Widawsky 已提交
957 958 959
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
960
	struct i915_page_table *unused;
961
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
962
	uint32_t pd_entry;
963 964
	uint32_t  pte, pde, temp;
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
965

966
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
967

968
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
B
Ben Widawsky 已提交
969
		u32 expected;
970
		gen6_pte_t *pt_vaddr;
971
		dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
972
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
973 974 975 976 977 978 979 980 981
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

982
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
983
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
984
			unsigned long va =
985
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

1008
/* Write pde (index) from the page directory @pd to the page table @pt */
1009 1010
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1011
{
1012 1013 1014 1015
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1016

1017 1018
	pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1019

1020 1021
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1022

1023 1024 1025
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1026
				  struct i915_page_directory *pd,
1027 1028
				  uint32_t start, uint32_t length)
{
1029
	struct i915_page_table *pt;
1030 1031 1032 1033 1034 1035 1036 1037
	uint32_t pde, temp;

	gen6_for_each_pde(pt, pd, start, length, temp, pde)
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);
B
Ben Widawsky 已提交
1038 1039
}

1040
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1041
{
1042
	BUG_ON(ppgtt->pd.pd_offset & 0x3f);
1043

1044
	return (ppgtt->pd.pd_offset / 64) << 16;
1045 1046
}

1047
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1048
			 struct intel_engine_cs *ring)
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_engine_cs *ring)
{
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

1082
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1083
			  struct intel_engine_cs *ring)
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1104 1105 1106 1107 1108 1109 1110
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

1111 1112 1113
	return 0;
}

1114
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1115
			  struct intel_engine_cs *ring)
1116 1117 1118 1119
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1120

1121 1122 1123 1124 1125 1126 1127 1128
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

1129
static void gen8_ppgtt_enable(struct drm_device *dev)
1130 1131
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1132
	struct intel_engine_cs *ring;
1133
	int j;
B
Ben Widawsky 已提交
1134

1135 1136 1137 1138 1139
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
1140

1141
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1142
{
1143
	struct drm_i915_private *dev_priv = dev->dev_private;
1144
	struct intel_engine_cs *ring;
1145
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1146
	int i;
B
Ben Widawsky 已提交
1147

1148 1149
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1150

1151 1152 1153 1154 1155 1156 1157 1158
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1159

1160
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
1161
		/* GFX_MODE is per-ring on gen7+ */
1162 1163
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1164
	}
1165
}
B
Ben Widawsky 已提交
1166

1167
static void gen6_ppgtt_enable(struct drm_device *dev)
1168
{
1169
	struct drm_i915_private *dev_priv = dev->dev_private;
1170
	uint32_t ecochk, gab_ctl, ecobits;
1171

1172 1173 1174
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1175

1176 1177 1178 1179 1180 1181 1182
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1183 1184
}

1185
/* PPGTT support for Sandybdrige/Gen6 and later */
1186
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1187 1188
				   uint64_t start,
				   uint64_t length,
1189
				   bool use_scratch)
1190
{
1191 1192
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1193
	gen6_pte_t *pt_vaddr, scratch_pte;
1194 1195
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1196 1197
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1198
	unsigned last_pte, i;
1199

1200
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
1201

1202 1203
	while (num_entries) {
		last_pte = first_pte + num_entries;
1204 1205
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1206

1207
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1208

1209 1210
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1211 1212 1213

		kunmap_atomic(pt_vaddr);

1214 1215
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1216
		act_pt++;
1217
	}
1218 1219
}

1220
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1221
				      struct sg_table *pages,
1222
				      uint64_t start,
1223
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1224
{
1225 1226
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1227
	gen6_pte_t *pt_vaddr;
1228
	unsigned first_entry = start >> PAGE_SHIFT;
1229 1230
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1231 1232
	struct sg_page_iter sg_iter;

1233
	pt_vaddr = NULL;
1234
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1235
		if (pt_vaddr == NULL)
1236
			pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1237

1238 1239
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1240 1241
				       cache_level, true, flags);

1242
		if (++act_pte == GEN6_PTES) {
1243
			kunmap_atomic(pt_vaddr);
1244
			pt_vaddr = NULL;
1245
			act_pt++;
1246
			act_pte = 0;
D
Daniel Vetter 已提交
1247 1248
		}
	}
1249 1250
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
1251 1252
}

1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
 * are switching between contexts with the same LRCA, we also must do a force
 * restore.
 */
static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	/* If current vm != vm, */
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1263
static void gen6_initialize_pt(struct i915_address_space *vm,
1264
		struct i915_page_table *pt)
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
{
	gen6_pte_t *pt_vaddr, scratch_pte;
	int i;

	WARN_ON(vm->scratch.addr == 0);

	scratch_pte = vm->pte_encode(vm->scratch.addr,
			I915_CACHE_LLC, true, 0);

	pt_vaddr = kmap_atomic(pt->page);

	for (i = 0; i < GEN6_PTES; i++)
		pt_vaddr[i] = scratch_pte;

	kunmap_atomic(pt_vaddr);
}

1282 1283 1284
static int gen6_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1285 1286 1287
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1288 1289
	struct i915_hw_ppgtt *ppgtt =
				container_of(vm, struct i915_hw_ppgtt, base);
1290
	struct i915_page_table *pt;
1291
	const uint32_t start_save = start, length_save = length;
1292
	uint32_t pde, temp;
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322
	int ret;

	WARN_ON(upper_32_bits(start));

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		if (pt != ppgtt->scratch_pt) {
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

		pt = alloc_pt_single(dev);
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
		set_bit(pde, new_page_tables);
1323
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1324 1325 1326 1327
	}

	start = start_save;
	length = length_save;
1328 1329 1330 1331 1332 1333 1334 1335

	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1336 1337 1338
		if (test_and_clear_bit(pde, new_page_tables))
			gen6_write_pde(&ppgtt->pd, pde, pt);

1339 1340 1341 1342
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1343
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1344 1345 1346
				GEN6_PTES);
	}

1347 1348 1349 1350 1351 1352
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);

1353
	mark_tlbs_dirty(ppgtt);
1354
	return 0;
1355 1356 1357

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1358
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1359 1360 1361 1362 1363 1364 1365

		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
		unmap_and_free_pt(pt, vm->dev);
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1366 1367
}

1368
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1369
{
1370 1371
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1372 1373
	struct i915_page_table *pt;
	uint32_t pde;
1374

1375 1376 1377

	drm_mm_remove_node(&ppgtt->node);

1378
	gen6_for_all_pdes(pt, ppgtt, pde) {
1379
		if (pt != ppgtt->scratch_pt)
1380
			unmap_and_free_pt(pt, ppgtt->base.dev);
1381
	}
1382

1383
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
1384
	unmap_and_free_pd(&ppgtt->pd, ppgtt->base.dev);
1385 1386
}

1387
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1388
{
1389
	struct drm_device *dev = ppgtt->base.dev;
1390
	struct drm_i915_private *dev_priv = dev->dev_private;
1391
	bool retried = false;
1392
	int ret;
1393

B
Ben Widawsky 已提交
1394 1395 1396 1397 1398
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1399 1400 1401 1402 1403 1404
	ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

	gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);

1405
alloc:
B
Ben Widawsky 已提交
1406 1407 1408 1409
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1410
						  DRM_MM_TOPDOWN);
1411 1412 1413
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1414 1415 1416
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1417
		if (ret)
1418
			goto err_out;
1419 1420 1421 1422

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1423

1424
	if (ret)
1425 1426
		goto err_out;

1427

B
Ben Widawsky 已提交
1428 1429
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1430

1431
	return 0;
1432 1433

err_out:
1434
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
1435
	return ret;
1436 1437 1438 1439
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1440
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1441
}
1442

1443 1444 1445
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
1446
	struct i915_page_table *unused;
1447
	uint32_t pde, temp;
1448

1449 1450
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1451 1452
}

1453
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

1469 1470 1471
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

1472 1473 1474 1475
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1476
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
1477 1478
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1479 1480
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1481 1482
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1483
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
1484
	ppgtt->debug_dump = gen6_dump_ppgtt;
1485

1486
	ppgtt->pd.pd_offset =
1487
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1488

1489 1490 1491
	ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd.pd_offset / sizeof(gen6_pte_t);

1492
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
1493

1494 1495
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

1496
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1497 1498
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1499

1500
	DRM_DEBUG("Adding PPGTT at offset %x\n",
1501
		  ppgtt->pd.pd_offset << 10);
1502

1503
	return 0;
1504 1505
}

1506
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1507 1508 1509
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1510
	ppgtt->base.dev = dev;
1511
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1512

B
Ben Widawsky 已提交
1513
	if (INTEL_INFO(dev)->gen < 8)
1514
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1515
	else
1516
		return gen8_ppgtt_init(ppgtt);
1517 1518 1519 1520 1521
}
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1522

1523
	ret = __hw_ppgtt_init(dev, ppgtt);
1524
	if (ret == 0) {
B
Ben Widawsky 已提交
1525
		kref_init(&ppgtt->ref);
1526 1527
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1528
		i915_init_vm(dev_priv, &ppgtt->base);
1529
	}
1530 1531 1532 1533

	return ret;
}

1534 1535 1536 1537 1538 1539 1540
int i915_ppgtt_init_hw(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int i, ret = 0;

1541 1542 1543 1544 1545 1546
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1557
		MISSING_CASE(INTEL_INFO(dev)->gen);
1558 1559 1560

	if (ppgtt) {
		for_each_ring(ring, dev_priv, i) {
1561
			ret = ppgtt->switch_mm(ppgtt, ring);
1562 1563
			if (ret != 0)
				return ret;
1564
		}
1565
	}
1566 1567 1568

	return ret;
}
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1587 1588
	trace_i915_ppgtt_create(&ppgtt->base);

1589 1590 1591
	return ppgtt;
}

1592 1593 1594 1595 1596
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1597 1598
	trace_i915_ppgtt_release(&ppgtt->base);

1599 1600 1601 1602
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

1603 1604 1605
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

1606 1607 1608
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
1609

1610
static void
1611 1612 1613
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1614
{
1615 1616 1617 1618
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		flags |= PTE_READ_ONLY;

1619
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1620
				cache_level, flags);
1621 1622
}

1623
static void ppgtt_unbind_vma(struct i915_vma *vma)
1624
{
1625
	vma->vm->clear_range(vma->vm,
1626 1627
			     vma->node.start,
			     vma->obj->base.size,
1628
			     true);
1629 1630
}

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1647 1648 1649 1650
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1651
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1652
		dev_priv->mm.interruptible = false;
1653
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1665
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1666 1667 1668
		dev_priv->mm.interruptible = interruptible;
}

1669 1670 1671
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1672
	struct intel_engine_cs *ring;
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
1683
					 "\tAddr: 0x%08lx\n"
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1721 1722
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1723
				       true);
1724 1725

	i915_ggtt_flush(dev_priv);
1726 1727
}

1728 1729 1730
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1731
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1732
	struct i915_address_space *vm;
1733

1734 1735
	i915_check_and_clear_faults(dev);

1736
	/* First fill our portion of the GTT with scratch pages */
1737
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1738 1739
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1740
				       true);
1741

1742
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1743 1744 1745 1746 1747
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1748
		i915_gem_clflush_object(obj, obj->pin_display);
1749 1750 1751
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
1752 1753 1754
		 *
		 * Bind is not expected to fail since this is only called on
		 * resume and assumption is all requirements exist already.
1755
		 */
1756
		vma->bound &= ~GLOBAL_BIND;
1757
		WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
1758 1759
	}

B
Ben Widawsky 已提交
1760

1761
	if (INTEL_INFO(dev)->gen >= 8) {
S
Sumit Singh 已提交
1762
		if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
1763 1764 1765 1766
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1767
		return;
1768
	}
B
Ben Widawsky 已提交
1769

1770 1771 1772 1773 1774 1775 1776
	if (USES_PPGTT(dev)) {
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

			struct i915_hw_ppgtt *ppgtt =
					container_of(vm, struct i915_hw_ppgtt,
						     base);
B
Ben Widawsky 已提交
1777

1778 1779 1780 1781 1782 1783
			if (i915_is_ggtt(vm))
				ppgtt = dev_priv->mm.aliasing_ppgtt;

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
1784 1785
	}

1786
	i915_ggtt_flush(dev_priv);
1787
}
1788

1789
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1790
{
1791
	if (obj->has_dma_mapping)
1792
		return 0;
1793 1794 1795 1796 1797 1798 1799

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1800 1801
}

1802
static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1814
				     uint64_t start,
1815
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1816 1817
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1818
	unsigned first_entry = start >> PAGE_SHIFT;
1819 1820
	gen8_pte_t __iomem *gtt_entries =
		(gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1821 1822
	int i = 0;
	struct sg_page_iter sg_iter;
1823
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1852 1853 1854 1855 1856 1857
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1858
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1859
				     struct sg_table *st,
1860
				     uint64_t start,
1861
				     enum i915_cache_level level, u32 flags)
1862
{
1863
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1864
	unsigned first_entry = start >> PAGE_SHIFT;
1865 1866
	gen6_pte_t __iomem *gtt_entries =
		(gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1867 1868
	int i = 0;
	struct sg_page_iter sg_iter;
1869
	dma_addr_t addr = 0;
1870

1871
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1872
		addr = sg_page_iter_dma_address(&sg_iter);
1873
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1874
		i++;
1875 1876 1877 1878 1879 1880 1881 1882
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1883 1884 1885 1886
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1887 1888 1889 1890 1891 1892 1893

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1894 1895
}

B
Ben Widawsky 已提交
1896
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1897 1898
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1899 1900 1901
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1902 1903
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1904 1905
	gen8_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1922
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1923 1924
				  uint64_t start,
				  uint64_t length,
1925
				  bool use_scratch)
1926
{
1927
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1928 1929
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1930 1931
	gen6_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1932
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1933 1934 1935 1936 1937 1938 1939
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1940
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
1941

1942 1943 1944 1945 1946
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1947 1948 1949 1950

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1951
{
1952
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1953 1954 1955
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1956
	BUG_ON(!i915_is_ggtt(vma->vm));
1957
	intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
1958
	vma->bound = GLOBAL_BIND;
1959 1960
}

1961
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1962 1963
				  uint64_t start,
				  uint64_t length,
1964
				  bool unused)
1965
{
1966 1967
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1968 1969 1970
	intel_gtt_clear_range(first_entry, num_entries);
}

1971 1972 1973 1974
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1975

1976
	BUG_ON(!i915_is_ggtt(vma->vm));
1977
	vma->bound = 0;
1978 1979
	intel_gtt_clear_range(first, size);
}
1980

1981 1982 1983
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1984
{
1985
	struct drm_device *dev = vma->vm->dev;
1986
	struct drm_i915_private *dev_priv = dev->dev_private;
1987
	struct drm_i915_gem_object *obj = vma->obj;
1988
	struct sg_table *pages = obj->pages;
1989

1990 1991 1992 1993
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		flags |= PTE_READ_ONLY;

1994 1995 1996
	if (i915_is_ggtt(vma->vm))
		pages = vma->ggtt_view.pages;

1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
2009
		if (!(vma->bound & GLOBAL_BIND) ||
2010
		    (cache_level != obj->cache_level)) {
2011
			vma->vm->insert_entries(vma->vm, pages,
2012
						vma->node.start,
2013
						cache_level, flags);
2014
			vma->bound |= GLOBAL_BIND;
2015 2016
		}
	}
2017

2018
	if (dev_priv->mm.aliasing_ppgtt &&
2019
	    (!(vma->bound & LOCAL_BIND) ||
2020 2021
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2022
		appgtt->base.insert_entries(&appgtt->base, pages,
2023
					    vma->node.start,
2024
					    cache_level, flags);
2025
		vma->bound |= LOCAL_BIND;
2026
	}
2027 2028
}

2029
static void ggtt_unbind_vma(struct i915_vma *vma)
2030
{
2031
	struct drm_device *dev = vma->vm->dev;
2032
	struct drm_i915_private *dev_priv = dev->dev_private;
2033 2034
	struct drm_i915_gem_object *obj = vma->obj;

2035
	if (vma->bound & GLOBAL_BIND) {
2036 2037 2038
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
2039
				     true);
2040
		vma->bound &= ~GLOBAL_BIND;
2041
	}
2042

2043
	if (vma->bound & LOCAL_BIND) {
2044 2045
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
2046 2047
					 vma->node.start,
					 obj->base.size,
2048
					 true);
2049
		vma->bound &= ~LOCAL_BIND;
2050
	}
2051 2052 2053
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2054
{
B
Ben Widawsky 已提交
2055 2056 2057 2058 2059 2060
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

2061 2062 2063 2064
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
2065 2066

	undo_idling(dev_priv, interruptible);
2067
}
2068

2069 2070
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2071 2072
				  u64 *start,
				  u64 *end)
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
2085

D
Daniel Vetter 已提交
2086 2087 2088 2089
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
2090
{
2091 2092 2093 2094 2095 2096 2097 2098 2099
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2100 2101
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2102 2103 2104
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2105
	int ret;
2106

2107 2108
	BUG_ON(mappable_end > end);

2109
	/* Subtract the guard page ... */
2110
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120

	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

2121
	if (!HAS_LLC(dev))
2122
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
2123

2124
	/* Mark any preallocated objects as occupied */
2125
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2126
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
2127

B
Ben Widawsky 已提交
2128
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
2129 2130 2131
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2132
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
2133 2134 2135 2136
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2137
		vma->bound |= GLOBAL_BIND;
2138 2139 2140
	}

	/* Clear any non-preallocated blocks */
2141
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
2142 2143
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2144 2145
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
2146 2147 2148
	}

	/* And finally clear the reserved guard page */
2149
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
2150

2151 2152 2153 2154 2155 2156 2157
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret) {
			ppgtt->base.cleanup(&ppgtt->base);
			kfree(ppgtt);
			return ret;
		}

		if (ppgtt->base.allocate_va_range)
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2168
		if (ret) {
2169
			ppgtt->base.cleanup(&ppgtt->base);
2170
			kfree(ppgtt);
2171
			return ret;
2172
		}
2173

2174 2175 2176 2177 2178
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
					ppgtt->base.total,
					true);

2179 2180 2181
		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

2182
	return 0;
2183 2184
}

2185 2186 2187 2188 2189
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

2190
	gtt_size = dev_priv->gtt.base.total;
2191
	mappable_size = dev_priv->gtt.mappable_end;
2192

2193
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
2194 2195
}

2196 2197 2198 2199 2200
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

2201 2202 2203 2204 2205 2206
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2207
	if (drm_mm_initialized(&vm->mm)) {
2208 2209 2210
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

2211 2212 2213 2214 2215 2216
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
2217

2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236
static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
2237 2238
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
2239 2240 2241 2242 2243 2244 2245

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2246 2247 2248 2249
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
2250
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
2251
	__free_page(page);
2252 2253 2254 2255 2256 2257 2258 2259 2260
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2261 2262 2263 2264 2265 2266
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2267 2268 2269 2270 2271 2272 2273

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2274 2275 2276
	return bdw_gmch_ctl << 20;
}

2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2288
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2289 2290 2291 2292 2293 2294
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2295 2296 2297 2298 2299 2300 2301
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2332 2333 2334 2335
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2336
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2337 2338 2339
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
2340
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2341 2342
		(pci_resource_len(dev->pdev, 0) / 2);

I
Imre Deak 已提交
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
	if (IS_BROXTON(dev))
		dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
	else
		dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
2369 2370 2371
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2372
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2401 2402 2403 2404 2405 2406
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2462 2463 2464 2465
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2466 2467 2468 2469 2470 2471
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2472

2473
	*gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2474

S
Sumit Singh 已提交
2475
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2476 2477 2478
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2479

B
Ben Widawsky 已提交
2480 2481
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2482 2483
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
2484 2485
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
B
Ben Widawsky 已提交
2486 2487 2488 2489

	return ret;
}

2490 2491
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2492 2493 2494
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2495 2496
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2497
	unsigned int gtt_size;
2498 2499 2500
	u16 snb_gmch_ctl;
	int ret;

2501 2502 2503
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2504 2505
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2506
	 */
2507
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2508 2509 2510
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2511 2512 2513 2514 2515 2516
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2517
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2518

B
Ben Widawsky 已提交
2519
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
2520
	*gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
2521

B
Ben Widawsky 已提交
2522
	ret = ggtt_probe_common(dev, gtt_size);
2523

2524 2525
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2526 2527
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
2528

2529 2530 2531
	return ret;
}

2532
static void gen6_gmch_remove(struct i915_address_space *vm)
2533
{
2534 2535

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2536

2537 2538
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2539
}
2540 2541 2542

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2543 2544 2545
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2556
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2557 2558

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2559
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2560 2561
	dev_priv->gtt.base.bind_vma = i915_ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = i915_ggtt_unbind_vma;
2562

2563 2564 2565
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2566 2567 2568
	return 0;
}

2569
static void i915_gmch_remove(struct i915_address_space *vm)
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2581
		gtt->gtt_probe = i915_gmch_probe;
2582
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2583
	} else if (INTEL_INFO(dev)->gen < 8) {
2584
		gtt->gtt_probe = gen6_gmch_probe;
2585
		gtt->base.cleanup = gen6_gmch_remove;
2586
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2587
			gtt->base.pte_encode = iris_pte_encode;
2588
		else if (IS_HASWELL(dev))
2589
			gtt->base.pte_encode = hsw_pte_encode;
2590
		else if (IS_VALLEYVIEW(dev))
2591
			gtt->base.pte_encode = byt_pte_encode;
2592 2593
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2594
		else
2595
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2596 2597 2598
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2599 2600
	}

2601
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2602
			     &gtt->mappable_base, &gtt->mappable_end);
2603
	if (ret)
2604 2605
		return ret;

2606 2607
	gtt->base.dev = dev;

2608
	/* GMADR is the PCI mmio aperture into the global GTT. */
2609 2610
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
2611 2612
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2613 2614 2615 2616
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2617 2618 2619 2620 2621 2622 2623 2624
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2625 2626 2627

	return 0;
}
2628

2629 2630 2631 2632
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
2633
{
2634
	struct i915_vma *vma;
2635

2636 2637
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
2638 2639

	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
2640 2641
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
2642

2643 2644 2645 2646 2647 2648
	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

2649
	if (i915_is_ggtt(vm))
2650
		vma->ggtt_view = *ggtt_view;
2651

2652 2653
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2654
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2655 2656 2657 2658 2659

	return vma;
}

struct i915_vma *
2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2675
				       const struct i915_ggtt_view *view)
2676
{
2677
	struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2678 2679
	struct i915_vma *vma;

2680 2681 2682 2683 2684 2685 2686 2687
	if (WARN_ON(!view))
		return ERR_PTR(-EINVAL);

	vma = i915_gem_obj_to_ggtt_view(obj, view);

	if (IS_ERR(vma))
		return vma;

2688
	if (!vma)
2689
		vma = __i915_gem_vma_create(obj, ggtt, view);
2690 2691

	return vma;
2692

2693
}
2694

2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
static void
rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
	     struct sg_table *st)
{
	unsigned int column, row;
	unsigned int src_idx;
	struct scatterlist *sg = st->sgl;

	st->nents = 0;

	for (column = 0; column < width; column++) {
		src_idx = width * (height - 1) + column;
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
			sg_dma_address(sg) = in[src_idx];
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
			src_idx -= width;
		}
	}
}

static struct sg_table *
intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
			  struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
	unsigned long size, pages, rot_pages;
	struct sg_page_iter sg_iter;
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
	unsigned int tile_pitch, tile_height;
	unsigned int width_pages, height_pages;
2735
	int ret = -ENOMEM;
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793

	pages = obj->base.size / PAGE_SIZE;

	/* Calculate tiling geometry. */
	tile_height = intel_tile_height(dev, rot_info->pixel_format,
					rot_info->fb_modifier);
	tile_pitch = PAGE_SIZE / tile_height;
	width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
	height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
	rot_pages = width_pages * height_pages;
	size = rot_pages * PAGE_SIZE;

	/* Allocate a temporary list of source pages for random access. */
	page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
		page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
		i++;
	}

	/* Rotate the pages. */
	rotate_pages(page_addr_list, width_pages, height_pages, st);

	DRM_DEBUG_KMS(
		      "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
		      size, rot_info->pitch, rot_info->height,
		      rot_info->pixel_format, width_pages, height_pages,
		      rot_pages);

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

	DRM_DEBUG_KMS(
		      "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
		      size, ret, rot_info->pitch, rot_info->height,
		      rot_info->pixel_format, width_pages, height_pages,
		      rot_pages);
	return ERR_PTR(ret);
}
2794

2795 2796
static inline int
i915_get_ggtt_vma_pages(struct i915_vma *vma)
2797
{
2798 2799
	int ret = 0;

2800 2801 2802 2803 2804
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
2805 2806 2807
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
			intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
2808 2809 2810 2811 2812
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
2813
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
2814
			  vma->ggtt_view.type);
2815 2816 2817 2818 2819 2820
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
2821 2822
	}

2823
	return ret;
2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852
	int ret;

	if (vma->vm->allocate_va_range) {
		trace_i915_va_alloc(vma->vm, vma->node.start,
				    vma->node.size,
				    VM_TO_TRACE_NAME(vma->vm));

		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
		if (ret)
			return ret;
	}

2853
	if (i915_is_ggtt(vma->vm)) {
2854
		ret = i915_get_ggtt_vma_pages(vma);
2855

2856 2857 2858
		if (ret)
			return ret;
	}
2859

2860
	vma->vm->bind_vma(vma, cache_level, flags);
2861 2862 2863

	return 0;
}