i915_gem_gtt.c 93.8 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33 34
#include "i915_trace.h"
#include "intel_drv.h"

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
71 72 73
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

96 97 98
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

99 100 101
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
102
const struct i915_ggtt_view i915_ggtt_view_rotated = {
103
	.type = I915_GGTT_VIEW_ROTATED,
104
};
105

106 107
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
108 109
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
110
	bool has_full_48bit_ppgtt;
111 112 113

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
114
	has_full_48bit_ppgtt = IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9;
115

116 117 118
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

119 120 121 122 123 124
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
125 126 127 128 129
		return 0;

	if (enable_ppgtt == 1)
		return 1;

130
	if (enable_ppgtt == 2 && has_full_ppgtt)
131 132
		return 2;

133 134 135
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

136 137 138 139
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
140
		return 0;
141 142 143
	}
#endif

144
	/* Early VLV doesn't have this */
145
	if (IS_VALLEYVIEW(dev) && dev->pdev->revision < 0xb) {
146 147 148 149
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

150
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
151
		return has_full_48bit_ppgtt ? 3 : 2;
152 153
	else
		return has_aliasing_ppgtt ? 1 : 0;
154 155
}

156 157 158
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
159 160 161 162 163 164 165 166 167
{
	u32 pte_flags = 0;

	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
				cache_level, pte_flags);
168 169

	return 0;
170 171 172 173 174 175 176 177 178
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
			     vma->obj->base.size,
			     true);
}
179

180 181 182
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid)
B
Ben Widawsky 已提交
183
{
184
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
185
	pte |= addr;
186 187 188

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
189
		pte |= PPAT_UNCACHED_INDEX;
190 191 192 193 194 195 196 197 198
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
199 200 201
	return pte;
}

202 203
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
204
{
205
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
206 207 208 209 210 211 212 213
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

214 215 216
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

217 218 219
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
220
{
221
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
222
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
223 224

	switch (level) {
225 226 227 228 229 230 231 232
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
233
		MISSING_CASE(level);
234 235 236 237 238
	}

	return pte;
}

239 240 241
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
242
{
243
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
244 245 246 247 248
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
249 250 251 252 253
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
254
		pte |= GEN6_PTE_UNCACHED;
255 256
		break;
	default:
257
		MISSING_CASE(level);
258 259
	}

260 261 262
	return pte;
}

263 264 265
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
266
{
267
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
268 269
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

270 271
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
272 273 274 275 276 277 278

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

279 280 281
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
282
{
283
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
284
	pte |= HSW_PTE_ADDR_ENCODE(addr);
285 286

	if (level != I915_CACHE_NONE)
287
		pte |= HSW_WB_LLC_AGE3;
288 289 290 291

	return pte;
}

292 293 294
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
295
{
296
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
297 298
	pte |= HSW_PTE_ADDR_ENCODE(addr);

299 300 301 302
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
303
		pte |= HSW_WT_ELLC_LLC_AGE3;
304 305
		break;
	default:
306
		pte |= HSW_WB_ELLC_LLC_AGE3;
307 308
		break;
	}
309 310 311 312

	return pte;
}

313 314
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
315 316 317
{
	struct device *device = &dev->pdev->dev;

318
	p->page = alloc_page(flags);
319 320
	if (!p->page)
		return -ENOMEM;
321

322 323
	p->daddr = dma_map_page(device,
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
324

325 326 327 328
	if (dma_mapping_error(device, p->daddr)) {
		__free_page(p->page);
		return -EINVAL;
	}
329 330

	return 0;
331 332
}

333 334 335 336 337
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
	return __setup_page_dma(dev, p, GFP_KERNEL);
}

338
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
339
{
340
	if (WARN_ON(!p->page))
341
		return;
342

343 344 345 346 347
	dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

348
static void *kmap_page_dma(struct i915_page_dma *p)
349
{
350 351
	return kmap_atomic(p->page);
}
352

353 354 355 356 357
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
{
358 359 360 361 362 363 364 365 366
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

367
#define kmap_px(px) kmap_page_dma(px_base(px))
368 369
#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))

370 371 372 373 374
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))

375 376 377 378 379 380 381 382 383 384 385 386
static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
			  const uint64_t val)
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

	kunmap_page_dma(dev, vaddr);
}

387 388 389 390 391 392 393 394 395 396
static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
			     const uint32_t val32)
{
	uint64_t v = val32;

	v = v << 32 | val32;

	fill_page_dma(dev, p, v);
}

397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
{
	struct i915_page_scratch *sp;
	int ret;

	sp = kzalloc(sizeof(*sp), GFP_KERNEL);
	if (sp == NULL)
		return ERR_PTR(-ENOMEM);

	ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
	if (ret) {
		kfree(sp);
		return ERR_PTR(ret);
	}

	set_pages_uc(px_page(sp), 1);

	return sp;
}

static void free_scratch_page(struct drm_device *dev,
			      struct i915_page_scratch *sp)
{
	set_pages_wb(px_page(sp), 1);

	cleanup_px(dev, sp);
	kfree(sp);
}

426
static struct i915_page_table *alloc_pt(struct drm_device *dev)
427
{
428
	struct i915_page_table *pt;
429 430 431
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
432 433 434 435 436

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

437 438 439 440 441 442
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

443
	ret = setup_px(dev, pt);
444
	if (ret)
445
		goto fail_page_m;
446 447

	return pt;
448

449
fail_page_m:
450 451 452 453 454
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
455 456
}

457
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
458
{
459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
				      I915_CACHE_LLC, true);

	fill_px(vm->dev, pt, scratch_pte);
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

	WARN_ON(px_dma(vm->scratch_page) == 0);

	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);

	fill32_px(vm->dev, pt, scratch_pte);
486 487
}

488
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
489
{
490
	struct i915_page_directory *pd;
491
	int ret = -ENOMEM;
492 493 494 495 496

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

497 498 499
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
500
		goto fail_bitmap;
501

502
	ret = setup_px(dev, pd);
503
	if (ret)
504
		goto fail_page_m;
505

506
	return pd;
507

508
fail_page_m:
509
	kfree(pd->used_pdes);
510
fail_bitmap:
511 512 513
	kfree(pd);

	return ERR_PTR(ret);
514 515
}

516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

	fill_px(vm->dev, pd, scratch_pde);
}

535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

596 597 598 599
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
600 601 602 603 604 605
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

	fill_px(vm->dev, pdp, scratch_pdpe);
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

	fill_px(vm->dev, pml4, scratch_pml4e);
}

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
654 655
}

656
/* Broadwell Page Directory Pointer Descriptors */
657
static int gen8_write_pdp(struct drm_i915_gem_request *req,
658 659
			  unsigned entry,
			  dma_addr_t addr)
660
{
661
	struct intel_engine_cs *engine = req->engine;
662 663 664 665
	int ret;

	BUG_ON(entry >= 4);

666
	ret = intel_ring_begin(req, 6);
667 668 669
	if (ret)
		return ret;

670 671 672 673 674 675 676
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(engine, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(engine, upper_32_bits(addr));
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(engine, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(engine, lower_32_bits(addr));
	intel_ring_advance(engine);
677 678 679 680

	return 0;
}

681 682
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
683
{
684
	int i, ret;
685

686
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
687 688
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

689
		ret = gen8_write_pdp(req, i, pd_daddr);
690 691
		if (ret)
			return ret;
692
	}
B
Ben Widawsky 已提交
693

694
	return 0;
695 696
}

697 698 699 700 701 702
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

703 704 705 706 707
static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
				       struct i915_page_directory_pointer *pdp,
				       uint64_t start,
				       uint64_t length,
				       gen8_pte_t scratch_pte)
708
{
709
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
710
	gen8_pte_t *pt_vaddr;
711 712 713
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
714
	unsigned num_entries = length >> PAGE_SHIFT;
715 716
	unsigned last_pte, i;

717 718
	if (WARN_ON(!pdp))
		return;
719 720

	while (num_entries) {
721 722
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
723

724
		if (WARN_ON(!pdp->page_directory[pdpe]))
725
			break;
726

727
		pd = pdp->page_directory[pdpe];
728 729

		if (WARN_ON(!pd->page_table[pde]))
730
			break;
731 732 733

		pt = pd->page_table[pde];

734
		if (WARN_ON(!px_page(pt)))
735
			break;
736

737
		last_pte = pte + num_entries;
738 739
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
740

741
		pt_vaddr = kmap_px(pt);
742

743
		for (i = pte; i < last_pte; i++) {
744
			pt_vaddr[i] = scratch_pte;
745 746
			num_entries--;
		}
747

748
		kunmap_px(ppgtt, pt);
749

750
		pte = 0;
751
		if (++pde == I915_PDES) {
752 753
			if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
				break;
754 755
			pde = 0;
		}
756 757 758
	}
}

759 760 761 762
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
				   uint64_t start,
				   uint64_t length,
				   bool use_scratch)
763
{
764
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
765 766 767
	gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
						 I915_CACHE_LLC, use_scratch);

768 769 770 771
	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
					   scratch_pte);
	} else {
772
		uint64_t pml4e;
773 774
		struct i915_page_directory_pointer *pdp;

775
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
776 777 778 779
			gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
						   scratch_pte);
		}
	}
780 781 782 783 784
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
785
			      struct sg_page_iter *sg_iter,
786 787 788
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
789
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
790
	gen8_pte_t *pt_vaddr;
791 792 793
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
794

795
	pt_vaddr = NULL;
796

797
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
798
		if (pt_vaddr == NULL) {
799
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
800
			struct i915_page_table *pt = pd->page_table[pde];
801
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
802
		}
803

804
		pt_vaddr[pte] =
805
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
806
					cache_level, true);
807
		if (++pte == GEN8_PTES) {
808
			kunmap_px(ppgtt, pt_vaddr);
809
			pt_vaddr = NULL;
810
			if (++pde == I915_PDES) {
811 812
				if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
					break;
813 814 815
				pde = 0;
			}
			pte = 0;
816 817
		}
	}
818 819 820

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
821 822
}

823 824 825 826 827 828
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
829
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
830
	struct sg_page_iter sg_iter;
831

832
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
833 834 835 836 837 838

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
839
		uint64_t pml4e;
840 841
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

842
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
843 844 845 846
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
847 848
}

849 850
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
851 852 853
{
	int i;

854
	if (!px_page(pd))
855 856
		return;

857
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
858 859
		if (WARN_ON(!pd->page_table[i]))
			continue;
860

861
		free_pt(dev, pd->page_table[i]);
862 863
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
864 865
}

866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pt);
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
		free_pt(dev, vm->scratch_pt);
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pd);
	}

887 888 889 890 891 892 893 894 895 896
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(dev);
		if (IS_ERR(vm->scratch_pdp)) {
			free_pd(dev, vm->scratch_pd);
			free_pt(dev, vm->scratch_pt);
			free_scratch_page(dev, vm->scratch_page);
			return PTR_ERR(vm->scratch_pdp);
		}
	}

897 898
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
899 900
	if (USES_FULL_48BIT_PPGTT(dev))
		gen8_initialize_pdp(vm, vm->scratch_pdp);
901 902 903 904

	return 0;
}

905 906 907 908 909 910 911 912 913 914
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	if (USES_FULL_48BIT_PPGTT(dev)) {
		u64 daddr = px_dma(&ppgtt->pml4);

915 916
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
917 918 919 920 921 922 923

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

924 925
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
926 927 928 929 930 931 932 933 934 935 936
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

937 938 939 940
static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

941 942
	if (USES_FULL_48BIT_PPGTT(dev))
		free_pdp(dev, vm->scratch_pdp);
943 944 945 946 947
	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

948 949
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
950 951 952
{
	int i;

953 954
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
955 956
			continue;

957 958
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
959
	}
960

961
	free_pdp(dev, pdp);
962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
980
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
981

982 983 984
	if (intel_vgpu_active(vm->dev))
		gen8_ppgtt_notify_vgt(ppgtt, false);

985 986 987 988
	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
989

990
	gen8_free_scratch(vm);
991 992
}

993 994
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
995 996
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
997
 * @start:	Starting virtual address to begin allocations.
998
 * @length:	Size of the allocations.
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1011
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1012
				     struct i915_page_directory *pd,
1013
				     uint64_t start,
1014 1015
				     uint64_t length,
				     unsigned long *new_pts)
1016
{
1017
	struct drm_device *dev = vm->dev;
1018
	struct i915_page_table *pt;
1019
	uint32_t pde;
1020

1021
	gen8_for_each_pde(pt, pd, start, length, pde) {
1022
		/* Don't reallocate page tables */
1023
		if (test_bit(pde, pd->used_pdes)) {
1024
			/* Scratch is never allocated this way */
1025
			WARN_ON(pt == vm->scratch_pt);
1026 1027 1028
			continue;
		}

1029
		pt = alloc_pt(dev);
1030
		if (IS_ERR(pt))
1031 1032
			goto unwind_out;

1033
		gen8_initialize_pt(vm, pt);
1034
		pd->page_table[pde] = pt;
1035
		__set_bit(pde, new_pts);
1036
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1037 1038
	}

1039
	return 0;
1040 1041

unwind_out:
1042
	for_each_set_bit(pde, new_pts, I915_PDES)
1043
		free_pt(dev, pd->page_table[pde]);
1044

B
Ben Widawsky 已提交
1045
	return -ENOMEM;
1046 1047
}

1048 1049
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1050
 * @vm:	Master vm structure.
1051 1052
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1053 1054
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1071 1072 1073 1074 1075 1076
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1077
{
1078
	struct drm_device *dev = vm->dev;
1079
	struct i915_page_directory *pd;
1080
	uint32_t pdpe;
1081
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1082

1083
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1084

1085
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1086
		if (test_bit(pdpe, pdp->used_pdpes))
1087
			continue;
1088

1089
		pd = alloc_pd(dev);
1090
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1091
			goto unwind_out;
1092

1093
		gen8_initialize_pd(vm, pd);
1094
		pdp->page_directory[pdpe] = pd;
1095
		__set_bit(pdpe, new_pds);
1096
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1097 1098
	}

1099
	return 0;
B
Ben Widawsky 已提交
1100 1101

unwind_out:
1102
	for_each_set_bit(pdpe, new_pds, pdpes)
1103
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1104 1105

	return -ENOMEM;
1106 1107
}

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1137
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1138 1139 1140 1141 1142
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

1143
			gen8_initialize_pdp(vm, pdp);
1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1162
static void
1163
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1174
					 unsigned long **new_pts,
1175
					 uint32_t pdpes)
1176 1177
{
	unsigned long *pds;
1178
	unsigned long *pts;
1179

1180
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1181 1182 1183
	if (!pds)
		return -ENOMEM;

1184 1185 1186 1187
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1188 1189 1190 1191 1192 1193 1194

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1195
	free_gen8_temp_bitmaps(pds, pts);
1196 1197 1198
	return -ENOMEM;
}

1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1209 1210 1211 1212
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1213
{
1214
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1215
	unsigned long *new_page_dirs, *new_page_tables;
1216
	struct drm_device *dev = vm->dev;
1217
	struct i915_page_directory *pd;
1218 1219
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1220
	uint32_t pdpe;
1221
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1222 1223
	int ret;

1224 1225 1226 1227
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1228 1229
		return -ENODEV;

1230
	if (WARN_ON(start + length > vm->total))
1231
		return -ENODEV;
1232

1233
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1234 1235 1236
	if (ret)
		return ret;

1237
	/* Do the allocations first so we can easily bail out */
1238 1239
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1240
	if (ret) {
1241
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1242 1243 1244 1245
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1246
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1247
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1248
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1249 1250 1251 1252
		if (ret)
			goto err_out;
	}

1253 1254 1255
	start = orig_start;
	length = orig_length;

1256 1257
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1258
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1259
		gen8_pde_t *const page_directory = kmap_px(pd);
1260
		struct i915_page_table *pt;
1261
		uint64_t pd_len = length;
1262 1263 1264
		uint64_t pd_start = start;
		uint32_t pde;

1265 1266 1267
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1268
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1280
			__set_bit(pde, pd->used_pdes);
1281 1282

			/* Map the PDE to the page table */
1283 1284
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1285 1286 1287 1288
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1289 1290 1291

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1292
		}
1293

1294
		kunmap_px(ppgtt, page_directory);
1295
		__set_bit(pdpe, pdp->used_pdpes);
1296
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1297 1298
	}

1299
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1300
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1301
	return 0;
1302

B
Ben Widawsky 已提交
1303
err_out:
1304
	while (pdpe--) {
1305 1306
		unsigned long temp;

1307 1308
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1309
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1310 1311
	}

1312
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1313
		free_pd(dev, pdp->page_directory[pdpe]);
1314

1315
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1316
	mark_tlbs_dirty(ppgtt);
1317 1318 1319
	return ret;
}

1320 1321 1322 1323 1324 1325
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1326
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1327
	struct i915_page_directory_pointer *pdp;
1328
	uint64_t pml4e;
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1347
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1372
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1373 1374 1375 1376 1377 1378 1379

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1380 1381 1382 1383 1384 1385 1386 1387
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1388
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1389 1390 1391 1392 1393 1394 1395 1396 1397
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1398
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
	gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
						 I915_CACHE_LLC, true);

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1448
		uint64_t pml4e;
1449 1450 1451
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1452
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1453 1454 1455 1456 1457 1458 1459 1460 1461
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1462 1463
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1464
	unsigned long *new_page_dirs, *new_page_tables;
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1484
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1485 1486 1487 1488

	return ret;
}

1489
/*
1490 1491 1492 1493
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1494
 *
1495
 */
1496
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1497
{
1498
	int ret;
1499

1500 1501 1502
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1503

1504 1505
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1506
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1507
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1508
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1509 1510
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1511
	ppgtt->debug_dump = gen8_dump_ppgtt;
1512

1513 1514 1515 1516
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1517

1518 1519
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1520
		ppgtt->base.total = 1ULL << 48;
1521
		ppgtt->switch_mm = gen8_48b_mm_switch;
1522
	} else {
1523
		ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
1524 1525 1526 1527
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1528
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1529 1530 1531
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1532 1533 1534 1535 1536 1537

		if (intel_vgpu_active(ppgtt->base.dev)) {
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1538
	}
1539

1540 1541 1542
	if (intel_vgpu_active(ppgtt->base.dev))
		gen8_ppgtt_notify_vgt(ppgtt, true);

1543
	return 0;
1544 1545 1546 1547

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1548 1549
}

B
Ben Widawsky 已提交
1550 1551 1552
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1553
	struct i915_page_table *unused;
1554
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1555
	uint32_t pd_entry;
1556 1557
	uint32_t  pte, pde, temp;
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1558

1559 1560
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
1561

1562
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
B
Ben Widawsky 已提交
1563
		u32 expected;
1564
		gen6_pte_t *pt_vaddr;
1565
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1566
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1567 1568 1569 1570 1571 1572 1573 1574 1575
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1576 1577
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1578
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1579
			unsigned long va =
1580
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1599
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1600 1601 1602
	}
}

1603
/* Write pde (index) from the page directory @pd to the page table @pt */
1604 1605
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1606
{
1607 1608 1609 1610
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1611

1612
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1613
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1614

1615 1616
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1617

1618 1619 1620
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1621
				  struct i915_page_directory *pd,
1622 1623
				  uint32_t start, uint32_t length)
{
1624
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1625
	struct i915_page_table *pt;
1626 1627 1628 1629 1630 1631 1632
	uint32_t pde, temp;

	gen6_for_each_pde(pt, pd, start, length, temp, pde)
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1633
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1634 1635
}

1636
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1637
{
1638
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1639

1640
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1641 1642
}

1643
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1644
			 struct drm_i915_gem_request *req)
1645
{
1646
	struct intel_engine_cs *engine = req->engine;
1647 1648 1649
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1650
	ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1651 1652 1653
	if (ret)
		return ret;

1654
	ret = intel_ring_begin(req, 6);
1655 1656 1657
	if (ret)
		return ret;

1658 1659 1660 1661 1662 1663 1664
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(engine, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
	intel_ring_emit(engine, get_pd_offset(ppgtt));
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1665 1666 1667 1668

	return 0;
}

1669
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1670
			  struct drm_i915_gem_request *req)
1671
{
1672
	struct intel_engine_cs *engine = req->engine;
1673 1674
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

1675 1676
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1677 1678 1679
	return 0;
}

1680
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1681
			  struct drm_i915_gem_request *req)
1682
{
1683
	struct intel_engine_cs *engine = req->engine;
1684 1685 1686
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1687
	ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1688 1689 1690
	if (ret)
		return ret;

1691
	ret = intel_ring_begin(req, 6);
1692 1693 1694
	if (ret)
		return ret;

1695 1696 1697 1698 1699 1700 1701
	intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(engine, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
	intel_ring_emit(engine, get_pd_offset(ppgtt));
	intel_ring_emit(engine, MI_NOOP);
	intel_ring_advance(engine);
1702

1703
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1704 1705
	if (engine->id != RCS) {
		ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1706 1707 1708 1709
		if (ret)
			return ret;
	}

1710 1711 1712
	return 0;
}

1713
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1714
			  struct drm_i915_gem_request *req)
1715
{
1716
	struct intel_engine_cs *engine = req->engine;
1717 1718 1719
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1720

1721 1722
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1723

1724
	POSTING_READ(RING_PP_DIR_DCLV(engine));
1725 1726 1727 1728

	return 0;
}

1729
static void gen8_ppgtt_enable(struct drm_device *dev)
1730 1731
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1732
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
1733

1734
	for_each_engine(engine, dev_priv) {
1735
		u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
1736
		I915_WRITE(RING_MODE_GEN7(engine),
1737
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1738 1739
	}
}
B
Ben Widawsky 已提交
1740

1741
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1742
{
1743
	struct drm_i915_private *dev_priv = dev->dev_private;
1744
	struct intel_engine_cs *engine;
1745
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1746

1747 1748
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1749

1750 1751 1752 1753 1754 1755 1756 1757
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1758

1759
	for_each_engine(engine, dev_priv) {
B
Ben Widawsky 已提交
1760
		/* GFX_MODE is per-ring on gen7+ */
1761
		I915_WRITE(RING_MODE_GEN7(engine),
1762
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1763
	}
1764
}
B
Ben Widawsky 已提交
1765

1766
static void gen6_ppgtt_enable(struct drm_device *dev)
1767
{
1768
	struct drm_i915_private *dev_priv = dev->dev_private;
1769
	uint32_t ecochk, gab_ctl, ecobits;
1770

1771 1772 1773
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1774

1775 1776 1777 1778 1779 1780 1781
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1782 1783
}

1784
/* PPGTT support for Sandybdrige/Gen6 and later */
1785
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1786 1787
				   uint64_t start,
				   uint64_t length,
1788
				   bool use_scratch)
1789
{
1790
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1791
	gen6_pte_t *pt_vaddr, scratch_pte;
1792 1793
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1794 1795
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1796
	unsigned last_pte, i;
1797

1798 1799
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
1800

1801 1802
	while (num_entries) {
		last_pte = first_pte + num_entries;
1803 1804
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1805

1806
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1807

1808 1809
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1810

1811
		kunmap_px(ppgtt, pt_vaddr);
1812

1813 1814
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1815
		act_pt++;
1816
	}
1817 1818
}

1819
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1820
				      struct sg_table *pages,
1821
				      uint64_t start,
1822
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1823
{
1824
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1825
	gen6_pte_t *pt_vaddr;
1826
	unsigned first_entry = start >> PAGE_SHIFT;
1827 1828
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1829 1830
	struct sg_page_iter sg_iter;

1831
	pt_vaddr = NULL;
1832
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1833
		if (pt_vaddr == NULL)
1834
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1835

1836 1837
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1838 1839
				       cache_level, true, flags);

1840
		if (++act_pte == GEN6_PTES) {
1841
			kunmap_px(ppgtt, pt_vaddr);
1842
			pt_vaddr = NULL;
1843
			act_pt++;
1844
			act_pte = 0;
D
Daniel Vetter 已提交
1845 1846
		}
	}
1847
	if (pt_vaddr)
1848
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1849 1850
}

1851
static int gen6_alloc_va_range(struct i915_address_space *vm,
1852
			       uint64_t start_in, uint64_t length_in)
1853
{
1854 1855
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
1856 1857
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1858
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1859
	struct i915_page_table *pt;
1860
	uint32_t start, length, start_save, length_save;
1861
	uint32_t pde, temp;
1862 1863
	int ret;

1864 1865 1866 1867 1868
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1869 1870 1871 1872 1873 1874 1875 1876 1877

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1878
		if (pt != vm->scratch_pt) {
1879 1880 1881 1882 1883 1884 1885
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1886
		pt = alloc_pt(dev);
1887 1888 1889 1890 1891 1892 1893 1894
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1895
		__set_bit(pde, new_page_tables);
1896
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1897 1898 1899 1900
	}

	start = start_save;
	length = length_save;
1901 1902 1903 1904 1905 1906 1907 1908

	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1909
		if (__test_and_clear_bit(pde, new_page_tables))
1910 1911
			gen6_write_pde(&ppgtt->pd, pde, pt);

1912 1913 1914 1915
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1916
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1917 1918 1919
				GEN6_PTES);
	}

1920 1921 1922 1923
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1924
	readl(ggtt->gsm);
1925

1926
	mark_tlbs_dirty(ppgtt);
1927
	return 0;
1928 1929 1930

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1931
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1932

1933
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1934
		free_pt(vm->dev, pt);
1935 1936 1937 1938
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1939 1940
}

1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

1968
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1969
{
1970
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1971 1972
	struct i915_page_table *pt;
	uint32_t pde;
1973

1974 1975
	drm_mm_remove_node(&ppgtt->node);

1976
	gen6_for_all_pdes(pt, ppgtt, pde) {
1977
		if (pt != vm->scratch_pt)
1978
			free_pt(ppgtt->base.dev, pt);
1979
	}
1980

1981
	gen6_free_scratch(vm);
1982 1983
}

1984
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1985
{
1986
	struct i915_address_space *vm = &ppgtt->base;
1987
	struct drm_device *dev = ppgtt->base.dev;
1988 1989
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1990
	bool retried = false;
1991
	int ret;
1992

B
Ben Widawsky 已提交
1993 1994 1995 1996
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
1997
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
1998

1999 2000 2001
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2002

2003
alloc:
2004
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
B
Ben Widawsky 已提交
2005 2006
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
2007
						  0, ggtt->base.total,
2008
						  DRM_MM_TOPDOWN);
2009
	if (ret == -ENOSPC && !retried) {
2010
		ret = i915_gem_evict_something(dev, &ggtt->base,
2011
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2012
					       I915_CACHE_NONE,
2013
					       0, ggtt->base.total,
2014
					       0);
2015
		if (ret)
2016
			goto err_out;
2017 2018 2019 2020

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2021

2022
	if (ret)
2023 2024
		goto err_out;

2025

2026
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2027
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2028

2029
	return 0;
2030 2031

err_out:
2032
	gen6_free_scratch(vm);
2033
	return ret;
2034 2035 2036 2037
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2038
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2039
}
2040

2041 2042 2043
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2044
	struct i915_page_table *unused;
2045
	uint32_t pde, temp;
2046

2047
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
2048
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2049 2050
}

2051
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2052 2053
{
	struct drm_device *dev = ppgtt->base.dev;
2054 2055
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2056 2057
	int ret;

2058
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2059 2060 2061 2062 2063 2064 2065 2066 2067
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

2068 2069 2070
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

2071 2072 2073 2074
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2075
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2076 2077
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2078 2079
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2080 2081
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2082
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2083
	ppgtt->debug_dump = gen6_dump_ppgtt;
2084

2085
	ppgtt->pd.base.ggtt_offset =
2086
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2087

2088
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2089
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2090

2091
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2092

2093 2094
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2095
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2096 2097
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2098

2099
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2100
		  ppgtt->pd.base.ggtt_offset << 10);
2101

2102
	return 0;
2103 2104
}

2105
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2106
{
2107
	ppgtt->base.dev = dev;
2108

B
Ben Widawsky 已提交
2109
	if (INTEL_INFO(dev)->gen < 8)
2110
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2111
	else
2112
		return gen8_ppgtt_init(ppgtt);
2113
}
2114

2115 2116 2117 2118 2119 2120 2121 2122 2123 2124
static void i915_address_space_init(struct i915_address_space *vm,
				    struct drm_i915_private *dev_priv)
{
	drm_mm_init(&vm->mm, vm->start, vm->total);
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
static void gtt_write_workarounds(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
	if (IS_BROADWELL(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
	else if (IS_CHERRYVIEW(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
	else if (IS_SKYLAKE(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
	else if (IS_BROXTON(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2144 2145 2146 2147
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
2148

2149
	ret = __hw_ppgtt_init(dev, ppgtt);
2150
	if (ret == 0) {
B
Ben Widawsky 已提交
2151
		kref_init(&ppgtt->ref);
2152
		i915_address_space_init(&ppgtt->base, dev_priv);
2153
	}
2154 2155 2156 2157

	return ret;
}

2158 2159
int i915_ppgtt_init_hw(struct drm_device *dev)
{
2160 2161
	gtt_write_workarounds(dev);

2162 2163 2164 2165 2166 2167
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
2178
		MISSING_CASE(INTEL_INFO(dev)->gen);
2179

2180 2181
	return 0;
}
2182

2183
int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
2184
{
2185
	struct drm_i915_private *dev_priv = req->i915;
2186 2187 2188 2189 2190 2191 2192 2193
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

	if (i915.enable_execlists)
		return 0;

	if (!ppgtt)
		return 0;

2194
	return ppgtt->switch_mm(ppgtt, req);
2195
}
2196

2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

2215 2216
	trace_i915_ppgtt_create(&ppgtt->base);

2217 2218 2219
	return ppgtt;
}

2220 2221 2222 2223 2224
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2225 2226
	trace_i915_ppgtt_release(&ppgtt->base);

2227 2228 2229 2230
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

2231 2232 2233
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2234 2235 2236
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2237

2238 2239 2240 2241
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2242
static bool needs_idle_maps(struct drm_device *dev)
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
2254 2255
static bool do_idling(struct drm_i915_private *dev_priv)
{
2256
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2257 2258
	bool ret = dev_priv->mm.interruptible;

2259
	if (unlikely(ggtt->do_idle_maps)) {
B
Ben Widawsky 已提交
2260
		dev_priv->mm.interruptible = false;
2261
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
2273 2274 2275
	struct i915_ggtt *ggtt = &dev_priv->ggtt;

	if (unlikely(ggtt->do_idle_maps))
B
Ben Widawsky 已提交
2276 2277 2278
		dev_priv->mm.interruptible = interruptible;
}

2279 2280 2281
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2282
	struct intel_engine_cs *engine;
2283 2284 2285 2286

	if (INTEL_INFO(dev)->gen < 6)
		return;

2287
	for_each_engine(engine, dev_priv) {
2288
		u32 fault_reg;
2289
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2290 2291
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2292
					 "\tAddr: 0x%08lx\n"
2293 2294 2295 2296 2297 2298 2299
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2300
			I915_WRITE(RING_FAULT_REG(engine),
2301 2302 2303
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2304
	POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
2305 2306
}

2307 2308
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2309
	if (INTEL_INFO(dev_priv)->gen < 6) {
2310 2311 2312 2313 2314 2315 2316
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2317 2318
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
2319 2320
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2321 2322 2323 2324 2325 2326 2327 2328 2329

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

2330 2331
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
			     true);
2332 2333

	i915_ggtt_flush(dev_priv);
2334 2335
}

2336
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
2337
{
2338 2339 2340 2341 2342 2343
	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
2344 2345
}

2346
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2358
				     uint64_t start,
2359
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2360
{
2361 2362
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2363
	unsigned first_entry = start >> PAGE_SHIFT;
2364
	gen8_pte_t __iomem *gtt_entries =
2365
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
B
Ben Widawsky 已提交
2366 2367
	int i = 0;
	struct sg_page_iter sg_iter;
2368
	dma_addr_t addr = 0; /* shut up gcc */
2369 2370 2371
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2398 2399

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2400 2401
}

2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2428 2429 2430 2431 2432 2433
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2434
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2435
				     struct sg_table *st,
2436
				     uint64_t start,
2437
				     enum i915_cache_level level, u32 flags)
2438
{
2439 2440
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2441
	unsigned first_entry = start >> PAGE_SHIFT;
2442
	gen6_pte_t __iomem *gtt_entries =
2443
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2444 2445
	int i = 0;
	struct sg_page_iter sg_iter;
2446
	dma_addr_t addr = 0;
2447 2448 2449
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2450

2451
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2452
		addr = sg_page_iter_dma_address(&sg_iter);
2453
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
2454
		i++;
2455 2456 2457 2458 2459 2460 2461 2462
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2463 2464 2465 2466
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
2467 2468 2469 2470 2471 2472 2473

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2474 2475

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2476 2477
}

B
Ben Widawsky 已提交
2478
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2479 2480
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
2481 2482
				  bool use_scratch)
{
2483 2484
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2485 2486
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2487
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2488 2489
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2490
	int i;
2491 2492 2493
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2494 2495 2496 2497 2498 2499

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2500
	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
B
Ben Widawsky 已提交
2501 2502 2503 2504 2505
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
2506 2507

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2508 2509
}

2510
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2511 2512
				  uint64_t start,
				  uint64_t length,
2513
				  bool use_scratch)
2514
{
2515 2516
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2517 2518
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2519
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2520 2521
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2522
	int i;
2523 2524 2525
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2526 2527 2528 2529 2530 2531

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2532 2533
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, use_scratch, 0);
2534

2535 2536 2537
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
2538 2539

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2540 2541
}

2542 2543 2544 2545
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2546
{
2547
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2548 2549
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2550 2551 2552
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2553

2554
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2555

2556 2557
	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);

2558 2559
}

2560
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2561 2562
				  uint64_t start,
				  uint64_t length,
2563
				  bool unused)
2564
{
2565
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2566 2567
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2568 2569 2570 2571
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

2572
	intel_gtt_clear_range(first_entry, num_entries);
2573 2574

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2575 2576
}

2577 2578 2579
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
{
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

	vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
				vma->node.start,
				cache_level, pte_flags);

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
	vma->bound |= GLOBAL_BIND | LOCAL_BIND;

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2610
{
2611
	u32 pte_flags;
2612 2613 2614 2615 2616
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2617

2618
	/* Currently applicable only to VLV */
2619 2620
	pte_flags = 0;
	if (vma->obj->gt_ro)
2621
		pte_flags |= PTE_READ_ONLY;
2622

2623

2624
	if (flags & GLOBAL_BIND) {
2625 2626
		vma->vm->insert_entries(vma->vm,
					vma->ggtt_view.pages,
2627 2628
					vma->node.start,
					cache_level, pte_flags);
2629
	}
2630

2631
	if (flags & LOCAL_BIND) {
2632 2633 2634 2635
		struct i915_hw_ppgtt *appgtt =
			to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
					    vma->ggtt_view.pages,
2636
					    vma->node.start,
2637
					    cache_level, pte_flags);
2638
	}
2639 2640

	return 0;
2641 2642
}

2643
static void ggtt_unbind_vma(struct i915_vma *vma)
2644
{
2645
	struct drm_device *dev = vma->vm->dev;
2646
	struct drm_i915_private *dev_priv = dev->dev_private;
2647
	struct drm_i915_gem_object *obj = vma->obj;
2648 2649 2650
	const uint64_t size = min_t(uint64_t,
				    obj->base.size,
				    vma->node.size);
2651

2652
	if (vma->bound & GLOBAL_BIND) {
2653 2654
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
2655
				     size,
2656 2657
				     true);
	}
2658

2659
	if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
2660
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2661

2662
		appgtt->base.clear_range(&appgtt->base,
2663
					 vma->node.start,
2664
					 size,
2665 2666
					 true);
	}
2667 2668 2669
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2670
{
B
Ben Widawsky 已提交
2671 2672 2673 2674 2675 2676
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

2677 2678
	dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
		     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
2679 2680

	undo_idling(dev_priv, interruptible);
2681
}
2682

2683 2684
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2685 2686
				  u64 *start,
				  u64 *end)
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
2699

D
Daniel Vetter 已提交
2700
static int i915_gem_setup_global_gtt(struct drm_device *dev,
2701 2702 2703
				     u64 start,
				     u64 mappable_end,
				     u64 end)
2704
{
2705 2706 2707 2708 2709 2710 2711 2712 2713
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2714 2715
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2716 2717 2718
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2719
	int ret;
2720

2721 2722
	BUG_ON(mappable_end > end);

2723
	ggtt->base.start = start;
2724

2725 2726
	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm */
2727 2728 2729
	ggtt->base.total = end - start - PAGE_SIZE;
	i915_address_space_init(&ggtt->base, dev_priv);
	ggtt->base.total += PAGE_SIZE;
2730 2731 2732 2733 2734 2735 2736

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

2737
	if (!HAS_LLC(dev))
2738
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
2739

2740
	/* Mark any preallocated objects as occupied */
2741
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2742
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, &ggtt->base);
2743

2744
		DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
2745 2746 2747
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2748
		ret = drm_mm_reserve_node(&ggtt->base.mm, &vma->node);
2749 2750 2751 2752
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2753
		vma->bound |= GLOBAL_BIND;
2754
		__i915_vma_set_map_and_fenceable(vma);
2755
		list_add_tail(&vma->vm_link, &ggtt->base.inactive_list);
2756 2757 2758
	}

	/* Clear any non-preallocated blocks */
2759
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2760 2761
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2762
		ggtt->base.clear_range(&ggtt->base, hole_start,
2763
				     hole_end - hole_start, true);
2764 2765 2766
	}

	/* And finally clear the reserved guard page */
2767
	ggtt->base.clear_range(&ggtt->base, end - PAGE_SIZE, PAGE_SIZE, true);
2768

2769 2770 2771 2772 2773 2774 2775
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret) {
			ppgtt->base.cleanup(&ppgtt->base);
			kfree(ppgtt);
			return ret;
		}

		if (ppgtt->base.allocate_va_range)
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2786
		if (ret) {
2787
			ppgtt->base.cleanup(&ppgtt->base);
2788
			kfree(ppgtt);
2789
			return ret;
2790
		}
2791

2792 2793 2794 2795 2796
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
					ppgtt->base.total,
					true);

2797
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2798 2799
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2800 2801
	}

2802
	return 0;
2803 2804
}

2805 2806 2807 2808 2809
/**
 * i915_gem_init_ggtt - Initialize GEM for Global GTT
 * @dev: DRM device
 */
void i915_gem_init_ggtt(struct drm_device *dev)
2810
{
2811 2812
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2813

2814
	i915_gem_setup_global_gtt(dev, 0, ggtt->mappable_end, ggtt->base.total);
2815 2816
}

2817 2818 2819 2820 2821
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
 * @dev: DRM device
 */
void i915_ggtt_cleanup_hw(struct drm_device *dev)
2822
{
2823 2824
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2825

2826 2827 2828 2829 2830 2831
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2832 2833
	i915_gem_cleanup_stolen(dev);

2834
	if (drm_mm_initialized(&ggtt->base.mm)) {
2835 2836 2837
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

2838 2839
		drm_mm_takedown(&ggtt->base.mm);
		list_del(&ggtt->base.global_link);
2840 2841
	}

2842
	ggtt->base.cleanup(&ggtt->base);
2843
}
2844

2845
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2846 2847 2848 2849 2850 2851
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2852
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2853 2854 2855 2856 2857
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2858 2859 2860 2861 2862 2863 2864

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2865 2866 2867
	return bdw_gmch_ctl << 20;
}

2868
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2869 2870 2871 2872 2873 2874 2875 2876 2877 2878
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2879
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2880 2881 2882 2883 2884 2885
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2886
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2887 2888 2889 2890 2891 2892
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2923 2924 2925
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
2926 2927
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2928
	struct i915_page_scratch *scratch_page;
2929
	phys_addr_t ggtt_phys_addr;
B
Ben Widawsky 已提交
2930 2931

	/* For Modern GENs the PTEs and register space are split in the BAR */
2932 2933
	ggtt_phys_addr = pci_resource_start(dev->pdev, 0) +
			 (pci_resource_len(dev->pdev, 0) / 2);
B
Ben Widawsky 已提交
2934

I
Imre Deak 已提交
2935 2936 2937 2938 2939 2940 2941 2942
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
	if (IS_BROXTON(dev))
2943
		ggtt->gsm = ioremap_nocache(ggtt_phys_addr, gtt_size);
I
Imre Deak 已提交
2944
	else
2945 2946
		ggtt->gsm = ioremap_wc(ggtt_phys_addr, gtt_size);
	if (!ggtt->gsm) {
B
Ben Widawsky 已提交
2947 2948 2949 2950
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

2951 2952
	scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(scratch_page)) {
B
Ben Widawsky 已提交
2953 2954
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2955
		iounmap(ggtt->gsm);
2956
		return PTR_ERR(scratch_page);
B
Ben Widawsky 已提交
2957 2958
	}

2959
	ggtt->base.scratch_page = scratch_page;
2960 2961

	return 0;
B
Ben Widawsky 已提交
2962 2963
}

B
Ben Widawsky 已提交
2964 2965 2966
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2967
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2980
	if (!USES_PPGTT(dev_priv))
2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2996 2997
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2998 2999
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
3000 3001
}

3002 3003 3004 3005 3006 3007 3008 3009 3010 3011
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3033 3034
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3035 3036
}

3037
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3038
{
3039
	struct drm_device *dev = ggtt->base.dev;
3040
	struct drm_i915_private *dev_priv = to_i915(dev);
B
Ben Widawsky 已提交
3041 3042 3043 3044
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3045 3046
	ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
	ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
B
Ben Widawsky 已提交
3047 3048 3049 3050 3051 3052

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

3053
	if (INTEL_INFO(dev)->gen >= 9) {
3054 3055
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
		ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
3056
	} else if (IS_CHERRYVIEW(dev)) {
3057 3058
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
		ggtt->size = chv_get_total_gtt_size(snb_gmch_ctl);
3059
	} else {
3060 3061
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
		ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
3062
	}
B
Ben Widawsky 已提交
3063

3064
	ggtt->base.total = (ggtt->size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3065

S
Sumit Singh 已提交
3066
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3067 3068 3069
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3070

3071
	ret = ggtt_probe_common(dev, ggtt->size);
B
Ben Widawsky 已提交
3072

3073
	ggtt->base.clear_range = gen8_ggtt_clear_range;
3074
	if (IS_CHERRYVIEW(dev_priv))
3075 3076 3077 3078 3079 3080
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
	else
		ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;

B
Ben Widawsky 已提交
3081 3082 3083
	return ret;
}

3084
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3085
{
3086
	struct drm_device *dev = ggtt->base.dev;
3087 3088 3089
	u16 snb_gmch_ctl;
	int ret;

3090 3091
	ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
	ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
3092

3093 3094
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3095
	 */
3096 3097
	if ((ggtt->mappable_end < (64<<20) || (ggtt->mappable_end > (512<<20)))) {
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3098
		return -ENXIO;
3099 3100 3101 3102 3103 3104
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

3105 3106 3107
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
	ggtt->size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (ggtt->size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3108

3109
	ret = ggtt_probe_common(dev, ggtt->size);
3110

3111 3112 3113 3114
	ggtt->base.clear_range = gen6_ggtt_clear_range;
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3115

3116 3117 3118
	return ret;
}

3119
static void gen6_gmch_remove(struct i915_address_space *vm)
3120
{
3121
	struct i915_ggtt *ggtt = container_of(vm, struct i915_ggtt, base);
3122

3123
	iounmap(ggtt->gsm);
3124
	free_scratch_page(vm->dev, vm->scratch_page);
3125
}
3126

3127
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3128
{
3129
	struct drm_device *dev = ggtt->base.dev;
3130
	struct drm_i915_private *dev_priv = to_i915(dev);
3131 3132 3133 3134 3135 3136 3137 3138
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3139 3140
	intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
		      &ggtt->mappable_base, &ggtt->mappable_end);
3141

3142 3143 3144 3145 3146
	ggtt->do_idle_maps = needs_idle_maps(dev_priv->dev);
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3147

3148
	if (unlikely(ggtt->do_idle_maps))
3149 3150
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3151 3152 3153
	return 0;
}

3154
static void i915_gmch_remove(struct i915_address_space *vm)
3155 3156 3157 3158
{
	intel_gmch_remove();
}

3159 3160 3161 3162 3163
/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
 * @dev: DRM device
 */
int i915_ggtt_init_hw(struct drm_device *dev)
3164
{
3165
	struct drm_i915_private *dev_priv = to_i915(dev);
3166
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3167 3168 3169
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
3170 3171
		ggtt->probe = i915_gmch_probe;
		ggtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
3172
	} else if (INTEL_INFO(dev)->gen < 8) {
3173 3174
		ggtt->probe = gen6_gmch_probe;
		ggtt->base.cleanup = gen6_gmch_remove;
3175
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
3176
			ggtt->base.pte_encode = iris_pte_encode;
3177
		else if (IS_HASWELL(dev))
3178
			ggtt->base.pte_encode = hsw_pte_encode;
3179
		else if (IS_VALLEYVIEW(dev))
3180
			ggtt->base.pte_encode = byt_pte_encode;
3181
		else if (INTEL_INFO(dev)->gen >= 7)
3182
			ggtt->base.pte_encode = ivb_pte_encode;
3183
		else
3184
			ggtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
3185
	} else {
3186 3187
		ggtt->probe = gen8_gmch_probe;
		ggtt->base.cleanup = gen6_gmch_remove;
3188 3189
	}

3190 3191
	ggtt->base.dev = dev;
	ggtt->base.is_ggtt = true;
3192

3193
	ret = ggtt->probe(ggtt);
3194
	if (ret)
3195 3196
		return ret;

3197 3198 3199 3200 3201 3202 3203 3204
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
			  "of address space! Found %lldM!\n",
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3205 3206 3207 3208 3209 3210 3211 3212
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
	ret = i915_gem_init_stolen(dev);
	if (ret)
		goto out_gtt_cleanup;

3213
	/* GMADR is the PCI mmio aperture into the global GTT. */
3214
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3215 3216 3217
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
3218 3219 3220 3221
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3222 3223 3224 3225 3226 3227 3228 3229
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
3230 3231

	return 0;
3232 3233

out_gtt_cleanup:
3234
	ggtt->base.cleanup(&ggtt->base);
3235 3236

	return ret;
3237
}
3238

3239 3240
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
3241 3242
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3243
	struct drm_i915_gem_object *obj;
3244 3245
	struct i915_vma *vma;
	bool flush;
3246 3247 3248 3249

	i915_check_and_clear_faults(dev);

	/* First fill our portion of the GTT with scratch pages */
3250 3251
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
			       true);
3252

3253
	/* Cache flush objects bound into GGTT and rebind them. */
3254
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
3255
		flush = false;
3256
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3257
			if (vma->vm != &ggtt->base)
3258
				continue;
3259

3260 3261
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3262

3263 3264 3265 3266 3267 3268
			flush = true;
		}

		if (flush)
			i915_gem_clflush_object(obj, obj->pin_display);
	}
3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279

	if (INTEL_INFO(dev)->gen >= 8) {
		if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
3280 3281
		struct i915_address_space *vm;

3282 3283 3284
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3285
			struct i915_hw_ppgtt *ppgtt;
3286

3287
			if (vm->is_ggtt)
3288
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3289 3290
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3291 3292 3293 3294 3295 3296 3297 3298 3299

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3300 3301 3302 3303
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
3304
{
3305
	struct i915_vma *vma;
3306

3307 3308
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
3309 3310

	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
3311 3312
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
3313

3314 3315
	INIT_LIST_HEAD(&vma->vm_link);
	INIT_LIST_HEAD(&vma->obj_link);
3316 3317 3318
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;
3319
	vma->is_ggtt = i915_is_ggtt(vm);
3320

3321
	if (i915_is_ggtt(vm))
3322
		vma->ggtt_view = *ggtt_view;
3323 3324
	else
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
3325

3326
	list_add_tail(&vma->obj_link, &obj->vma_list);
3327 3328 3329 3330 3331

	return vma;
}

struct i915_vma *
3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3347
				       const struct i915_ggtt_view *view)
3348
{
3349 3350 3351
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3352
	struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
3353

3354
	if (!vma)
3355
		vma = __i915_gem_vma_create(obj, &ggtt->base, view);
3356 3357

	return vma;
3358

3359
}
3360

3361
static struct scatterlist *
3362
rotate_pages(const dma_addr_t *in, unsigned int offset,
3363
	     unsigned int width, unsigned int height,
3364
	     unsigned int stride,
3365
	     struct sg_table *st, struct scatterlist *sg)
3366 3367 3368 3369 3370
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3371
		src_idx = stride * (height - 1) + column;
3372 3373 3374 3375 3376 3377 3378
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3379
			sg_dma_address(sg) = in[offset + src_idx];
3380 3381
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3382
			src_idx -= stride;
3383 3384
		}
	}
3385 3386

	return sg;
3387 3388 3389
}

static struct sg_table *
3390
intel_rotate_fb_obj_pages(struct intel_rotation_info *rot_info,
3391 3392
			  struct drm_i915_gem_object *obj)
{
3393
	unsigned int size_pages = rot_info->plane[0].width * rot_info->plane[0].height;
3394
	unsigned int size_pages_uv;
3395 3396 3397 3398
	struct sg_page_iter sg_iter;
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3399 3400
	unsigned int uv_start_page;
	struct scatterlist *sg;
3401
	int ret = -ENOMEM;
3402 3403

	/* Allocate a temporary list of source pages for random access. */
3404 3405
	page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
				       sizeof(dma_addr_t));
3406 3407 3408
	if (!page_addr_list)
		return ERR_PTR(ret);

3409 3410
	/* Account for UV plane with NV12. */
	if (rot_info->pixel_format == DRM_FORMAT_NV12)
3411
		size_pages_uv = rot_info->plane[1].width * rot_info->plane[1].height;
3412 3413 3414
	else
		size_pages_uv = 0;

3415 3416 3417 3418 3419
	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3420
	ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
3421 3422 3423 3424 3425 3426 3427 3428 3429 3430
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
		page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
		i++;
	}

3431 3432 3433
	st->nents = 0;
	sg = st->sgl;

3434
	/* Rotate the pages. */
3435
	sg = rotate_pages(page_addr_list, 0,
3436 3437
			  rot_info->plane[0].width, rot_info->plane[0].height,
			  rot_info->plane[0].width,
3438
			  st, sg);
3439

3440 3441 3442 3443 3444 3445 3446 3447
	/* Append the UV plane if NV12. */
	if (rot_info->pixel_format == DRM_FORMAT_NV12) {
		uv_start_page = size_pages;

		/* Check for tile-row un-alignment. */
		if (offset_in_page(rot_info->uv_offset))
			uv_start_page--;

3448 3449
		rot_info->uv_start_page = uv_start_page;

3450 3451 3452 3453
		sg = rotate_pages(page_addr_list, rot_info->uv_start_page,
				  rot_info->plane[1].width, rot_info->plane[1].height,
				  rot_info->plane[1].width,
				  st, sg);
3454 3455
	}

3456 3457 3458
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages (%u plane 0)).\n",
		      obj->base.size, rot_info->plane[0].width,
		      rot_info->plane[0].height, size_pages + size_pages_uv,
3459
		      size_pages);
3460 3461 3462 3463 3464 3465 3466 3467 3468 3469

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3470 3471 3472
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%d) (%ux%u tiles, %u pages (%u plane 0))\n",
		      obj->base.size, ret, rot_info->plane[0].width,
		      rot_info->plane[0].height, size_pages + size_pages_uv,
3473
		      size_pages);
3474 3475
	return ERR_PTR(ret);
}
3476

3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3518
static int
3519
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3520
{
3521 3522
	int ret = 0;

3523 3524 3525 3526 3527
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
3528 3529
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
3530
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3531 3532 3533
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
		vma->ggtt_view.pages =
			intel_partial_pages(&vma->ggtt_view, vma->obj);
3534 3535 3536 3537 3538
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
3539
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3540
			  vma->ggtt_view.type);
3541 3542 3543 3544 3545 3546
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3547 3548
	}

3549
	return ret;
3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
3565 3566
	int ret;
	u32 bind_flags;
3567

3568 3569
	if (WARN_ON(flags == 0))
		return -EINVAL;
3570

3571
	bind_flags = 0;
3572 3573 3574 3575 3576 3577 3578 3579 3580 3581
	if (flags & PIN_GLOBAL)
		bind_flags |= GLOBAL_BIND;
	if (flags & PIN_USER)
		bind_flags |= LOCAL_BIND;

	if (flags & PIN_UPDATE)
		bind_flags |= vma->bound;
	else
		bind_flags &= ~vma->bound;

3582 3583 3584 3585
	if (bind_flags == 0)
		return 0;

	if (vma->bound == 0 && vma->vm->allocate_va_range) {
3586 3587
		/* XXX: i915_vma_pin() will fix this +- hack */
		vma->pin_count++;
3588
		trace_i915_va_alloc(vma);
3589 3590 3591
		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
3592
		vma->pin_count--;
3593 3594 3595 3596 3597
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
3598 3599
	if (ret)
		return ret;
3600 3601

	vma->bound |= bind_flags;
3602 3603 3604

	return 0;
}
3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616

/**
 * i915_ggtt_view_size - Get the size of a GGTT view.
 * @obj: Object the view is of.
 * @view: The view in question.
 *
 * @return The size of the GGTT view in bytes.
 */
size_t
i915_ggtt_view_size(struct drm_i915_gem_object *obj,
		    const struct i915_ggtt_view *view)
{
3617
	if (view->type == I915_GGTT_VIEW_NORMAL) {
3618
		return obj->base.size;
3619
	} else if (view->type == I915_GGTT_VIEW_ROTATED) {
3620
		return intel_rotation_info_size(&view->params.rotated) << PAGE_SHIFT;
3621 3622
	} else if (view->type == I915_GGTT_VIEW_PARTIAL) {
		return view->params.partial.size << PAGE_SHIFT;
3623 3624 3625 3626 3627
	} else {
		WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
		return obj->base.size;
	}
}