i915_gem_gtt.c 95.9 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33 34
#include "i915_trace.h"
#include "intel_drv.h"

35 36
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
73 74 75
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

98 99 100 101 102 103 104
static inline struct i915_ggtt *
i915_vm_to_ggtt(struct i915_address_space *vm)
{
	GEM_BUG_ON(!i915_is_ggtt(vm));
	return container_of(vm, struct i915_ggtt, base);
}

105 106 107
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

108 109 110
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
111
const struct i915_ggtt_view i915_ggtt_view_rotated = {
112
	.type = I915_GGTT_VIEW_ROTATED,
113
};
114

115 116
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
117
{
118 119
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
120
	bool has_full_48bit_ppgtt;
121

122 123 124 125
	has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
	has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
	has_full_48bit_ppgtt =
	       	IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
126

127 128 129 130 131
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
132

133 134 135
	if (!has_aliasing_ppgtt)
		return 0;

136 137 138 139
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
140
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
141 142 143 144 145
		return 0;

	if (enable_ppgtt == 1)
		return 1;

146
	if (enable_ppgtt == 2 && has_full_ppgtt)
147 148
		return 2;

149 150 151
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

152 153
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
154
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
155
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
156
		return 0;
157 158 159
	}
#endif

160
	/* Early VLV doesn't have this */
161
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
162 163 164 165
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

166
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
167
		return has_full_48bit_ppgtt ? 3 : 2;
168 169
	else
		return has_aliasing_ppgtt ? 1 : 0;
170 171
}

172 173 174
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
175 176 177
{
	u32 pte_flags = 0;

178 179
	vma->pages = vma->obj->pages;

180 181 182 183
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

184
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
185
				cache_level, pte_flags);
186 187

	return 0;
188 189 190 191 192 193
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
194
			     vma->size,
195 196
			     true);
}
197

198 199 200
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid)
B
Ben Widawsky 已提交
201
{
202
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
203
	pte |= addr;
204 205 206

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
207
		pte |= PPAT_UNCACHED_INDEX;
208 209 210 211 212 213 214 215 216
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
217 218 219
	return pte;
}

220 221
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
222
{
223
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
224 225 226 227 228 229 230 231
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

232 233 234
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

235 236 237
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
238
{
239
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
240
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
241 242

	switch (level) {
243 244 245 246 247 248 249 250
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
251
		MISSING_CASE(level);
252 253 254 255 256
	}

	return pte;
}

257 258 259
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
260
{
261
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
262 263 264 265 266
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
267 268 269 270 271
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
272
		pte |= GEN6_PTE_UNCACHED;
273 274
		break;
	default:
275
		MISSING_CASE(level);
276 277
	}

278 279 280
	return pte;
}

281 282 283
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
284
{
285
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
286 287
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

288 289
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
290 291 292 293 294 295 296

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

297 298 299
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
300
{
301
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
302
	pte |= HSW_PTE_ADDR_ENCODE(addr);
303 304

	if (level != I915_CACHE_NONE)
305
		pte |= HSW_WB_LLC_AGE3;
306 307 308 309

	return pte;
}

310 311 312
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
313
{
314
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
315 316
	pte |= HSW_PTE_ADDR_ENCODE(addr);

317 318 319 320
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
321
		pte |= HSW_WT_ELLC_LLC_AGE3;
322 323
		break;
	default:
324
		pte |= HSW_WB_ELLC_LLC_AGE3;
325 326
		break;
	}
327 328 329 330

	return pte;
}

331 332
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
333
{
334
	struct device *kdev = &dev->pdev->dev;
335

336
	p->page = alloc_page(flags);
337 338
	if (!p->page)
		return -ENOMEM;
339

340
	p->daddr = dma_map_page(kdev,
341
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
342

343
	if (dma_mapping_error(kdev, p->daddr)) {
344 345 346
		__free_page(p->page);
		return -EINVAL;
	}
347 348

	return 0;
349 350
}

351 352
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
353
	return __setup_page_dma(dev, p, I915_GFP_DMA);
354 355
}

356
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
357
{
D
David Weinehall 已提交
358 359
	struct pci_dev *pdev = dev->pdev;

360
	if (WARN_ON(!p->page))
361
		return;
362

D
David Weinehall 已提交
363
	dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
364 365 366 367
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

368
static void *kmap_page_dma(struct i915_page_dma *p)
369
{
370 371
	return kmap_atomic(p->page);
}
372

373 374 375
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
376
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
377
{
378 379 380
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
381
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
382 383 384 385 386
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

387
#define kmap_px(px) kmap_page_dma(px_base(px))
388 389
#define kunmap_px(ppgtt, vaddr) \
		kunmap_page_dma(to_i915((ppgtt)->base.dev), (vaddr))
390

391 392
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
393 394 395
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
396

397 398
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
399 400 401 402 403 404 405
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

406
	kunmap_page_dma(dev_priv, vaddr);
407 408
}

409 410
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
411 412 413 414 415
{
	uint64_t v = val32;

	v = v << 32 | val32;

416
	fill_page_dma(dev_priv, p, v);
417 418
}

419
static int
420 421 422
setup_scratch_page(struct drm_device *dev,
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
423
{
424
	return __setup_page_dma(dev, scratch, gfp | __GFP_ZERO);
425 426
}

427 428
static void cleanup_scratch_page(struct drm_device *dev,
				 struct i915_page_dma *scratch)
429
{
430
	cleanup_page_dma(dev, scratch);
431 432
}

433
static struct i915_page_table *alloc_pt(struct drm_device *dev)
434
{
435
	struct i915_page_table *pt;
436 437 438
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
439 440 441 442 443

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

444 445 446 447 448 449
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

450
	ret = setup_px(dev, pt);
451
	if (ret)
452
		goto fail_page_m;
453 454

	return pt;
455

456
fail_page_m:
457 458 459 460 461
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
462 463
}

464
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
465
{
466 467 468 469 470 471 472 473 474 475
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

476
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
477 478
				      I915_CACHE_LLC, true);

479
	fill_px(to_i915(vm->dev), pt, scratch_pte);
480 481 482 483 484 485 486
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

487
	WARN_ON(vm->scratch_page.daddr == 0);
488

489
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
490 491
				     I915_CACHE_LLC, true, 0);

492
	fill32_px(to_i915(vm->dev), pt, scratch_pte);
493 494
}

495
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
496
{
497
	struct i915_page_directory *pd;
498
	int ret = -ENOMEM;
499 500 501 502 503

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

504 505 506
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
507
		goto fail_bitmap;
508

509
	ret = setup_px(dev, pd);
510
	if (ret)
511
		goto fail_page_m;
512

513
	return pd;
514

515
fail_page_m:
516
	kfree(pd->used_pdes);
517
fail_bitmap:
518 519 520
	kfree(pd);

	return ERR_PTR(ret);
521 522
}

523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

539
	fill_px(to_i915(vm->dev), pd, scratch_pde);
540 541
}

542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

603 604 605 606
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
607 608 609 610 611 612
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

613 614 615 616 617 618 619
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

620
	fill_px(to_i915(vm->dev), pdp, scratch_pdpe);
621 622 623 624 625 626 627 628 629 630
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

631
	fill_px(to_i915(vm->dev), pml4, scratch_pml4e);
632 633
}

634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
661 662
}

663
/* Broadwell Page Directory Pointer Descriptors */
664
static int gen8_write_pdp(struct drm_i915_gem_request *req,
665 666
			  unsigned entry,
			  dma_addr_t addr)
667
{
668
	struct intel_ring *ring = req->ring;
669
	struct intel_engine_cs *engine = req->engine;
670 671 672 673
	int ret;

	BUG_ON(entry >= 4);

674
	ret = intel_ring_begin(req, 6);
675 676 677
	if (ret)
		return ret;

678 679 680 681 682 683 684
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
685 686 687 688

	return 0;
}

689 690
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
691
{
692
	int i, ret;
693

694
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
695 696
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

697
		ret = gen8_write_pdp(req, i, pd_daddr);
698 699
		if (ret)
			return ret;
700
	}
B
Ben Widawsky 已提交
701

702
	return 0;
703 704
}

705 706 707 708 709 710
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

711 712 713 714 715
static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
				       struct i915_page_directory_pointer *pdp,
				       uint64_t start,
				       uint64_t length,
				       gen8_pte_t scratch_pte)
716
{
717
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
718
	gen8_pte_t *pt_vaddr;
719 720 721
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
722
	unsigned num_entries = length >> PAGE_SHIFT;
723 724
	unsigned last_pte, i;

725 726
	if (WARN_ON(!pdp))
		return;
727 728

	while (num_entries) {
729 730
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
731

732
		if (WARN_ON(!pdp->page_directory[pdpe]))
733
			break;
734

735
		pd = pdp->page_directory[pdpe];
736 737

		if (WARN_ON(!pd->page_table[pde]))
738
			break;
739 740 741

		pt = pd->page_table[pde];

742
		if (WARN_ON(!px_page(pt)))
743
			break;
744

745
		last_pte = pte + num_entries;
746 747
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
748

749
		pt_vaddr = kmap_px(pt);
750

751
		for (i = pte; i < last_pte; i++) {
752
			pt_vaddr[i] = scratch_pte;
753 754
			num_entries--;
		}
755

756
		kunmap_px(ppgtt, pt_vaddr);
757

758
		pte = 0;
759
		if (++pde == I915_PDES) {
760 761
			if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
				break;
762 763
			pde = 0;
		}
764 765 766
	}
}

767 768 769 770
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
				   uint64_t start,
				   uint64_t length,
				   bool use_scratch)
771
{
772
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
773
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
774 775
						 I915_CACHE_LLC, use_scratch);

776 777 778 779
	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
					   scratch_pte);
	} else {
780
		uint64_t pml4e;
781 782
		struct i915_page_directory_pointer *pdp;

783
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
784 785 786 787
			gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
						   scratch_pte);
		}
	}
788 789 790 791 792
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
793
			      struct sg_page_iter *sg_iter,
794 795 796
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
797
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
798
	gen8_pte_t *pt_vaddr;
799 800 801
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
802

803
	pt_vaddr = NULL;
804

805
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
806
		if (pt_vaddr == NULL) {
807
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
808
			struct i915_page_table *pt = pd->page_table[pde];
809
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
810
		}
811

812
		pt_vaddr[pte] =
813
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
814
					cache_level, true);
815
		if (++pte == GEN8_PTES) {
816
			kunmap_px(ppgtt, pt_vaddr);
817
			pt_vaddr = NULL;
818
			if (++pde == I915_PDES) {
819 820
				if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
					break;
821 822 823
				pde = 0;
			}
			pte = 0;
824 825
		}
	}
826 827 828

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
829 830
}

831 832 833 834 835 836
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
837
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
838
	struct sg_page_iter sg_iter;
839

840
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
841 842 843 844 845 846

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
847
		uint64_t pml4e;
848 849
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

850
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
851 852 853 854
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
855 856
}

857 858
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
859 860 861
{
	int i;

862
	if (!px_page(pd))
863 864
		return;

865
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
866 867
		if (WARN_ON(!pd->page_table[i]))
			continue;
868

869
		free_pt(dev, pd->page_table[i]);
870 871
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
872 873
}

874 875 876
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
877
	int ret;
878

879
	ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
880 881
	if (ret)
		return ret;
882 883 884

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
885 886
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
887 888 889 890
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
891 892
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
893 894
	}

895 896 897
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(dev);
		if (IS_ERR(vm->scratch_pdp)) {
898 899
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
900 901 902
		}
	}

903 904
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
905 906
	if (USES_FULL_48BIT_PPGTT(dev))
		gen8_initialize_pdp(vm, vm->scratch_pdp);
907 908

	return 0;
909 910 911 912 913 914

free_pd:
	free_pd(dev, vm->scratch_pd);
free_pt:
	free_pt(dev, vm->scratch_pt);
free_scratch_page:
915
	cleanup_scratch_page(dev, &vm->scratch_page);
916 917

	return ret;
918 919
}

920 921 922
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
923
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
924 925
	int i;

926
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
927 928
		u64 daddr = px_dma(&ppgtt->pml4);

929 930
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
931 932 933 934 935 936 937

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

938 939
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
940 941 942 943 944 945 946 947 948 949 950
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

951 952 953 954
static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

955 956
	if (USES_FULL_48BIT_PPGTT(dev))
		free_pdp(dev, vm->scratch_pdp);
957 958
	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
959
	cleanup_scratch_page(dev, &vm->scratch_page);
960 961
}

962 963
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
964 965 966
{
	int i;

967 968
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
969 970
			continue;

971 972
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
973
	}
974

975
	free_pdp(dev, pdp);
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
994
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
995

996
	if (intel_vgpu_active(to_i915(vm->dev)))
997 998
		gen8_ppgtt_notify_vgt(ppgtt, false);

999 1000 1001 1002
	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1003

1004
	gen8_free_scratch(vm);
1005 1006
}

1007 1008
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1009 1010
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1011
 * @start:	Starting virtual address to begin allocations.
1012
 * @length:	Size of the allocations.
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1025
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1026
				     struct i915_page_directory *pd,
1027
				     uint64_t start,
1028 1029
				     uint64_t length,
				     unsigned long *new_pts)
1030
{
1031
	struct drm_device *dev = vm->dev;
1032
	struct i915_page_table *pt;
1033
	uint32_t pde;
1034

1035
	gen8_for_each_pde(pt, pd, start, length, pde) {
1036
		/* Don't reallocate page tables */
1037
		if (test_bit(pde, pd->used_pdes)) {
1038
			/* Scratch is never allocated this way */
1039
			WARN_ON(pt == vm->scratch_pt);
1040 1041 1042
			continue;
		}

1043
		pt = alloc_pt(dev);
1044
		if (IS_ERR(pt))
1045 1046
			goto unwind_out;

1047
		gen8_initialize_pt(vm, pt);
1048
		pd->page_table[pde] = pt;
1049
		__set_bit(pde, new_pts);
1050
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1051 1052
	}

1053
	return 0;
1054 1055

unwind_out:
1056
	for_each_set_bit(pde, new_pts, I915_PDES)
1057
		free_pt(dev, pd->page_table[pde]);
1058

B
Ben Widawsky 已提交
1059
	return -ENOMEM;
1060 1061
}

1062 1063
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1064
 * @vm:	Master vm structure.
1065 1066
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1067 1068
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1085 1086 1087 1088 1089 1090
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1091
{
1092
	struct drm_device *dev = vm->dev;
1093
	struct i915_page_directory *pd;
1094
	uint32_t pdpe;
1095
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1096

1097
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1098

1099
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1100
		if (test_bit(pdpe, pdp->used_pdpes))
1101
			continue;
1102

1103
		pd = alloc_pd(dev);
1104
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1105
			goto unwind_out;
1106

1107
		gen8_initialize_pd(vm, pd);
1108
		pdp->page_directory[pdpe] = pd;
1109
		__set_bit(pdpe, new_pds);
1110
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1111 1112
	}

1113
	return 0;
B
Ben Widawsky 已提交
1114 1115

unwind_out:
1116
	for_each_set_bit(pdpe, new_pds, pdpes)
1117
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1118 1119

	return -ENOMEM;
1120 1121
}

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1151
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1152 1153 1154 1155 1156
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

1157
			gen8_initialize_pdp(vm, pdp);
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1176
static void
1177
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1188
					 unsigned long **new_pts,
1189
					 uint32_t pdpes)
1190 1191
{
	unsigned long *pds;
1192
	unsigned long *pts;
1193

1194
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1195 1196 1197
	if (!pds)
		return -ENOMEM;

1198 1199 1200 1201
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1202 1203 1204 1205 1206 1207 1208

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1209
	free_gen8_temp_bitmaps(pds, pts);
1210 1211 1212
	return -ENOMEM;
}

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1223 1224 1225 1226
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1227
{
1228
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1229
	unsigned long *new_page_dirs, *new_page_tables;
1230
	struct drm_device *dev = vm->dev;
1231
	struct i915_page_directory *pd;
1232 1233
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1234
	uint32_t pdpe;
1235
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1236 1237
	int ret;

1238 1239 1240 1241
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1242 1243
		return -ENODEV;

1244
	if (WARN_ON(start + length > vm->total))
1245
		return -ENODEV;
1246

1247
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1248 1249 1250
	if (ret)
		return ret;

1251
	/* Do the allocations first so we can easily bail out */
1252 1253
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1254
	if (ret) {
1255
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1256 1257 1258 1259
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1260
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1261
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1262
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1263 1264 1265 1266
		if (ret)
			goto err_out;
	}

1267 1268 1269
	start = orig_start;
	length = orig_length;

1270 1271
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1272
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1273
		gen8_pde_t *const page_directory = kmap_px(pd);
1274
		struct i915_page_table *pt;
1275
		uint64_t pd_len = length;
1276 1277 1278
		uint64_t pd_start = start;
		uint32_t pde;

1279 1280 1281
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1282
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1294
			__set_bit(pde, pd->used_pdes);
1295 1296

			/* Map the PDE to the page table */
1297 1298
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1299 1300 1301 1302
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1303 1304 1305

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1306
		}
1307

1308
		kunmap_px(ppgtt, page_directory);
1309
		__set_bit(pdpe, pdp->used_pdpes);
1310
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1311 1312
	}

1313
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1314
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1315
	return 0;
1316

B
Ben Widawsky 已提交
1317
err_out:
1318
	while (pdpe--) {
1319 1320
		unsigned long temp;

1321 1322
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1323
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1324 1325
	}

1326
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1327
		free_pd(dev, pdp->page_directory[pdpe]);
1328

1329
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1330
	mark_tlbs_dirty(ppgtt);
1331 1332 1333
	return ret;
}

1334 1335 1336 1337 1338 1339
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1340
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1341
	struct i915_page_directory_pointer *pdp;
1342
	uint64_t pml4e;
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1361
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1386
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1387 1388 1389 1390 1391 1392 1393

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1394 1395 1396 1397 1398 1399 1400 1401
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1402
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1403 1404 1405 1406 1407 1408 1409 1410 1411
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1412
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1456
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1457 1458 1459 1460 1461
						 I915_CACHE_LLC, true);

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1462
		uint64_t pml4e;
1463 1464 1465
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1466
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1467 1468 1469 1470 1471 1472 1473 1474 1475
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1476 1477
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1478
	unsigned long *new_page_dirs, *new_page_tables;
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1498
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1499 1500 1501 1502

	return ret;
}

1503
/*
1504 1505 1506 1507
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1508
 *
1509
 */
1510
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1511
{
1512
	int ret;
1513

1514 1515 1516
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1517

1518 1519
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1520
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1521
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1522
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1523 1524
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1525
	ppgtt->debug_dump = gen8_dump_ppgtt;
1526

1527 1528 1529 1530
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1531

1532 1533
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1534
		ppgtt->base.total = 1ULL << 48;
1535
		ppgtt->switch_mm = gen8_48b_mm_switch;
1536
	} else {
1537
		ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
1538 1539 1540 1541
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1542
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1543 1544 1545
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1546

1547
		if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
1548 1549 1550 1551
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1552
	}
1553

1554
	if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
1555 1556
		gen8_ppgtt_notify_vgt(ppgtt, true);

1557
	return 0;
1558 1559 1560 1561

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1562 1563
}

B
Ben Widawsky 已提交
1564 1565 1566
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1567
	struct i915_page_table *unused;
1568
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1569
	uint32_t pd_entry;
1570
	uint32_t  pte, pde;
1571
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1572

1573
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1574
				     I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
1575

1576
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1577
		u32 expected;
1578
		gen6_pte_t *pt_vaddr;
1579
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1580
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1581 1582 1583 1584 1585 1586 1587 1588 1589
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1590 1591
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1592
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1593
			unsigned long va =
1594
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1613
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1614 1615 1616
	}
}

1617
/* Write pde (index) from the page directory @pd to the page table @pt */
1618 1619
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1620
{
1621 1622 1623 1624
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1625

1626
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1627
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1628

1629 1630
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1631

1632 1633 1634
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1635
				  struct i915_page_directory *pd,
1636 1637
				  uint32_t start, uint32_t length)
{
1638
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1639
	struct i915_page_table *pt;
1640
	uint32_t pde;
1641

1642
	gen6_for_each_pde(pt, pd, start, length, pde)
1643 1644 1645 1646
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1647
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1648 1649
}

1650
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1651
{
1652
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1653

1654
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1655 1656
}

1657
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1658
			 struct drm_i915_gem_request *req)
1659
{
1660
	struct intel_ring *ring = req->ring;
1661
	struct intel_engine_cs *engine = req->engine;
1662 1663 1664
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1665
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1666 1667 1668
	if (ret)
		return ret;

1669
	ret = intel_ring_begin(req, 6);
1670 1671 1672
	if (ret)
		return ret;

1673 1674 1675 1676 1677 1678 1679
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1680 1681 1682 1683

	return 0;
}

1684
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1685
			  struct drm_i915_gem_request *req)
1686
{
1687
	struct intel_ring *ring = req->ring;
1688
	struct intel_engine_cs *engine = req->engine;
1689 1690 1691
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1692
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1693 1694 1695
	if (ret)
		return ret;

1696
	ret = intel_ring_begin(req, 6);
1697 1698 1699
	if (ret)
		return ret;

1700 1701 1702 1703 1704 1705 1706
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1707

1708
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1709
	if (engine->id != RCS) {
1710
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1711 1712 1713 1714
		if (ret)
			return ret;
	}

1715 1716 1717
	return 0;
}

1718
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1719
			  struct drm_i915_gem_request *req)
1720
{
1721
	struct intel_engine_cs *engine = req->engine;
1722
	struct drm_i915_private *dev_priv = req->i915;
1723

1724 1725
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1726 1727 1728
	return 0;
}

1729
static void gen8_ppgtt_enable(struct drm_device *dev)
1730
{
1731
	struct drm_i915_private *dev_priv = to_i915(dev);
1732
	struct intel_engine_cs *engine;
1733
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1734

1735
	for_each_engine(engine, dev_priv, id) {
1736
		u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
1737
		I915_WRITE(RING_MODE_GEN7(engine),
1738
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1739 1740
	}
}
B
Ben Widawsky 已提交
1741

1742
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1743
{
1744
	struct drm_i915_private *dev_priv = to_i915(dev);
1745
	struct intel_engine_cs *engine;
1746
	uint32_t ecochk, ecobits;
1747
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1748

1749 1750
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1751

1752
	ecochk = I915_READ(GAM_ECOCHK);
1753
	if (IS_HASWELL(dev_priv)) {
1754 1755 1756 1757 1758 1759
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1760

1761
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1762
		/* GFX_MODE is per-ring on gen7+ */
1763
		I915_WRITE(RING_MODE_GEN7(engine),
1764
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1765
	}
1766
}
B
Ben Widawsky 已提交
1767

1768
static void gen6_ppgtt_enable(struct drm_device *dev)
1769
{
1770
	struct drm_i915_private *dev_priv = to_i915(dev);
1771
	uint32_t ecochk, gab_ctl, ecobits;
1772

1773 1774 1775
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1776

1777 1778 1779 1780 1781 1782 1783
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1784 1785
}

1786
/* PPGTT support for Sandybdrige/Gen6 and later */
1787
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1788 1789
				   uint64_t start,
				   uint64_t length,
1790
				   bool use_scratch)
1791
{
1792
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1793
	gen6_pte_t *pt_vaddr, scratch_pte;
1794 1795
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1796 1797
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1798
	unsigned last_pte, i;
1799

1800
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1801
				     I915_CACHE_LLC, true, 0);
1802

1803 1804
	while (num_entries) {
		last_pte = first_pte + num_entries;
1805 1806
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1807

1808
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1809

1810 1811
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1812

1813
		kunmap_px(ppgtt, pt_vaddr);
1814

1815 1816
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1817
		act_pt++;
1818
	}
1819 1820
}

1821
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1822
				      struct sg_table *pages,
1823
				      uint64_t start,
1824
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1825
{
1826
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1827
	unsigned first_entry = start >> PAGE_SHIFT;
1828 1829
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1830 1831 1832
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1833

1834
	for_each_sgt_dma(addr, sgt_iter, pages) {
1835
		if (pt_vaddr == NULL)
1836
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1837

1838
		pt_vaddr[act_pte] =
1839
			vm->pte_encode(addr, cache_level, true, flags);
1840

1841
		if (++act_pte == GEN6_PTES) {
1842
			kunmap_px(ppgtt, pt_vaddr);
1843
			pt_vaddr = NULL;
1844
			act_pt++;
1845
			act_pte = 0;
D
Daniel Vetter 已提交
1846 1847
		}
	}
1848

1849
	if (pt_vaddr)
1850
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1851 1852
}

1853
static int gen6_alloc_va_range(struct i915_address_space *vm,
1854
			       uint64_t start_in, uint64_t length_in)
1855
{
1856 1857
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
1858 1859
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1860
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1861
	struct i915_page_table *pt;
1862
	uint32_t start, length, start_save, length_save;
1863
	uint32_t pde;
1864 1865
	int ret;

1866 1867 1868 1869 1870
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1871 1872 1873 1874 1875 1876 1877 1878

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1879
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1880
		if (pt != vm->scratch_pt) {
1881 1882 1883 1884 1885 1886 1887
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1888
		pt = alloc_pt(dev);
1889 1890 1891 1892 1893 1894 1895 1896
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1897
		__set_bit(pde, new_page_tables);
1898
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1899 1900 1901 1902
	}

	start = start_save;
	length = length_save;
1903

1904
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1905 1906 1907 1908 1909 1910
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1911
		if (__test_and_clear_bit(pde, new_page_tables))
1912 1913
			gen6_write_pde(&ppgtt->pd, pde, pt);

1914 1915 1916 1917
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1918
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1919 1920 1921
				GEN6_PTES);
	}

1922 1923 1924 1925
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1926
	readl(ggtt->gsm);
1927

1928
	mark_tlbs_dirty(ppgtt);
1929
	return 0;
1930 1931 1932

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1933
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1934

1935
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1936
		free_pt(vm->dev, pt);
1937 1938 1939 1940
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1941 1942
}

1943 1944 1945
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
1946
	int ret;
1947

1948
	ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
1949 1950
	if (ret)
		return ret;
1951 1952 1953

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
1954
		cleanup_scratch_page(dev, &vm->scratch_page);
1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
1968
	cleanup_scratch_page(dev, &vm->scratch_page);
1969 1970
}

1971
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1972
{
1973
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1974 1975
	struct i915_page_directory *pd = &ppgtt->pd;
	struct drm_device *dev = vm->dev;
1976 1977
	struct i915_page_table *pt;
	uint32_t pde;
1978

1979 1980
	drm_mm_remove_node(&ppgtt->node);

1981
	gen6_for_all_pdes(pt, pd, pde)
1982
		if (pt != vm->scratch_pt)
1983
			free_pt(dev, pt);
1984

1985
	gen6_free_scratch(vm);
1986 1987
}

1988
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1989
{
1990
	struct i915_address_space *vm = &ppgtt->base;
1991
	struct drm_device *dev = ppgtt->base.dev;
1992 1993
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1994
	bool retried = false;
1995
	int ret;
1996

B
Ben Widawsky 已提交
1997 1998 1999 2000
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2001
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2002

2003 2004 2005
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2006

2007
alloc:
2008
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
B
Ben Widawsky 已提交
2009 2010
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
2011
						  0, ggtt->base.total,
2012
						  DRM_MM_TOPDOWN);
2013
	if (ret == -ENOSPC && !retried) {
2014
		ret = i915_gem_evict_something(&ggtt->base,
2015
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2016
					       I915_CACHE_NONE,
2017
					       0, ggtt->base.total,
2018
					       0);
2019
		if (ret)
2020
			goto err_out;
2021 2022 2023 2024

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2025

2026
	if (ret)
2027 2028
		goto err_out;

2029

2030
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2031
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2032

2033
	return 0;
2034 2035

err_out:
2036
	gen6_free_scratch(vm);
2037
	return ret;
2038 2039 2040 2041
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2042
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2043
}
2044

2045 2046 2047
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2048
	struct i915_page_table *unused;
2049
	uint32_t pde;
2050

2051
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2052
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2053 2054
}

2055
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2056 2057
{
	struct drm_device *dev = ppgtt->base.dev;
2058 2059
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2060 2061
	int ret;

2062
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2063
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2064
		ppgtt->switch_mm = gen6_mm_switch;
2065
	else if (IS_HASWELL(dev_priv))
2066
		ppgtt->switch_mm = hsw_mm_switch;
2067
	else if (IS_GEN7(dev_priv))
2068
		ppgtt->switch_mm = gen7_mm_switch;
2069
	else
2070 2071 2072 2073 2074 2075
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2076
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2077 2078
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2079 2080
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2081 2082
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2083
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2084
	ppgtt->debug_dump = gen6_dump_ppgtt;
2085

2086
	ppgtt->pd.base.ggtt_offset =
2087
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2088

2089
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2090
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2091

2092
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2093

2094 2095
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2096
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2097 2098
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2099

2100
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2101
		  ppgtt->pd.base.ggtt_offset << 10);
2102

2103
	return 0;
2104 2105
}

2106 2107
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2108
{
2109
	ppgtt->base.dev = &dev_priv->drm;
2110

2111
	if (INTEL_INFO(dev_priv)->gen < 8)
2112
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2113
	else
2114
		return gen8_ppgtt_init(ppgtt);
2115
}
2116

2117 2118 2119 2120 2121 2122
static void i915_address_space_init(struct i915_address_space *vm,
				    struct drm_i915_private *dev_priv)
{
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2123
	INIT_LIST_HEAD(&vm->unbound_list);
2124 2125 2126
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2127 2128
static void gtt_write_workarounds(struct drm_device *dev)
{
2129
	struct drm_i915_private *dev_priv = to_i915(dev);
2130 2131 2132 2133 2134 2135

	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2136
	if (IS_BROADWELL(dev_priv))
2137
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2138
	else if (IS_CHERRYVIEW(dev_priv))
2139
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2140
	else if (IS_SKYLAKE(dev_priv))
2141
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2142
	else if (IS_BROXTON(dev_priv))
2143 2144 2145
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2146 2147 2148
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
			   struct drm_i915_file_private *file_priv)
2149
{
2150
	int ret;
B
Ben Widawsky 已提交
2151

2152
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2153
	if (ret == 0) {
B
Ben Widawsky 已提交
2154
		kref_init(&ppgtt->ref);
2155
		i915_address_space_init(&ppgtt->base, dev_priv);
2156
		ppgtt->base.file = file_priv;
2157
	}
2158 2159 2160 2161

	return ret;
}

2162 2163
int i915_ppgtt_init_hw(struct drm_device *dev)
{
2164 2165
	struct drm_i915_private *dev_priv = to_i915(dev);

2166 2167
	gtt_write_workarounds(dev);

2168 2169 2170 2171 2172 2173
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2174 2175 2176
	if (!USES_PPGTT(dev))
		return 0;

2177
	if (IS_GEN6(dev_priv))
2178
		gen6_ppgtt_enable(dev);
2179
	else if (IS_GEN7(dev_priv))
2180 2181 2182 2183
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
2184
		MISSING_CASE(INTEL_INFO(dev)->gen);
2185

2186 2187
	return 0;
}
2188

2189
struct i915_hw_ppgtt *
2190 2191
i915_ppgtt_create(struct drm_i915_private *dev_priv,
		  struct drm_i915_file_private *fpriv)
2192 2193 2194 2195 2196 2197 2198 2199
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2200
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv);
2201 2202 2203 2204 2205
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2206 2207
	trace_i915_ppgtt_create(&ppgtt->base);

2208 2209 2210
	return ppgtt;
}

2211 2212 2213 2214 2215
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2216 2217
	trace_i915_ppgtt_release(&ppgtt->base);

2218
	/* vmas should already be unbound and destroyed */
2219 2220
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2221
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2222

2223 2224 2225
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2226 2227 2228
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2229

2230 2231 2232
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2233
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2234 2235 2236 2237 2238
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2239
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2240 2241 2242 2243 2244
		return true;
#endif
	return false;
}

2245
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2246
{
2247
	struct intel_engine_cs *engine;
2248
	enum intel_engine_id id;
2249

2250
	if (INTEL_INFO(dev_priv)->gen < 6)
2251 2252
		return;

2253
	for_each_engine(engine, dev_priv, id) {
2254
		u32 fault_reg;
2255
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2256 2257
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2258
					 "\tAddr: 0x%08lx\n"
2259 2260 2261 2262 2263 2264 2265
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2266
			I915_WRITE(RING_FAULT_REG(engine),
2267 2268 2269
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2270 2271 2272 2273

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2274 2275
}

2276 2277
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2278
	if (INTEL_INFO(dev_priv)->gen < 6) {
2279 2280 2281 2282 2283 2284 2285
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2286 2287
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
2288 2289
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2290 2291 2292 2293 2294 2295 2296

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

2297
	i915_check_and_clear_faults(dev_priv);
2298

2299 2300
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
			     true);
2301 2302

	i915_ggtt_flush(dev_priv);
2303 2304
}

2305
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
2306
{
2307 2308 2309 2310 2311 2312
	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
2313 2314
}

2315
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2316 2317 2318 2319
{
	writeq(pte, addr);
}

2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	gen8_set_pte(pte, gen8_pte_encode(addr, level, true));

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

B
Ben Widawsky 已提交
2342 2343
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2344
				     uint64_t start,
2345
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2346
{
2347
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2348
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2349 2350 2351 2352
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
2353
	int rpm_atomic_seq;
2354
	int i = 0;
2355 2356

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2357

2358 2359 2360 2361 2362
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
		gtt_entry = gen8_pte_encode(addr, level, true);
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2373
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2374 2375 2376 2377 2378 2379 2380

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2381 2382

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2383 2384
}

2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	iowrite32(vm->pte_encode(addr, level, true, flags), pte);

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

2433 2434 2435 2436 2437 2438
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2439
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2440
				     struct sg_table *st,
2441
				     uint64_t start,
2442
				     enum i915_cache_level level, u32 flags)
2443
{
2444
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2445
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2446 2447 2448 2449
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
2450
	int rpm_atomic_seq;
2451
	int i = 0;
2452 2453

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2454

2455 2456 2457 2458 2459
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
		gtt_entry = vm->pte_encode(addr, level, true, flags);
		iowrite32(gtt_entry, &gtt_entries[i++]);
2460 2461 2462 2463 2464 2465 2466 2467
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2468 2469
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2470 2471 2472 2473 2474 2475 2476

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2477 2478

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2479 2480
}

2481 2482 2483 2484 2485 2486 2487
static void nop_clear_range(struct i915_address_space *vm,
			    uint64_t start,
			    uint64_t length,
			    bool use_scratch)
{
}

B
Ben Widawsky 已提交
2488
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2489 2490
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
2491 2492
				  bool use_scratch)
{
2493
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2494
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2495 2496
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2497
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2498 2499
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2500
	int i;
2501 2502 2503
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2504 2505 2506 2507 2508 2509

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2510
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
B
Ben Widawsky 已提交
2511 2512 2513 2514 2515
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
2516 2517

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2518 2519
}

2520
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2521 2522
				  uint64_t start,
				  uint64_t length,
2523
				  bool use_scratch)
2524
{
2525
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2526
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2527 2528
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2529
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2530 2531
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2532
	int i;
2533 2534 2535
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2536 2537 2538 2539 2540 2541

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2542
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2543
				     I915_CACHE_LLC, use_scratch, 0);
2544

2545 2546 2547
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
2548 2549

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2550 2551
}

2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

2570 2571 2572 2573
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2574
{
2575
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2576 2577
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2578 2579 2580
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2581

2582
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2583

2584 2585
	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);

2586 2587
}

2588
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2589 2590
				  uint64_t start,
				  uint64_t length,
2591
				  bool unused)
2592
{
2593
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2594 2595
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2596 2597 2598 2599
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

2600
	intel_gtt_clear_range(first_entry, num_entries);
2601 2602

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2603 2604
}

2605 2606 2607
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
{
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2621
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2622 2623 2624 2625 2626 2627 2628
				cache_level, pte_flags);

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2629
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2630 2631 2632 2633 2634 2635 2636

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2637
{
2638
	u32 pte_flags;
2639 2640 2641 2642 2643
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2644

2645
	/* Currently applicable only to VLV */
2646 2647
	pte_flags = 0;
	if (vma->obj->gt_ro)
2648
		pte_flags |= PTE_READ_ONLY;
2649

2650

2651
	if (flags & I915_VMA_GLOBAL_BIND) {
2652
		vma->vm->insert_entries(vma->vm,
2653
					vma->pages, vma->node.start,
2654
					cache_level, pte_flags);
2655
	}
2656

2657
	if (flags & I915_VMA_LOCAL_BIND) {
2658 2659 2660
		struct i915_hw_ppgtt *appgtt =
			to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
2661
					    vma->pages, vma->node.start,
2662
					    cache_level, pte_flags);
2663
	}
2664 2665

	return 0;
2666 2667
}

2668
static void ggtt_unbind_vma(struct i915_vma *vma)
2669
{
2670 2671
	struct i915_hw_ppgtt *appgtt = to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
	const u64 size = min(vma->size, vma->node.size);
2672

2673
	if (vma->flags & I915_VMA_GLOBAL_BIND)
2674
		vma->vm->clear_range(vma->vm,
2675
				     vma->node.start, size,
2676
				     true);
2677

2678
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2679
		appgtt->base.clear_range(&appgtt->base,
2680
					 vma->node.start, size,
2681
					 true);
2682 2683 2684
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2685
{
D
David Weinehall 已提交
2686 2687
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2688
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2689

2690
	if (unlikely(ggtt->do_idle_maps)) {
2691
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2692 2693 2694 2695 2696
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2697

D
David Weinehall 已提交
2698
	dma_unmap_sg(kdev, obj->pages->sgl, obj->pages->nents,
2699
		     PCI_DMA_BIDIRECTIONAL);
2700
}
2701

2702 2703
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2704 2705
				  u64 *start,
				  u64 *end)
2706 2707 2708 2709
{
	if (node->color != color)
		*start += 4096;

2710 2711 2712 2713 2714
	node = list_first_entry_or_null(&node->node_list,
					struct drm_mm_node,
					node_list);
	if (node && node->allocated && node->color != color)
		*end -= 4096;
2715
}
B
Ben Widawsky 已提交
2716

2717
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2718
{
2719 2720 2721 2722 2723 2724 2725 2726 2727
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2728
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2729
	unsigned long hole_start, hole_end;
2730
	struct i915_hw_ppgtt *ppgtt;
2731
	struct drm_mm_node *entry;
2732
	int ret;
2733

2734 2735 2736
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2737

2738 2739 2740 2741 2742 2743 2744 2745 2746
	/* Reserve a mappable slot for our lockless error capture */
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
						  &ggtt->error_capture,
						  4096, 0, -1,
						  0, ggtt->mappable_end,
						  0, 0);
	if (ret)
		return ret;

2747
	/* Clear any non-preallocated blocks */
2748
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2749 2750
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2751
		ggtt->base.clear_range(&ggtt->base, hole_start,
2752
				     hole_end - hole_start, true);
2753 2754 2755
	}

	/* And finally clear the reserved guard page */
2756 2757 2758
	ggtt->base.clear_range(&ggtt->base,
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE,
			       true);
2759

2760
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2761
		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2762 2763 2764 2765
		if (!ppgtt) {
			ret = -ENOMEM;
			goto err;
		}
2766

2767
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2768 2769
		if (ret)
			goto err_ppgtt;
2770

2771
		if (ppgtt->base.allocate_va_range) {
2772 2773
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2774 2775
			if (ret)
				goto err_ppgtt_cleanup;
2776
		}
2777

2778 2779 2780 2781 2782
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
					ppgtt->base.total,
					true);

2783
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2784 2785
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2786 2787
	}

2788
	return 0;
2789 2790 2791 2792 2793 2794 2795 2796

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2797 2798
}

2799 2800
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2801
 * @dev_priv: i915 device
2802
 */
2803
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2804
{
2805
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2806

2807 2808 2809
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2810
		kfree(ppgtt);
2811 2812
	}

2813
	i915_gem_cleanup_stolen(&dev_priv->drm);
2814

2815 2816 2817
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2818
	if (drm_mm_initialized(&ggtt->base.mm)) {
2819
		intel_vgt_deballoon(dev_priv);
2820

2821 2822
		drm_mm_takedown(&ggtt->base.mm);
		list_del(&ggtt->base.global_link);
2823 2824
	}

2825
	ggtt->base.cleanup(&ggtt->base);
2826 2827

	arch_phys_wc_del(ggtt->mtrr);
2828
	io_mapping_fini(&ggtt->mappable);
2829
}
2830

2831
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2832 2833 2834 2835 2836 2837
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2838
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2839 2840 2841 2842 2843
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2844 2845 2846 2847 2848 2849 2850

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2851 2852 2853
	return bdw_gmch_ctl << 20;
}

2854
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2855 2856 2857 2858 2859 2860 2861 2862 2863 2864
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2865
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2866 2867 2868 2869 2870 2871
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2872
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2873 2874 2875 2876 2877 2878
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2909
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2910
{
2911 2912
	struct pci_dev *pdev = ggtt->base.dev->pdev;
	phys_addr_t phys_addr;
2913
	int ret;
B
Ben Widawsky 已提交
2914 2915

	/* For Modern GENs the PTEs and register space are split in the BAR */
2916
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2917

I
Imre Deak 已提交
2918 2919 2920 2921 2922 2923 2924
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2925
	if (IS_BROXTON(to_i915(ggtt->base.dev)))
2926
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2927
	else
2928
		ggtt->gsm = ioremap_wc(phys_addr, size);
2929
	if (!ggtt->gsm) {
2930
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2931 2932 2933
		return -ENOMEM;
	}

2934 2935 2936
	ret = setup_scratch_page(ggtt->base.dev,
				 &ggtt->base.scratch_page,
				 GFP_DMA32);
2937
	if (ret) {
B
Ben Widawsky 已提交
2938 2939
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2940
		iounmap(ggtt->gsm);
2941
		return ret;
B
Ben Widawsky 已提交
2942 2943
	}

2944
	return 0;
B
Ben Widawsky 已提交
2945 2946
}

B
Ben Widawsky 已提交
2947 2948 2949
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2950
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2963
	if (!USES_PPGTT(dev_priv))
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2979 2980
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2981 2982
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2983 2984
}

2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3016 3017
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3018 3019
}

3020 3021 3022 3023 3024
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3025
	cleanup_scratch_page(vm->dev, &vm->scratch_page);
3026 3027
}

3028
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3029
{
3030 3031
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3032
	unsigned int size;
B
Ben Widawsky 已提交
3033 3034 3035
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3036 3037
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3038

3039 3040
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3041

3042
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3043

3044
	if (INTEL_GEN(dev_priv) >= 9) {
3045
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3046
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3047
	} else if (IS_CHERRYVIEW(dev_priv)) {
3048
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3049
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3050
	} else {
3051
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3052
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3053
	}
B
Ben Widawsky 已提交
3054

3055
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3056

3057
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3058 3059 3060
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3061

3062
	ggtt->base.cleanup = gen6_gmch_remove;
3063 3064
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3065
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3066
	ggtt->base.clear_range = nop_clear_range;
3067
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3068 3069 3070 3071 3072 3073
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3074
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3075 3076
}

3077
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3078
{
3079 3080
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3081
	unsigned int size;
3082 3083
	u16 snb_gmch_ctl;

3084 3085
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3086

3087 3088
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3089
	 */
3090
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3091
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3092
		return -ENXIO;
3093 3094
	}

3095 3096 3097
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3098

3099
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3100

3101 3102
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3103

3104
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3105
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3106 3107 3108
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3121

3122
	return ggtt_probe_common(ggtt, size);
3123 3124
}

3125
static void i915_gmch_remove(struct i915_address_space *vm)
3126
{
3127
	intel_gmch_remove();
3128
}
3129

3130
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3131
{
3132
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3133 3134
	int ret;

3135
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3136 3137 3138 3139 3140
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3141 3142
	intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
		      &ggtt->mappable_base, &ggtt->mappable_end);
3143

3144
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3145
	ggtt->base.insert_page = i915_ggtt_insert_page;
3146 3147 3148 3149
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3150
	ggtt->base.cleanup = i915_gmch_remove;
3151

3152
	if (unlikely(ggtt->do_idle_maps))
3153 3154
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3155 3156 3157
	return 0;
}

3158
/**
3159
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3160
 * @dev_priv: i915 device
3161
 */
3162
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3163
{
3164
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3165 3166
	int ret;

3167
	ggtt->base.dev = &dev_priv->drm;
3168

3169 3170 3171 3172 3173 3174
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3175
	if (ret)
3176 3177
		return ret;

3178 3179
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3180
			  " of address space! Found %lldM!\n",
3181 3182 3183 3184 3185
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3186 3187 3188 3189 3190 3191 3192
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3193
	/* GMADR is the PCI mmio aperture into the global GTT. */
3194
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3195 3196 3197
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
3198 3199 3200 3201
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3202 3203

	return 0;
3204 3205 3206 3207
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3208
 * @dev_priv: i915 device
3209
 */
3210
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3211 3212 3213 3214
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
	ggtt->base.total -= PAGE_SIZE;
	i915_address_space_init(&ggtt->base, dev_priv);
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;

3226 3227 3228
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3229 3230 3231 3232 3233 3234
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3235 3236 3237 3238
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3239
	ret = i915_gem_init_stolen(&dev_priv->drm);
3240 3241 3242 3243
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3244 3245

out_gtt_cleanup:
3246
	ggtt->base.cleanup(&ggtt->base);
3247
	return ret;
3248
}
3249

3250
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3251
{
3252
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3253 3254 3255 3256 3257
		return -EIO;

	return 0;
}

3258 3259
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
3260 3261
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3262
	struct drm_i915_gem_object *obj, *on;
3263

3264
	i915_check_and_clear_faults(dev_priv);
3265 3266

	/* First fill our portion of the GTT with scratch pages */
3267 3268
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
			       true);
3269

3270 3271 3272 3273 3274 3275 3276 3277
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
				 &dev_priv->mm.bound_list, global_list) {
		bool ggtt_bound = false;
		struct i915_vma *vma;

3278
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3279
			if (vma->vm != &ggtt->base)
3280
				continue;
3281

3282 3283 3284
			if (!i915_vma_unbind(vma))
				continue;

3285 3286
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3287
			ggtt_bound = true;
3288 3289
		}

3290
		if (ggtt_bound)
3291
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3292
	}
3293

3294 3295
	ggtt->base.closed = false;

3296
	if (INTEL_INFO(dev)->gen >= 8) {
3297
		if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3298 3299 3300 3301 3302 3303 3304 3305
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
3306 3307
		struct i915_address_space *vm;

3308 3309 3310
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3311
			struct i915_hw_ppgtt *ppgtt;
3312

3313
			if (i915_is_ggtt(vm))
3314
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3315 3316
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3317 3318 3319 3320 3321 3322 3323 3324 3325

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340
static void
i915_vma_retire(struct i915_gem_active *active,
		struct drm_i915_gem_request *rq)
{
	const unsigned int idx = rq->engine->id;
	struct i915_vma *vma =
		container_of(active, struct i915_vma, last_read[idx]);

	GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));

	i915_vma_clear_active(vma, idx);
	if (i915_vma_is_active(vma))
		return;

	list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3341
	if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
3342 3343 3344 3345 3346 3347 3348
		WARN_ON(i915_vma_unbind(vma));
}

void i915_vma_destroy(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->node.allocated);
	GEM_BUG_ON(i915_vma_is_active(vma));
3349
	GEM_BUG_ON(!i915_vma_is_closed(vma));
3350
	GEM_BUG_ON(vma->fence);
3351 3352

	list_del(&vma->vm_link);
3353
	if (!i915_vma_is_ggtt(vma))
3354 3355 3356 3357 3358 3359 3360
		i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));

	kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
}

void i915_vma_close(struct i915_vma *vma)
{
3361 3362
	GEM_BUG_ON(i915_vma_is_closed(vma));
	vma->flags |= I915_VMA_CLOSED;
3363 3364

	list_del_init(&vma->obj_link);
3365
	if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
3366
		WARN_ON(i915_vma_unbind(vma));
3367 3368
}

3369
static struct i915_vma *
C
Chris Wilson 已提交
3370 3371 3372
__i915_vma_create(struct drm_i915_gem_object *obj,
		  struct i915_address_space *vm,
		  const struct i915_ggtt_view *view)
3373
{
3374
	struct i915_vma *vma;
3375
	int i;
3376

3377 3378
	GEM_BUG_ON(vm->closed);

3379
	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
3380 3381
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
3382

3383
	INIT_LIST_HEAD(&vma->exec_list);
3384 3385
	for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
		init_request_active(&vma->last_read[i], i915_vma_retire);
3386
	init_request_active(&vma->last_fence, NULL);
3387
	list_add(&vma->vm_link, &vm->unbound_list);
3388 3389
	vma->vm = vm;
	vma->obj = obj;
3390
	vma->size = obj->base.size;
3391

C
Chris Wilson 已提交
3392
	if (view) {
3393 3394 3395 3396 3397 3398 3399 3400 3401
		vma->ggtt_view = *view;
		if (view->type == I915_GGTT_VIEW_PARTIAL) {
			vma->size = view->params.partial.size;
			vma->size <<= PAGE_SHIFT;
		} else if (view->type == I915_GGTT_VIEW_ROTATED) {
			vma->size =
				intel_rotation_info_size(&view->params.rotated);
			vma->size <<= PAGE_SHIFT;
		}
C
Chris Wilson 已提交
3402 3403 3404 3405
	}

	if (i915_is_ggtt(vm)) {
		vma->flags |= I915_VMA_GGTT;
3406
	} else {
3407
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
3408
	}
3409

3410
	list_add_tail(&vma->obj_link, &obj->vma_list);
3411 3412 3413
	return vma;
}

C
Chris Wilson 已提交
3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434
static inline bool vma_matches(struct i915_vma *vma,
			       struct i915_address_space *vm,
			       const struct i915_ggtt_view *view)
{
	if (vma->vm != vm)
		return false;

	if (!i915_vma_is_ggtt(vma))
		return true;

	if (!view)
		return vma->ggtt_view.type == 0;

	if (vma->ggtt_view.type != view->type)
		return false;

	return memcmp(&vma->ggtt_view.params,
		      &view->params,
		      sizeof(view->params)) == 0;
}

3435 3436 3437 3438 3439 3440
struct i915_vma *
i915_vma_create(struct drm_i915_gem_object *obj,
		struct i915_address_space *vm,
		const struct i915_ggtt_view *view)
{
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
C
Chris Wilson 已提交
3441
	GEM_BUG_ON(i915_gem_obj_to_vma(obj, vm, view));
3442

C
Chris Wilson 已提交
3443
	return __i915_vma_create(obj, vm, view);
3444 3445
}

3446
struct i915_vma *
C
Chris Wilson 已提交
3447 3448 3449
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3450 3451 3452
{
	struct i915_vma *vma;

C
Chris Wilson 已提交
3453 3454 3455
	list_for_each_entry_reverse(vma, &obj->vma_list, obj_link)
		if (vma_matches(vma, vm, view))
			return vma;
3456

C
Chris Wilson 已提交
3457
	return NULL;
3458 3459 3460
}

struct i915_vma *
C
Chris Wilson 已提交
3461 3462 3463
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3464
{
C
Chris Wilson 已提交
3465
	struct i915_vma *vma;
3466

C
Chris Wilson 已提交
3467
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3468

C
Chris Wilson 已提交
3469
	vma = i915_gem_obj_to_vma(obj, vm, view);
3470
	if (!vma)
C
Chris Wilson 已提交
3471
		vma = __i915_vma_create(obj, vm, view);
3472

3473
	GEM_BUG_ON(i915_vma_is_closed(vma));
3474 3475
	return vma;
}
3476

3477
static struct scatterlist *
3478
rotate_pages(const dma_addr_t *in, unsigned int offset,
3479
	     unsigned int width, unsigned int height,
3480
	     unsigned int stride,
3481
	     struct sg_table *st, struct scatterlist *sg)
3482 3483 3484 3485 3486
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3487
		src_idx = stride * (height - 1) + column;
3488 3489 3490 3491 3492 3493 3494
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3495
			sg_dma_address(sg) = in[offset + src_idx];
3496 3497
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3498
			src_idx -= stride;
3499 3500
		}
	}
3501 3502

	return sg;
3503 3504 3505
}

static struct sg_table *
3506
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3507 3508
			  struct drm_i915_gem_object *obj)
{
3509
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3510
	unsigned int size = intel_rotation_info_size(rot_info);
3511 3512
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3513 3514 3515
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3516
	struct scatterlist *sg;
3517
	int ret = -ENOMEM;
3518 3519

	/* Allocate a temporary list of source pages for random access. */
3520
	page_addr_list = drm_malloc_gfp(n_pages,
3521 3522
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3523 3524 3525 3526 3527 3528 3529 3530
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3531
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3532 3533 3534 3535 3536
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
3537 3538
	for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
		page_addr_list[i++] = dma_addr;
3539

3540
	GEM_BUG_ON(i != n_pages);
3541 3542 3543
	st->nents = 0;
	sg = st->sgl;

3544 3545 3546 3547
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3548 3549
	}

3550 3551
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3552 3553 3554 3555 3556 3557 3558 3559 3560 3561

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3562 3563 3564
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3565 3566
	return ERR_PTR(ret);
}
3567

3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3609
static int
3610
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3611
{
3612 3613
	int ret = 0;

3614
	if (vma->pages)
3615 3616 3617
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3618
		vma->pages = vma->obj->pages;
3619
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3620
		vma->pages =
3621
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3622
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3623
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3624 3625 3626 3627
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3628
	if (!vma->pages) {
3629
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3630
			  vma->ggtt_view.type);
3631
		ret = -EINVAL;
3632 3633 3634
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3635 3636
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3637 3638
	}

3639
	return ret;
3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
3655
	u32 bind_flags;
3656 3657
	u32 vma_flags;
	int ret;
3658

3659 3660
	if (WARN_ON(flags == 0))
		return -EINVAL;
3661

3662
	bind_flags = 0;
3663
	if (flags & PIN_GLOBAL)
3664
		bind_flags |= I915_VMA_GLOBAL_BIND;
3665
	if (flags & PIN_USER)
3666
		bind_flags |= I915_VMA_LOCAL_BIND;
3667

3668
	vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
3669
	if (flags & PIN_UPDATE)
3670
		bind_flags |= vma_flags;
3671
	else
3672
		bind_flags &= ~vma_flags;
3673 3674 3675
	if (bind_flags == 0)
		return 0;

3676
	if (vma_flags == 0 && vma->vm->allocate_va_range) {
3677
		trace_i915_va_alloc(vma);
3678 3679 3680 3681 3682 3683 3684 3685
		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
3686 3687
	if (ret)
		return ret;
3688

3689
	vma->flags |= bind_flags;
3690 3691
	return 0;
}
3692

3693 3694 3695 3696
void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
{
	void __iomem *ptr;

3697 3698 3699
	/* Access through the GTT requires the device to be awake. */
	assert_rpm_wakelock_held(to_i915(vma->vm->dev));

3700
	lockdep_assert_held(&vma->vm->dev->struct_mutex);
3701
	if (WARN_ON(!i915_vma_is_map_and_fenceable(vma)))
3702
		return IO_ERR_PTR(-ENODEV);
3703

3704 3705
	GEM_BUG_ON(!i915_vma_is_ggtt(vma));
	GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
3706 3707 3708

	ptr = vma->iomap;
	if (ptr == NULL) {
3709
		ptr = io_mapping_map_wc(&i915_vm_to_ggtt(vma->vm)->mappable,
3710 3711 3712
					vma->node.start,
					vma->node.size);
		if (ptr == NULL)
3713
			return IO_ERR_PTR(-ENOMEM);
3714 3715 3716 3717

		vma->iomap = ptr;
	}

3718
	__i915_vma_pin(vma);
3719 3720
	return ptr;
}
3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732

void i915_vma_unpin_and_release(struct i915_vma **p_vma)
{
	struct i915_vma *vma;

	vma = fetch_and_zero(p_vma);
	if (!vma)
		return;

	i915_vma_unpin(vma);
	i915_vma_put(vma);
}