i915_gem_gtt.c 95.1 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33 34
#include "i915_trace.h"
#include "intel_drv.h"

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
71 72 73
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

96 97 98 99 100 101 102
static inline struct i915_ggtt *
i915_vm_to_ggtt(struct i915_address_space *vm)
{
	GEM_BUG_ON(!i915_is_ggtt(vm));
	return container_of(vm, struct i915_ggtt, base);
}

103 104 105
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

106 107 108
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
109
const struct i915_ggtt_view i915_ggtt_view_rotated = {
110
	.type = I915_GGTT_VIEW_ROTATED,
111
};
112

113 114
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
115
{
116 117
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
118
	bool has_full_48bit_ppgtt;
119

120 121 122 123
	has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
	has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
	has_full_48bit_ppgtt =
	       	IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
124

125
	if (intel_vgpu_active(dev_priv))
126 127
		has_full_ppgtt = false; /* emulation is too hard */

128 129 130
	if (!has_aliasing_ppgtt)
		return 0;

131 132 133 134
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
135
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
136 137 138 139 140
		return 0;

	if (enable_ppgtt == 1)
		return 1;

141
	if (enable_ppgtt == 2 && has_full_ppgtt)
142 143
		return 2;

144 145 146
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

147 148
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
149
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
150
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
151
		return 0;
152 153 154
	}
#endif

155
	/* Early VLV doesn't have this */
156
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
157 158 159 160
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

161
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists)
162
		return has_full_48bit_ppgtt ? 3 : 2;
163 164
	else
		return has_aliasing_ppgtt ? 1 : 0;
165 166
}

167 168 169
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
170 171 172
{
	u32 pte_flags = 0;

173 174
	vma->pages = vma->obj->pages;

175 176 177 178
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

179
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
180
				cache_level, pte_flags);
181 182

	return 0;
183 184 185 186 187 188
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
189
			     vma->size,
190 191
			     true);
}
192

193 194 195
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid)
B
Ben Widawsky 已提交
196
{
197
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
198
	pte |= addr;
199 200 201

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
202
		pte |= PPAT_UNCACHED_INDEX;
203 204 205 206 207 208 209 210 211
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
212 213 214
	return pte;
}

215 216
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
217
{
218
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
219 220 221 222 223 224 225 226
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

227 228 229
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

230 231 232
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
233
{
234
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
235
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
236 237

	switch (level) {
238 239 240 241 242 243 244 245
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
246
		MISSING_CASE(level);
247 248 249 250 251
	}

	return pte;
}

252 253 254
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
255
{
256
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
257 258 259 260 261
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
262 263 264 265 266
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
267
		pte |= GEN6_PTE_UNCACHED;
268 269
		break;
	default:
270
		MISSING_CASE(level);
271 272
	}

273 274 275
	return pte;
}

276 277 278
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
279
{
280
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
281 282
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

283 284
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
285 286 287 288 289 290 291

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

292 293 294
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
295
{
296
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
297
	pte |= HSW_PTE_ADDR_ENCODE(addr);
298 299

	if (level != I915_CACHE_NONE)
300
		pte |= HSW_WB_LLC_AGE3;
301 302 303 304

	return pte;
}

305 306 307
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
308
{
309
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
310 311
	pte |= HSW_PTE_ADDR_ENCODE(addr);

312 313 314 315
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
316
		pte |= HSW_WT_ELLC_LLC_AGE3;
317 318
		break;
	default:
319
		pte |= HSW_WB_ELLC_LLC_AGE3;
320 321
		break;
	}
322 323 324 325

	return pte;
}

326 327
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
328 329 330
{
	struct device *device = &dev->pdev->dev;

331
	p->page = alloc_page(flags);
332 333
	if (!p->page)
		return -ENOMEM;
334

335 336
	p->daddr = dma_map_page(device,
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
337

338 339 340 341
	if (dma_mapping_error(device, p->daddr)) {
		__free_page(p->page);
		return -EINVAL;
	}
342 343

	return 0;
344 345
}

346 347 348 349 350
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
	return __setup_page_dma(dev, p, GFP_KERNEL);
}

351
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
352
{
353
	if (WARN_ON(!p->page))
354
		return;
355

356 357 358 359 360
	dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

361
static void *kmap_page_dma(struct i915_page_dma *p)
362
{
363 364
	return kmap_atomic(p->page);
}
365

366 367 368 369 370
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
{
371 372 373 374 375 376 377 378 379
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

380
#define kmap_px(px) kmap_page_dma(px_base(px))
381 382
#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))

383 384 385 386 387
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))

388 389 390 391 392 393 394 395 396 397 398 399
static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
			  const uint64_t val)
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

	kunmap_page_dma(dev, vaddr);
}

400 401 402 403 404 405 406 407 408 409
static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
			     const uint32_t val32)
{
	uint64_t v = val32;

	v = v << 32 | val32;

	fill_page_dma(dev, p, v);
}

410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
{
	struct i915_page_scratch *sp;
	int ret;

	sp = kzalloc(sizeof(*sp), GFP_KERNEL);
	if (sp == NULL)
		return ERR_PTR(-ENOMEM);

	ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
	if (ret) {
		kfree(sp);
		return ERR_PTR(ret);
	}

	set_pages_uc(px_page(sp), 1);

	return sp;
}

static void free_scratch_page(struct drm_device *dev,
			      struct i915_page_scratch *sp)
{
	set_pages_wb(px_page(sp), 1);

	cleanup_px(dev, sp);
	kfree(sp);
}

439
static struct i915_page_table *alloc_pt(struct drm_device *dev)
440
{
441
	struct i915_page_table *pt;
442 443 444
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
445 446 447 448 449

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

450 451 452 453 454 455
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

456
	ret = setup_px(dev, pt);
457
	if (ret)
458
		goto fail_page_m;
459 460

	return pt;
461

462
fail_page_m:
463 464 465 466 467
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
468 469
}

470
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
471
{
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
				      I915_CACHE_LLC, true);

	fill_px(vm->dev, pt, scratch_pte);
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

	WARN_ON(px_dma(vm->scratch_page) == 0);

	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);

	fill32_px(vm->dev, pt, scratch_pte);
499 500
}

501
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
502
{
503
	struct i915_page_directory *pd;
504
	int ret = -ENOMEM;
505 506 507 508 509

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

510 511 512
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
513
		goto fail_bitmap;
514

515
	ret = setup_px(dev, pd);
516
	if (ret)
517
		goto fail_page_m;
518

519
	return pd;
520

521
fail_page_m:
522
	kfree(pd->used_pdes);
523
fail_bitmap:
524 525 526
	kfree(pd);

	return ERR_PTR(ret);
527 528
}

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

	fill_px(vm->dev, pd, scratch_pde);
}

548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

609 610 611 612
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
613 614 615 616 617 618
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

	fill_px(vm->dev, pdp, scratch_pdpe);
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

	fill_px(vm->dev, pml4, scratch_pml4e);
}

640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
667 668
}

669
/* Broadwell Page Directory Pointer Descriptors */
670
static int gen8_write_pdp(struct drm_i915_gem_request *req,
671 672
			  unsigned entry,
			  dma_addr_t addr)
673
{
674
	struct intel_ring *ring = req->ring;
675
	struct intel_engine_cs *engine = req->engine;
676 677 678 679
	int ret;

	BUG_ON(entry >= 4);

680
	ret = intel_ring_begin(req, 6);
681 682 683
	if (ret)
		return ret;

684 685 686 687 688 689 690
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
691 692 693 694

	return 0;
}

695 696
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
697
{
698
	int i, ret;
699

700
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
701 702
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

703
		ret = gen8_write_pdp(req, i, pd_daddr);
704 705
		if (ret)
			return ret;
706
	}
B
Ben Widawsky 已提交
707

708
	return 0;
709 710
}

711 712 713 714 715 716
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

717 718 719 720 721
static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
				       struct i915_page_directory_pointer *pdp,
				       uint64_t start,
				       uint64_t length,
				       gen8_pte_t scratch_pte)
722
{
723
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
724
	gen8_pte_t *pt_vaddr;
725 726 727
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
728
	unsigned num_entries = length >> PAGE_SHIFT;
729 730
	unsigned last_pte, i;

731 732
	if (WARN_ON(!pdp))
		return;
733 734

	while (num_entries) {
735 736
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
737

738
		if (WARN_ON(!pdp->page_directory[pdpe]))
739
			break;
740

741
		pd = pdp->page_directory[pdpe];
742 743

		if (WARN_ON(!pd->page_table[pde]))
744
			break;
745 746 747

		pt = pd->page_table[pde];

748
		if (WARN_ON(!px_page(pt)))
749
			break;
750

751
		last_pte = pte + num_entries;
752 753
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
754

755
		pt_vaddr = kmap_px(pt);
756

757
		for (i = pte; i < last_pte; i++) {
758
			pt_vaddr[i] = scratch_pte;
759 760
			num_entries--;
		}
761

762
		kunmap_px(ppgtt, pt_vaddr);
763

764
		pte = 0;
765
		if (++pde == I915_PDES) {
766 767
			if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
				break;
768 769
			pde = 0;
		}
770 771 772
	}
}

773 774 775 776
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
				   uint64_t start,
				   uint64_t length,
				   bool use_scratch)
777
{
778
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
779 780 781
	gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
						 I915_CACHE_LLC, use_scratch);

782 783 784 785
	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
					   scratch_pte);
	} else {
786
		uint64_t pml4e;
787 788
		struct i915_page_directory_pointer *pdp;

789
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
790 791 792 793
			gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
						   scratch_pte);
		}
	}
794 795 796 797 798
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
799
			      struct sg_page_iter *sg_iter,
800 801 802
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
803
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
804
	gen8_pte_t *pt_vaddr;
805 806 807
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
808

809
	pt_vaddr = NULL;
810

811
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
812
		if (pt_vaddr == NULL) {
813
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
814
			struct i915_page_table *pt = pd->page_table[pde];
815
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
816
		}
817

818
		pt_vaddr[pte] =
819
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
820
					cache_level, true);
821
		if (++pte == GEN8_PTES) {
822
			kunmap_px(ppgtt, pt_vaddr);
823
			pt_vaddr = NULL;
824
			if (++pde == I915_PDES) {
825 826
				if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
					break;
827 828 829
				pde = 0;
			}
			pte = 0;
830 831
		}
	}
832 833 834

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
835 836
}

837 838 839 840 841 842
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
843
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
844
	struct sg_page_iter sg_iter;
845

846
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
847 848 849 850 851 852

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
853
		uint64_t pml4e;
854 855
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

856
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
857 858 859 860
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
861 862
}

863 864
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
865 866 867
{
	int i;

868
	if (!px_page(pd))
869 870
		return;

871
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
872 873
		if (WARN_ON(!pd->page_table[i]))
			continue;
874

875
		free_pt(dev, pd->page_table[i]);
876 877
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
878 879
}

880 881 882
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
883
	int ret;
884 885 886 887 888 889 890

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
891 892
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
893 894 895 896
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
897 898
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
899 900
	}

901 902 903
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(dev);
		if (IS_ERR(vm->scratch_pdp)) {
904 905
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
906 907 908
		}
	}

909 910
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
911 912
	if (USES_FULL_48BIT_PPGTT(dev))
		gen8_initialize_pdp(vm, vm->scratch_pdp);
913 914

	return 0;
915 916 917 918 919 920 921 922 923

free_pd:
	free_pd(dev, vm->scratch_pd);
free_pt:
	free_pt(dev, vm->scratch_pt);
free_scratch_page:
	free_scratch_page(dev, vm->scratch_page);

	return ret;
924 925
}

926 927 928
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
929
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
930 931
	int i;

932
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
933 934
		u64 daddr = px_dma(&ppgtt->pml4);

935 936
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
937 938 939 940 941 942 943

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

944 945
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
946 947 948 949 950 951 952 953 954 955 956
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

957 958 959 960
static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

961 962
	if (USES_FULL_48BIT_PPGTT(dev))
		free_pdp(dev, vm->scratch_pdp);
963 964 965 966 967
	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

968 969
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
970 971 972
{
	int i;

973 974
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
975 976
			continue;

977 978
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
979
	}
980

981
	free_pdp(dev, pdp);
982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1000
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1001

1002
	if (intel_vgpu_active(to_i915(vm->dev)))
1003 1004
		gen8_ppgtt_notify_vgt(ppgtt, false);

1005 1006 1007 1008
	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1009

1010
	gen8_free_scratch(vm);
1011 1012
}

1013 1014
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1015 1016
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1017
 * @start:	Starting virtual address to begin allocations.
1018
 * @length:	Size of the allocations.
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1031
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1032
				     struct i915_page_directory *pd,
1033
				     uint64_t start,
1034 1035
				     uint64_t length,
				     unsigned long *new_pts)
1036
{
1037
	struct drm_device *dev = vm->dev;
1038
	struct i915_page_table *pt;
1039
	uint32_t pde;
1040

1041
	gen8_for_each_pde(pt, pd, start, length, pde) {
1042
		/* Don't reallocate page tables */
1043
		if (test_bit(pde, pd->used_pdes)) {
1044
			/* Scratch is never allocated this way */
1045
			WARN_ON(pt == vm->scratch_pt);
1046 1047 1048
			continue;
		}

1049
		pt = alloc_pt(dev);
1050
		if (IS_ERR(pt))
1051 1052
			goto unwind_out;

1053
		gen8_initialize_pt(vm, pt);
1054
		pd->page_table[pde] = pt;
1055
		__set_bit(pde, new_pts);
1056
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1057 1058
	}

1059
	return 0;
1060 1061

unwind_out:
1062
	for_each_set_bit(pde, new_pts, I915_PDES)
1063
		free_pt(dev, pd->page_table[pde]);
1064

B
Ben Widawsky 已提交
1065
	return -ENOMEM;
1066 1067
}

1068 1069
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1070
 * @vm:	Master vm structure.
1071 1072
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1073 1074
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1091 1092 1093 1094 1095 1096
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1097
{
1098
	struct drm_device *dev = vm->dev;
1099
	struct i915_page_directory *pd;
1100
	uint32_t pdpe;
1101
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1102

1103
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1104

1105
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1106
		if (test_bit(pdpe, pdp->used_pdpes))
1107
			continue;
1108

1109
		pd = alloc_pd(dev);
1110
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1111
			goto unwind_out;
1112

1113
		gen8_initialize_pd(vm, pd);
1114
		pdp->page_directory[pdpe] = pd;
1115
		__set_bit(pdpe, new_pds);
1116
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1117 1118
	}

1119
	return 0;
B
Ben Widawsky 已提交
1120 1121

unwind_out:
1122
	for_each_set_bit(pdpe, new_pds, pdpes)
1123
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1124 1125

	return -ENOMEM;
1126 1127
}

1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1157
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1158 1159 1160 1161 1162
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

1163
			gen8_initialize_pdp(vm, pdp);
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1182
static void
1183
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1194
					 unsigned long **new_pts,
1195
					 uint32_t pdpes)
1196 1197
{
	unsigned long *pds;
1198
	unsigned long *pts;
1199

1200
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1201 1202 1203
	if (!pds)
		return -ENOMEM;

1204 1205 1206 1207
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1208 1209 1210 1211 1212 1213 1214

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1215
	free_gen8_temp_bitmaps(pds, pts);
1216 1217 1218
	return -ENOMEM;
}

1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1229 1230 1231 1232
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1233
{
1234
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1235
	unsigned long *new_page_dirs, *new_page_tables;
1236
	struct drm_device *dev = vm->dev;
1237
	struct i915_page_directory *pd;
1238 1239
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1240
	uint32_t pdpe;
1241
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1242 1243
	int ret;

1244 1245 1246 1247
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1248 1249
		return -ENODEV;

1250
	if (WARN_ON(start + length > vm->total))
1251
		return -ENODEV;
1252

1253
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1254 1255 1256
	if (ret)
		return ret;

1257
	/* Do the allocations first so we can easily bail out */
1258 1259
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1260
	if (ret) {
1261
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1262 1263 1264 1265
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1266
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1267
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1268
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1269 1270 1271 1272
		if (ret)
			goto err_out;
	}

1273 1274 1275
	start = orig_start;
	length = orig_length;

1276 1277
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1278
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1279
		gen8_pde_t *const page_directory = kmap_px(pd);
1280
		struct i915_page_table *pt;
1281
		uint64_t pd_len = length;
1282 1283 1284
		uint64_t pd_start = start;
		uint32_t pde;

1285 1286 1287
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1288
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1300
			__set_bit(pde, pd->used_pdes);
1301 1302

			/* Map the PDE to the page table */
1303 1304
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1305 1306 1307 1308
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1309 1310 1311

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1312
		}
1313

1314
		kunmap_px(ppgtt, page_directory);
1315
		__set_bit(pdpe, pdp->used_pdpes);
1316
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1317 1318
	}

1319
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1320
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1321
	return 0;
1322

B
Ben Widawsky 已提交
1323
err_out:
1324
	while (pdpe--) {
1325 1326
		unsigned long temp;

1327 1328
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1329
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1330 1331
	}

1332
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1333
		free_pd(dev, pdp->page_directory[pdpe]);
1334

1335
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1336
	mark_tlbs_dirty(ppgtt);
1337 1338 1339
	return ret;
}

1340 1341 1342 1343 1344 1345
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1346
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1347
	struct i915_page_directory_pointer *pdp;
1348
	uint64_t pml4e;
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1367
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1392
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1393 1394 1395 1396 1397 1398 1399

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1400 1401 1402 1403 1404 1405 1406 1407
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1408
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1409 1410 1411 1412 1413 1414 1415 1416 1417
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1418
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
	gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
						 I915_CACHE_LLC, true);

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1468
		uint64_t pml4e;
1469 1470 1471
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1472
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1473 1474 1475 1476 1477 1478 1479 1480 1481
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1482 1483
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1484
	unsigned long *new_page_dirs, *new_page_tables;
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1504
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1505 1506 1507 1508

	return ret;
}

1509
/*
1510 1511 1512 1513
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1514
 *
1515
 */
1516
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1517
{
1518
	int ret;
1519

1520 1521 1522
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1523

1524 1525
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1526
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1527
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1528
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1529 1530
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1531
	ppgtt->debug_dump = gen8_dump_ppgtt;
1532

1533 1534 1535 1536
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1537

1538 1539
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1540
		ppgtt->base.total = 1ULL << 48;
1541
		ppgtt->switch_mm = gen8_48b_mm_switch;
1542
	} else {
1543
		ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
1544 1545 1546 1547
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1548
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1549 1550 1551
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1552

1553
		if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
1554 1555 1556 1557
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1558
	}
1559

1560
	if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
1561 1562
		gen8_ppgtt_notify_vgt(ppgtt, true);

1563
	return 0;
1564 1565 1566 1567

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1568 1569
}

B
Ben Widawsky 已提交
1570 1571 1572
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1573
	struct i915_page_table *unused;
1574
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1575
	uint32_t pd_entry;
1576
	uint32_t  pte, pde;
1577
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1578

1579 1580
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
1581

1582
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1583
		u32 expected;
1584
		gen6_pte_t *pt_vaddr;
1585
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1586
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1587 1588 1589 1590 1591 1592 1593 1594 1595
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1596 1597
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1598
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1599
			unsigned long va =
1600
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1619
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1620 1621 1622
	}
}

1623
/* Write pde (index) from the page directory @pd to the page table @pt */
1624 1625
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1626
{
1627 1628 1629 1630
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1631

1632
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1633
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1634

1635 1636
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1637

1638 1639 1640
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1641
				  struct i915_page_directory *pd,
1642 1643
				  uint32_t start, uint32_t length)
{
1644
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1645
	struct i915_page_table *pt;
1646
	uint32_t pde;
1647

1648
	gen6_for_each_pde(pt, pd, start, length, pde)
1649 1650 1651 1652
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1653
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1654 1655
}

1656
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1657
{
1658
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1659

1660
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1661 1662
}

1663
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1664
			 struct drm_i915_gem_request *req)
1665
{
1666
	struct intel_ring *ring = req->ring;
1667
	struct intel_engine_cs *engine = req->engine;
1668 1669 1670
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1671
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1672 1673 1674
	if (ret)
		return ret;

1675
	ret = intel_ring_begin(req, 6);
1676 1677 1678
	if (ret)
		return ret;

1679 1680 1681 1682 1683 1684 1685
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1686 1687 1688 1689

	return 0;
}

1690
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1691
			  struct drm_i915_gem_request *req)
1692
{
1693
	struct intel_ring *ring = req->ring;
1694
	struct intel_engine_cs *engine = req->engine;
1695 1696 1697
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1698
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1699 1700 1701
	if (ret)
		return ret;

1702
	ret = intel_ring_begin(req, 6);
1703 1704 1705
	if (ret)
		return ret;

1706 1707 1708 1709 1710 1711 1712
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1713

1714
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1715
	if (engine->id != RCS) {
1716
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1717 1718 1719 1720
		if (ret)
			return ret;
	}

1721 1722 1723
	return 0;
}

1724
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1725
			  struct drm_i915_gem_request *req)
1726
{
1727
	struct intel_engine_cs *engine = req->engine;
1728
	struct drm_i915_private *dev_priv = req->i915;
1729

1730 1731
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1732 1733 1734
	return 0;
}

1735
static void gen8_ppgtt_enable(struct drm_device *dev)
1736
{
1737
	struct drm_i915_private *dev_priv = to_i915(dev);
1738
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
1739

1740
	for_each_engine(engine, dev_priv) {
1741
		u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
1742
		I915_WRITE(RING_MODE_GEN7(engine),
1743
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1744 1745
	}
}
B
Ben Widawsky 已提交
1746

1747
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1748
{
1749
	struct drm_i915_private *dev_priv = to_i915(dev);
1750
	struct intel_engine_cs *engine;
1751
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1752

1753 1754
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1755

1756 1757 1758 1759 1760 1761 1762 1763
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1764

1765
	for_each_engine(engine, dev_priv) {
B
Ben Widawsky 已提交
1766
		/* GFX_MODE is per-ring on gen7+ */
1767
		I915_WRITE(RING_MODE_GEN7(engine),
1768
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1769
	}
1770
}
B
Ben Widawsky 已提交
1771

1772
static void gen6_ppgtt_enable(struct drm_device *dev)
1773
{
1774
	struct drm_i915_private *dev_priv = to_i915(dev);
1775
	uint32_t ecochk, gab_ctl, ecobits;
1776

1777 1778 1779
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1780

1781 1782 1783 1784 1785 1786 1787
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1788 1789
}

1790
/* PPGTT support for Sandybdrige/Gen6 and later */
1791
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1792 1793
				   uint64_t start,
				   uint64_t length,
1794
				   bool use_scratch)
1795
{
1796
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1797
	gen6_pte_t *pt_vaddr, scratch_pte;
1798 1799
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1800 1801
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1802
	unsigned last_pte, i;
1803

1804 1805
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
1806

1807 1808
	while (num_entries) {
		last_pte = first_pte + num_entries;
1809 1810
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1811

1812
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1813

1814 1815
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1816

1817
		kunmap_px(ppgtt, pt_vaddr);
1818

1819 1820
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1821
		act_pt++;
1822
	}
1823 1824
}

1825
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1826
				      struct sg_table *pages,
1827
				      uint64_t start,
1828
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1829
{
1830
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1831
	unsigned first_entry = start >> PAGE_SHIFT;
1832 1833
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1834 1835 1836
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1837

1838
	for_each_sgt_dma(addr, sgt_iter, pages) {
1839
		if (pt_vaddr == NULL)
1840
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1841

1842
		pt_vaddr[act_pte] =
1843
			vm->pte_encode(addr, cache_level, true, flags);
1844

1845
		if (++act_pte == GEN6_PTES) {
1846
			kunmap_px(ppgtt, pt_vaddr);
1847
			pt_vaddr = NULL;
1848
			act_pt++;
1849
			act_pte = 0;
D
Daniel Vetter 已提交
1850 1851
		}
	}
1852

1853
	if (pt_vaddr)
1854
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1855 1856
}

1857
static int gen6_alloc_va_range(struct i915_address_space *vm,
1858
			       uint64_t start_in, uint64_t length_in)
1859
{
1860 1861
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
1862 1863
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1864
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1865
	struct i915_page_table *pt;
1866
	uint32_t start, length, start_save, length_save;
1867
	uint32_t pde;
1868 1869
	int ret;

1870 1871 1872 1873 1874
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1875 1876 1877 1878 1879 1880 1881 1882

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1883
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1884
		if (pt != vm->scratch_pt) {
1885 1886 1887 1888 1889 1890 1891
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1892
		pt = alloc_pt(dev);
1893 1894 1895 1896 1897 1898 1899 1900
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1901
		__set_bit(pde, new_page_tables);
1902
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1903 1904 1905 1906
	}

	start = start_save;
	length = length_save;
1907

1908
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1909 1910 1911 1912 1913 1914
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1915
		if (__test_and_clear_bit(pde, new_page_tables))
1916 1917
			gen6_write_pde(&ppgtt->pd, pde, pt);

1918 1919 1920 1921
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1922
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1923 1924 1925
				GEN6_PTES);
	}

1926 1927 1928 1929
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1930
	readl(ggtt->gsm);
1931

1932
	mark_tlbs_dirty(ppgtt);
1933
	return 0;
1934 1935 1936

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1937
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1938

1939
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1940
		free_pt(vm->dev, pt);
1941 1942 1943 1944
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1945 1946
}

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

1974
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1975
{
1976
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1977 1978
	struct i915_page_directory *pd = &ppgtt->pd;
	struct drm_device *dev = vm->dev;
1979 1980
	struct i915_page_table *pt;
	uint32_t pde;
1981

1982 1983
	drm_mm_remove_node(&ppgtt->node);

1984
	gen6_for_all_pdes(pt, pd, pde)
1985
		if (pt != vm->scratch_pt)
1986
			free_pt(dev, pt);
1987

1988
	gen6_free_scratch(vm);
1989 1990
}

1991
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1992
{
1993
	struct i915_address_space *vm = &ppgtt->base;
1994
	struct drm_device *dev = ppgtt->base.dev;
1995 1996
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1997
	bool retried = false;
1998
	int ret;
1999

B
Ben Widawsky 已提交
2000 2001 2002 2003
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2004
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2005

2006 2007 2008
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2009

2010
alloc:
2011
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
B
Ben Widawsky 已提交
2012 2013
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
2014
						  0, ggtt->base.total,
2015
						  DRM_MM_TOPDOWN);
2016
	if (ret == -ENOSPC && !retried) {
2017
		ret = i915_gem_evict_something(&ggtt->base,
2018
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2019
					       I915_CACHE_NONE,
2020
					       0, ggtt->base.total,
2021
					       0);
2022
		if (ret)
2023
			goto err_out;
2024 2025 2026 2027

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2028

2029
	if (ret)
2030 2031
		goto err_out;

2032

2033
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2034
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2035

2036
	return 0;
2037 2038

err_out:
2039
	gen6_free_scratch(vm);
2040
	return ret;
2041 2042 2043 2044
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2045
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2046
}
2047

2048 2049 2050
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2051
	struct i915_page_table *unused;
2052
	uint32_t pde;
2053

2054
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2055
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2056 2057
}

2058
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2059 2060
{
	struct drm_device *dev = ppgtt->base.dev;
2061 2062
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2063 2064
	int ret;

2065
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2066
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev))
2067
		ppgtt->switch_mm = gen6_mm_switch;
2068
	else if (IS_HASWELL(dev))
2069
		ppgtt->switch_mm = hsw_mm_switch;
2070
	else if (IS_GEN7(dev))
2071
		ppgtt->switch_mm = gen7_mm_switch;
2072
	else
2073 2074 2075 2076 2077 2078
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2079
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2080 2081
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2082 2083
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2084 2085
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2086
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2087
	ppgtt->debug_dump = gen6_dump_ppgtt;
2088

2089
	ppgtt->pd.base.ggtt_offset =
2090
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2091

2092
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2093
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2094

2095
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2096

2097 2098
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2099
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2100 2101
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2102

2103
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2104
		  ppgtt->pd.base.ggtt_offset << 10);
2105

2106
	return 0;
2107 2108
}

2109 2110
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2111
{
2112
	ppgtt->base.dev = &dev_priv->drm;
2113

2114
	if (INTEL_INFO(dev_priv)->gen < 8)
2115
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2116
	else
2117
		return gen8_ppgtt_init(ppgtt);
2118
}
2119

2120 2121 2122 2123 2124 2125
static void i915_address_space_init(struct i915_address_space *vm,
				    struct drm_i915_private *dev_priv)
{
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2126
	INIT_LIST_HEAD(&vm->unbound_list);
2127 2128 2129
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2130 2131
static void gtt_write_workarounds(struct drm_device *dev)
{
2132
	struct drm_i915_private *dev_priv = to_i915(dev);
2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148

	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
	if (IS_BROADWELL(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
	else if (IS_CHERRYVIEW(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
	else if (IS_SKYLAKE(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
	else if (IS_BROXTON(dev))
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2149 2150 2151
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
			   struct drm_i915_file_private *file_priv)
2152
{
2153
	int ret;
B
Ben Widawsky 已提交
2154

2155
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2156
	if (ret == 0) {
B
Ben Widawsky 已提交
2157
		kref_init(&ppgtt->ref);
2158
		i915_address_space_init(&ppgtt->base, dev_priv);
2159
		ppgtt->base.file = file_priv;
2160
	}
2161 2162 2163 2164

	return ret;
}

2165 2166
int i915_ppgtt_init_hw(struct drm_device *dev)
{
2167 2168
	gtt_write_workarounds(dev);

2169 2170 2171 2172 2173 2174
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
2185
		MISSING_CASE(INTEL_INFO(dev)->gen);
2186

2187 2188
	return 0;
}
2189

2190
struct i915_hw_ppgtt *
2191 2192
i915_ppgtt_create(struct drm_i915_private *dev_priv,
		  struct drm_i915_file_private *fpriv)
2193 2194 2195 2196 2197 2198 2199 2200
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2201
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv);
2202 2203 2204 2205 2206
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2207 2208
	trace_i915_ppgtt_create(&ppgtt->base);

2209 2210 2211
	return ppgtt;
}

2212 2213 2214 2215 2216
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2217 2218
	trace_i915_ppgtt_release(&ppgtt->base);

2219
	/* vmas should already be unbound and destroyed */
2220 2221
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2222
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2223

2224 2225 2226
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2227 2228 2229
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2230

2231 2232 2233
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2234
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2235 2236 2237 2238 2239
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2240
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2241 2242 2243 2244 2245
		return true;
#endif
	return false;
}

2246
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2247
{
2248
	struct intel_engine_cs *engine;
2249

2250
	if (INTEL_INFO(dev_priv)->gen < 6)
2251 2252
		return;

2253
	for_each_engine(engine, dev_priv) {
2254
		u32 fault_reg;
2255
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2256 2257
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2258
					 "\tAddr: 0x%08lx\n"
2259 2260 2261 2262 2263 2264 2265
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2266
			I915_WRITE(RING_FAULT_REG(engine),
2267 2268 2269
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2270
	POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
2271 2272
}

2273 2274
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2275
	if (INTEL_INFO(dev_priv)->gen < 6) {
2276 2277 2278 2279 2280 2281 2282
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2283 2284
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
2285 2286
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2287 2288 2289 2290 2291 2292 2293

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

2294
	i915_check_and_clear_faults(dev_priv);
2295

2296 2297
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
			     true);
2298 2299

	i915_ggtt_flush(dev_priv);
2300 2301
}

2302
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
2303
{
2304 2305 2306 2307 2308 2309
	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
2310 2311
}

2312
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2313 2314 2315 2316 2317 2318 2319 2320 2321
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	gen8_set_pte(pte, gen8_pte_encode(addr, level, true));

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

B
Ben Widawsky 已提交
2344 2345
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2346
				     uint64_t start,
2347
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2348
{
2349
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2350
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2351 2352 2353 2354
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
2355
	int rpm_atomic_seq;
2356
	int i = 0;
2357 2358

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2359

2360 2361 2362 2363 2364
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
		gtt_entry = gen8_pte_encode(addr, level, true);
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2375
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2376 2377 2378 2379 2380 2381 2382

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2383 2384

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2385 2386
}

2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	iowrite32(vm->pte_encode(addr, level, true, flags), pte);

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

2435 2436 2437 2438 2439 2440
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2441
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2442
				     struct sg_table *st,
2443
				     uint64_t start,
2444
				     enum i915_cache_level level, u32 flags)
2445
{
2446
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2447
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2448 2449 2450 2451
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
2452
	int rpm_atomic_seq;
2453
	int i = 0;
2454 2455

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2456

2457 2458 2459 2460 2461
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
		gtt_entry = vm->pte_encode(addr, level, true, flags);
		iowrite32(gtt_entry, &gtt_entries[i++]);
2462 2463 2464 2465 2466 2467 2468 2469
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2470 2471
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2472 2473 2474 2475 2476 2477 2478

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2479 2480

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2481 2482
}

2483 2484 2485 2486 2487 2488 2489
static void nop_clear_range(struct i915_address_space *vm,
			    uint64_t start,
			    uint64_t length,
			    bool use_scratch)
{
}

B
Ben Widawsky 已提交
2490
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2491 2492
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
2493 2494
				  bool use_scratch)
{
2495
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2496
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2497 2498
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2499
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2500 2501
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2502
	int i;
2503 2504 2505
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2506 2507 2508 2509 2510 2511

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2512
	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
B
Ben Widawsky 已提交
2513 2514 2515 2516 2517
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
2518 2519

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2520 2521
}

2522
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2523 2524
				  uint64_t start,
				  uint64_t length,
2525
				  bool use_scratch)
2526
{
2527
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2528
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2529 2530
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2531
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2532 2533
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2534
	int i;
2535 2536 2537
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2538 2539 2540 2541 2542 2543

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2544 2545
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, use_scratch, 0);
2546

2547 2548 2549
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
2550 2551

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2552 2553
}

2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

2572 2573 2574 2575
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2576
{
2577
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2578 2579
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2580 2581 2582
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2583

2584
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2585

2586 2587
	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);

2588 2589
}

2590
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2591 2592
				  uint64_t start,
				  uint64_t length,
2593
				  bool unused)
2594
{
2595
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2596 2597
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2598 2599 2600 2601
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

2602
	intel_gtt_clear_range(first_entry, num_entries);
2603 2604

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2605 2606
}

2607 2608 2609
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622
{
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2623
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2624 2625 2626 2627 2628 2629 2630
				cache_level, pte_flags);

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2631
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2632 2633 2634 2635 2636 2637 2638

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2639
{
2640
	u32 pte_flags;
2641 2642 2643 2644 2645
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2646

2647
	/* Currently applicable only to VLV */
2648 2649
	pte_flags = 0;
	if (vma->obj->gt_ro)
2650
		pte_flags |= PTE_READ_ONLY;
2651

2652

2653
	if (flags & I915_VMA_GLOBAL_BIND) {
2654
		vma->vm->insert_entries(vma->vm,
2655
					vma->pages, vma->node.start,
2656
					cache_level, pte_flags);
2657
	}
2658

2659
	if (flags & I915_VMA_LOCAL_BIND) {
2660 2661 2662
		struct i915_hw_ppgtt *appgtt =
			to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
2663
					    vma->pages, vma->node.start,
2664
					    cache_level, pte_flags);
2665
	}
2666 2667

	return 0;
2668 2669
}

2670
static void ggtt_unbind_vma(struct i915_vma *vma)
2671
{
2672 2673
	struct i915_hw_ppgtt *appgtt = to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
	const u64 size = min(vma->size, vma->node.size);
2674

2675
	if (vma->flags & I915_VMA_GLOBAL_BIND)
2676
		vma->vm->clear_range(vma->vm,
2677
				     vma->node.start, size,
2678
				     true);
2679

2680
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2681
		appgtt->base.clear_range(&appgtt->base,
2682
					 vma->node.start, size,
2683
					 true);
2684 2685 2686
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2687
{
B
Ben Widawsky 已提交
2688
	struct drm_device *dev = obj->base.dev;
2689
	struct drm_i915_private *dev_priv = to_i915(dev);
2690
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2691

2692 2693 2694 2695 2696 2697 2698
	if (unlikely(ggtt->do_idle_maps)) {
		if (i915_gem_wait_for_idle(dev_priv, false)) {
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2699

2700 2701
	dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
		     PCI_DMA_BIDIRECTIONAL);
2702
}
2703

2704 2705
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2706 2707
				  u64 *start,
				  u64 *end)
2708 2709 2710 2711
{
	if (node->color != color)
		*start += 4096;

2712 2713 2714 2715 2716
	node = list_first_entry_or_null(&node->node_list,
					struct drm_mm_node,
					node_list);
	if (node && node->allocated && node->color != color)
		*end -= 4096;
2717
}
B
Ben Widawsky 已提交
2718

2719
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2720
{
2721 2722 2723 2724 2725 2726 2727 2728 2729
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2730
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2731
	unsigned long hole_start, hole_end;
2732
	struct drm_mm_node *entry;
2733
	int ret;
2734

2735 2736 2737
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2738

2739
	/* Clear any non-preallocated blocks */
2740
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2741 2742
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2743
		ggtt->base.clear_range(&ggtt->base, hole_start,
2744
				     hole_end - hole_start, true);
2745 2746 2747
	}

	/* And finally clear the reserved guard page */
2748 2749 2750
	ggtt->base.clear_range(&ggtt->base,
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE,
			       true);
2751

2752
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2753 2754 2755 2756 2757 2758
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2759
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2760 2761 2762 2763 2764 2765 2766 2767
		if (ret) {
			kfree(ppgtt);
			return ret;
		}

		if (ppgtt->base.allocate_va_range)
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2768
		if (ret) {
2769
			ppgtt->base.cleanup(&ppgtt->base);
2770
			kfree(ppgtt);
2771
			return ret;
2772
		}
2773

2774 2775 2776 2777 2778
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
					ppgtt->base.total,
					true);

2779
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2780 2781
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2782 2783
	}

2784
	return 0;
2785 2786
}

2787 2788
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2789
 * @dev_priv: i915 device
2790
 */
2791
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2792
{
2793
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2794

2795 2796 2797 2798
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2799
		kfree(ppgtt);
2800 2801
	}

2802
	i915_gem_cleanup_stolen(&dev_priv->drm);
2803

2804
	if (drm_mm_initialized(&ggtt->base.mm)) {
2805
		intel_vgt_deballoon(dev_priv);
2806

2807 2808
		drm_mm_takedown(&ggtt->base.mm);
		list_del(&ggtt->base.global_link);
2809 2810
	}

2811
	ggtt->base.cleanup(&ggtt->base);
2812 2813 2814

	arch_phys_wc_del(ggtt->mtrr);
	io_mapping_free(ggtt->mappable);
2815
}
2816

2817
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2818 2819 2820 2821 2822 2823
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2824
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2825 2826 2827 2828 2829
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2830 2831 2832 2833 2834 2835 2836

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2837 2838 2839
	return bdw_gmch_ctl << 20;
}

2840
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2851
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2852 2853 2854 2855 2856 2857
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2858
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2859 2860 2861 2862 2863 2864
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2895
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2896
{
2897
	struct pci_dev *pdev = ggtt->base.dev->pdev;
2898
	struct i915_page_scratch *scratch_page;
2899
	phys_addr_t phys_addr;
B
Ben Widawsky 已提交
2900 2901

	/* For Modern GENs the PTEs and register space are split in the BAR */
2902
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2903

I
Imre Deak 已提交
2904 2905 2906 2907 2908 2909 2910
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2911 2912
	if (IS_BROXTON(ggtt->base.dev))
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2913
	else
2914
		ggtt->gsm = ioremap_wc(phys_addr, size);
2915
	if (!ggtt->gsm) {
2916
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2917 2918 2919
		return -ENOMEM;
	}

2920
	scratch_page = alloc_scratch_page(ggtt->base.dev);
2921
	if (IS_ERR(scratch_page)) {
B
Ben Widawsky 已提交
2922 2923
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2924
		iounmap(ggtt->gsm);
2925
		return PTR_ERR(scratch_page);
B
Ben Widawsky 已提交
2926 2927
	}

2928
	ggtt->base.scratch_page = scratch_page;
2929 2930

	return 0;
B
Ben Widawsky 已提交
2931 2932
}

B
Ben Widawsky 已提交
2933 2934 2935
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2936
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2949
	if (!USES_PPGTT(dev_priv))
2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2965 2966
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2967 2968
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2969 2970
}

2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2992 2993 2994 2995 2996 2997 2998 2999 3000 3001
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3002 3003
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3004 3005
}

3006 3007 3008 3009 3010 3011 3012 3013
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
	free_scratch_page(vm->dev, vm->scratch_page);
}

3014
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3015
{
3016 3017
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3018
	unsigned int size;
B
Ben Widawsky 已提交
3019 3020 3021
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3022 3023
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3024

3025 3026
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3027

3028
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3029

3030
	if (INTEL_GEN(dev_priv) >= 9) {
3031
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3032
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3033
	} else if (IS_CHERRYVIEW(dev_priv)) {
3034
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3035
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3036
	} else {
3037
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3038
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3039
	}
B
Ben Widawsky 已提交
3040

3041
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3042

3043
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3044 3045 3046
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3047

3048
	ggtt->base.cleanup = gen6_gmch_remove;
3049 3050
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3051
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3052
	ggtt->base.clear_range = nop_clear_range;
3053
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3054 3055 3056 3057 3058 3059
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3060
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3061 3062
}

3063
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3064
{
3065 3066
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3067
	unsigned int size;
3068 3069
	u16 snb_gmch_ctl;

3070 3071
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3072

3073 3074
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3075
	 */
3076
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3077
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3078
		return -ENXIO;
3079 3080
	}

3081 3082 3083
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3084

3085
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3086

3087 3088
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3089

3090
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3091
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3092 3093 3094
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3107

3108
	return ggtt_probe_common(ggtt, size);
3109 3110
}

3111
static void i915_gmch_remove(struct i915_address_space *vm)
3112
{
3113
	intel_gmch_remove();
3114
}
3115

3116
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3117
{
3118
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3119 3120
	int ret;

3121
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3122 3123 3124 3125 3126
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3127 3128
	intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
		      &ggtt->mappable_base, &ggtt->mappable_end);
3129

3130
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3131
	ggtt->base.insert_page = i915_ggtt_insert_page;
3132 3133 3134 3135
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3136
	ggtt->base.cleanup = i915_gmch_remove;
3137

3138
	if (unlikely(ggtt->do_idle_maps))
3139 3140
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3141 3142 3143
	return 0;
}

3144
/**
3145
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3146
 * @dev_priv: i915 device
3147
 */
3148
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3149
{
3150
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3151 3152
	int ret;

3153
	ggtt->base.dev = &dev_priv->drm;
3154

3155 3156 3157 3158 3159 3160
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3161
	if (ret)
3162 3163
		return ret;

3164 3165
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3166
			  " of address space! Found %lldM!\n",
3167 3168 3169 3170 3171
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3172 3173 3174 3175 3176 3177 3178
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3179
	/* GMADR is the PCI mmio aperture into the global GTT. */
3180
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3181 3182 3183
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
3184 3185 3186 3187
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3188 3189

	return 0;
3190 3191 3192 3193
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3194
 * @dev_priv: i915 device
3195
 */
3196
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3197 3198 3199 3200
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
	ggtt->base.total -= PAGE_SIZE;
	i915_address_space_init(&ggtt->base, dev_priv);
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;

	ggtt->mappable =
		io_mapping_create_wc(ggtt->mappable_base, ggtt->mappable_end);
	if (!ggtt->mappable) {
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3221 3222 3223 3224
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3225
	ret = i915_gem_init_stolen(&dev_priv->drm);
3226 3227 3228 3229
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3230 3231

out_gtt_cleanup:
3232
	ggtt->base.cleanup(&ggtt->base);
3233
	return ret;
3234
}
3235

3236
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3237
{
3238
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3239 3240 3241 3242 3243
		return -EIO;

	return 0;
}

3244 3245
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
3246 3247
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3248
	struct drm_i915_gem_object *obj;
3249
	struct i915_vma *vma;
3250

3251
	i915_check_and_clear_faults(dev_priv);
3252 3253

	/* First fill our portion of the GTT with scratch pages */
3254 3255
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
			       true);
3256

3257
	/* Cache flush objects bound into GGTT and rebind them. */
3258
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
3259
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3260
			if (vma->vm != &ggtt->base)
3261
				continue;
3262

3263 3264 3265 3266
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
		}

3267 3268
		if (obj->pin_display)
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3269
	}
3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280

	if (INTEL_INFO(dev)->gen >= 8) {
		if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
3281 3282
		struct i915_address_space *vm;

3283 3284 3285
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3286
			struct i915_hw_ppgtt *ppgtt;
3287

3288
			if (i915_is_ggtt(vm))
3289
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3290 3291
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3292 3293 3294 3295 3296 3297 3298 3299 3300

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315
static void
i915_vma_retire(struct i915_gem_active *active,
		struct drm_i915_gem_request *rq)
{
	const unsigned int idx = rq->engine->id;
	struct i915_vma *vma =
		container_of(active, struct i915_vma, last_read[idx]);

	GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));

	i915_vma_clear_active(vma, idx);
	if (i915_vma_is_active(vma))
		return;

	list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3316
	if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
3317 3318 3319 3320 3321 3322 3323
		WARN_ON(i915_vma_unbind(vma));
}

void i915_vma_destroy(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->node.allocated);
	GEM_BUG_ON(i915_vma_is_active(vma));
3324
	GEM_BUG_ON(!i915_vma_is_closed(vma));
3325
	GEM_BUG_ON(vma->fence);
3326 3327

	list_del(&vma->vm_link);
3328
	if (!i915_vma_is_ggtt(vma))
3329 3330 3331 3332 3333 3334 3335
		i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));

	kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
}

void i915_vma_close(struct i915_vma *vma)
{
3336 3337
	GEM_BUG_ON(i915_vma_is_closed(vma));
	vma->flags |= I915_VMA_CLOSED;
3338 3339

	list_del_init(&vma->obj_link);
3340
	if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
3341
		WARN_ON(i915_vma_unbind(vma));
3342 3343
}

3344
static struct i915_vma *
C
Chris Wilson 已提交
3345 3346 3347
__i915_vma_create(struct drm_i915_gem_object *obj,
		  struct i915_address_space *vm,
		  const struct i915_ggtt_view *view)
3348
{
3349
	struct i915_vma *vma;
3350
	int i;
3351

3352 3353
	GEM_BUG_ON(vm->closed);

3354
	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
3355 3356
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
3357

3358
	INIT_LIST_HEAD(&vma->exec_list);
3359 3360
	for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
		init_request_active(&vma->last_read[i], i915_vma_retire);
3361
	init_request_active(&vma->last_fence, NULL);
3362
	list_add(&vma->vm_link, &vm->unbound_list);
3363 3364
	vma->vm = vm;
	vma->obj = obj;
3365
	vma->size = obj->base.size;
3366

C
Chris Wilson 已提交
3367
	if (view) {
3368 3369 3370 3371 3372 3373 3374 3375 3376
		vma->ggtt_view = *view;
		if (view->type == I915_GGTT_VIEW_PARTIAL) {
			vma->size = view->params.partial.size;
			vma->size <<= PAGE_SHIFT;
		} else if (view->type == I915_GGTT_VIEW_ROTATED) {
			vma->size =
				intel_rotation_info_size(&view->params.rotated);
			vma->size <<= PAGE_SHIFT;
		}
C
Chris Wilson 已提交
3377 3378 3379 3380
	}

	if (i915_is_ggtt(vm)) {
		vma->flags |= I915_VMA_GGTT;
3381
	} else {
3382
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
3383
	}
3384

3385
	list_add_tail(&vma->obj_link, &obj->vma_list);
3386 3387 3388
	return vma;
}

C
Chris Wilson 已提交
3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409
static inline bool vma_matches(struct i915_vma *vma,
			       struct i915_address_space *vm,
			       const struct i915_ggtt_view *view)
{
	if (vma->vm != vm)
		return false;

	if (!i915_vma_is_ggtt(vma))
		return true;

	if (!view)
		return vma->ggtt_view.type == 0;

	if (vma->ggtt_view.type != view->type)
		return false;

	return memcmp(&vma->ggtt_view.params,
		      &view->params,
		      sizeof(view->params)) == 0;
}

3410 3411 3412 3413 3414 3415
struct i915_vma *
i915_vma_create(struct drm_i915_gem_object *obj,
		struct i915_address_space *vm,
		const struct i915_ggtt_view *view)
{
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
C
Chris Wilson 已提交
3416
	GEM_BUG_ON(i915_gem_obj_to_vma(obj, vm, view));
3417

C
Chris Wilson 已提交
3418
	return __i915_vma_create(obj, vm, view);
3419 3420
}

3421
struct i915_vma *
C
Chris Wilson 已提交
3422 3423 3424
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3425 3426 3427
{
	struct i915_vma *vma;

C
Chris Wilson 已提交
3428 3429 3430
	list_for_each_entry_reverse(vma, &obj->vma_list, obj_link)
		if (vma_matches(vma, vm, view))
			return vma;
3431

C
Chris Wilson 已提交
3432
	return NULL;
3433 3434 3435
}

struct i915_vma *
C
Chris Wilson 已提交
3436 3437 3438
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3439
{
C
Chris Wilson 已提交
3440
	struct i915_vma *vma;
3441

C
Chris Wilson 已提交
3442
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3443

C
Chris Wilson 已提交
3444
	vma = i915_gem_obj_to_vma(obj, vm, view);
3445
	if (!vma)
C
Chris Wilson 已提交
3446
		vma = __i915_vma_create(obj, vm, view);
3447

3448
	GEM_BUG_ON(i915_vma_is_closed(vma));
3449 3450
	return vma;
}
3451

3452
static struct scatterlist *
3453
rotate_pages(const dma_addr_t *in, unsigned int offset,
3454
	     unsigned int width, unsigned int height,
3455
	     unsigned int stride,
3456
	     struct sg_table *st, struct scatterlist *sg)
3457 3458 3459 3460 3461
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3462
		src_idx = stride * (height - 1) + column;
3463 3464 3465 3466 3467 3468 3469
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3470
			sg_dma_address(sg) = in[offset + src_idx];
3471 3472
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3473
			src_idx -= stride;
3474 3475
		}
	}
3476 3477

	return sg;
3478 3479 3480
}

static struct sg_table *
3481
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3482 3483
			  struct drm_i915_gem_object *obj)
{
3484
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3485
	unsigned int size = intel_rotation_info_size(rot_info);
3486 3487
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3488 3489 3490
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3491
	struct scatterlist *sg;
3492
	int ret = -ENOMEM;
3493 3494

	/* Allocate a temporary list of source pages for random access. */
3495
	page_addr_list = drm_malloc_gfp(n_pages,
3496 3497
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3498 3499 3500 3501 3502 3503 3504 3505
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3506
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3507 3508 3509 3510 3511
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
3512 3513
	for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
		page_addr_list[i++] = dma_addr;
3514

3515
	GEM_BUG_ON(i != n_pages);
3516 3517 3518
	st->nents = 0;
	sg = st->sgl;

3519 3520 3521 3522
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3523 3524
	}

3525 3526
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3527 3528 3529 3530 3531 3532 3533 3534 3535 3536

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3537 3538 3539
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3540 3541
	return ERR_PTR(ret);
}
3542

3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3584
static int
3585
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3586
{
3587 3588
	int ret = 0;

3589
	if (vma->pages)
3590 3591 3592
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3593
		vma->pages = vma->obj->pages;
3594
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3595
		vma->pages =
3596
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3597
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3598
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3599 3600 3601 3602
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3603
	if (!vma->pages) {
3604
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3605
			  vma->ggtt_view.type);
3606
		ret = -EINVAL;
3607 3608 3609
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3610 3611
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3612 3613
	}

3614
	return ret;
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
3630
	u32 bind_flags;
3631 3632
	u32 vma_flags;
	int ret;
3633

3634 3635
	if (WARN_ON(flags == 0))
		return -EINVAL;
3636

3637
	bind_flags = 0;
3638
	if (flags & PIN_GLOBAL)
3639
		bind_flags |= I915_VMA_GLOBAL_BIND;
3640
	if (flags & PIN_USER)
3641
		bind_flags |= I915_VMA_LOCAL_BIND;
3642

3643
	vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
3644
	if (flags & PIN_UPDATE)
3645
		bind_flags |= vma_flags;
3646
	else
3647
		bind_flags &= ~vma_flags;
3648 3649 3650
	if (bind_flags == 0)
		return 0;

3651
	if (vma_flags == 0 && vma->vm->allocate_va_range) {
3652
		trace_i915_va_alloc(vma);
3653 3654 3655 3656 3657 3658 3659 3660
		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
3661 3662
	if (ret)
		return ret;
3663

3664
	vma->flags |= bind_flags;
3665 3666
	return 0;
}
3667

3668 3669 3670 3671
void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
{
	void __iomem *ptr;

3672 3673 3674
	/* Access through the GTT requires the device to be awake. */
	assert_rpm_wakelock_held(to_i915(vma->vm->dev));

3675
	lockdep_assert_held(&vma->vm->dev->struct_mutex);
3676
	if (WARN_ON(!i915_vma_is_map_and_fenceable(vma)))
3677
		return IO_ERR_PTR(-ENODEV);
3678

3679 3680
	GEM_BUG_ON(!i915_vma_is_ggtt(vma));
	GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
3681 3682 3683 3684 3685 3686 3687

	ptr = vma->iomap;
	if (ptr == NULL) {
		ptr = io_mapping_map_wc(i915_vm_to_ggtt(vma->vm)->mappable,
					vma->node.start,
					vma->node.size);
		if (ptr == NULL)
3688
			return IO_ERR_PTR(-ENOMEM);
3689 3690 3691 3692

		vma->iomap = ptr;
	}

3693
	__i915_vma_pin(vma);
3694 3695
	return ptr;
}
3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707

void i915_vma_unpin_and_release(struct i915_vma **p_vma)
{
	struct i915_vma *vma;

	vma = fetch_and_zero(p_vma);
	if (!vma)
		return;

	i915_vma_unpin(vma);
	i915_vma_put(vma);
}