i915_gem_gtt.c 100.2 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

L
Laura Abbott 已提交
34 35
#include <asm/set_memory.h>

36 37
#include <drm/drmP.h>
#include <drm/i915_drm.h>
38

39
#include "i915_drv.h"
40
#include "i915_vgpu.h"
41 42
#include "i915_trace.h"
#include "intel_drv.h"
43
#include "intel_frontbuffer.h"
44

45 46
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
83 84 85
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

108 109 110
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

135 136
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
137
{
138 139
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
140
	bool has_full_48bit_ppgtt;
141

142 143 144
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
145

146
	if (intel_vgpu_active(dev_priv)) {
147
		/* GVT-g has no support for 32bit ppgtt */
148
		has_full_ppgtt = false;
149
		has_full_48bit_ppgtt = intel_vgpu_has_full_48bit_ppgtt(dev_priv);
150
	}
151

152 153 154
	if (!has_aliasing_ppgtt)
		return 0;

155 156 157 158
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
159
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
160 161 162 163 164
		return 0;

	if (enable_ppgtt == 1)
		return 1;

165
	if (enable_ppgtt == 2 && has_full_ppgtt)
166 167
		return 2;

168 169 170
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

171
	/* Disable ppgtt on SNB if VT-d is on. */
172
	if (IS_GEN6(dev_priv) && intel_vtd_active()) {
173
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
174
		return 0;
175 176
	}

177
	/* Early VLV doesn't have this */
178
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
179 180 181 182
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

183
	if (INTEL_GEN(dev_priv) >= 8 && i915_modparams.enable_execlists) {
184 185 186 187 188 189 190 191
		if (has_full_48bit_ppgtt)
			return 3;

		if (has_full_ppgtt)
			return 2;
	}

	return has_aliasing_ppgtt ? 1 : 0;
192 193
}

194 195 196
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
197
{
198 199 200
	u32 pte_flags;
	int ret;

201 202 203 204 205 206
	if (!(vma->flags & I915_VMA_LOCAL_BIND)) {
		ret = vma->vm->allocate_va_range(vma->vm, vma->node.start,
						 vma->size);
		if (ret)
			return ret;
	}
207 208

	/* Currently applicable only to VLV */
209
	pte_flags = 0;
210 211 212
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

213
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
214 215

	return 0;
216 217 218 219
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
220
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
221
}
222

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
static int ppgtt_set_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->pages);

	vma->pages = vma->obj->mm.pages;

	return 0;
}

static void clear_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(!vma->pages);

	if (vma->pages != vma->obj->mm.pages) {
		sg_free_table(vma->pages);
		kfree(vma->pages);
	}
	vma->pages = NULL;
}

243
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
244
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
245
{
246
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
247
	pte |= addr;
248 249 250

	switch (level) {
	case I915_CACHE_NONE:
251
		pte |= PPAT_UNCACHED;
252 253
		break;
	case I915_CACHE_WT:
254
		pte |= PPAT_DISPLAY_ELLC;
255 256
		break;
	default:
257
		pte |= PPAT_CACHED;
258 259 260
		break;
	}

B
Ben Widawsky 已提交
261 262 263
	return pte;
}

264 265
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
266
{
267
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
268 269
	pde |= addr;
	if (level != I915_CACHE_NONE)
270
		pde |= PPAT_CACHED_PDE;
B
Ben Widawsky 已提交
271
	else
272
		pde |= PPAT_UNCACHED;
B
Ben Widawsky 已提交
273 274 275
	return pde;
}

276 277 278
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

279 280
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
281
				 u32 unused)
282
{
283
	gen6_pte_t pte = GEN6_PTE_VALID;
284
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
285 286

	switch (level) {
287 288 289 290 291 292 293 294
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
295
		MISSING_CASE(level);
296 297 298 299 300
	}

	return pte;
}

301 302
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
303
				 u32 unused)
304
{
305
	gen6_pte_t pte = GEN6_PTE_VALID;
306 307 308 309 310
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
311 312 313 314 315
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
316
		pte |= GEN6_PTE_UNCACHED;
317 318
		break;
	default:
319
		MISSING_CASE(level);
320 321
	}

322 323 324
	return pte;
}

325 326
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
327
				 u32 flags)
328
{
329
	gen6_pte_t pte = GEN6_PTE_VALID;
330 331
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

332 333
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
334 335 336 337 338 339 340

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

341 342
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
343
				 u32 unused)
344
{
345
	gen6_pte_t pte = GEN6_PTE_VALID;
346
	pte |= HSW_PTE_ADDR_ENCODE(addr);
347 348

	if (level != I915_CACHE_NONE)
349
		pte |= HSW_WB_LLC_AGE3;
350 351 352 353

	return pte;
}

354 355
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
356
				  u32 unused)
357
{
358
	gen6_pte_t pte = GEN6_PTE_VALID;
359 360
	pte |= HSW_PTE_ADDR_ENCODE(addr);

361 362 363 364
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
365
		pte |= HSW_WT_ELLC_LLC_AGE3;
366 367
		break;
	default:
368
		pte |= HSW_WB_ELLC_LLC_AGE3;
369 370
		break;
	}
371 372 373 374

	return pte;
}

375
static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
376
{
377
	struct pagevec *pvec = &vm->free_pages;
378

379 380
	if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
		i915_gem_shrink_all(vm->i915);
381

382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

	if (!vm->pt_kmap_wc)
		return alloc_page(gfp);

	/* A placeholder for a specific mutex to guard the WC stash */
	lockdep_assert_held(&vm->i915->drm.struct_mutex);

	/* Look in our global stash of WC pages... */
	pvec = &vm->i915->mm.wc_stash;
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

	/* Otherwise batch allocate pages to amoritize cost of set_pages_wc. */
	do {
		struct page *page;
399

400 401 402 403 404 405 406 407
		page = alloc_page(gfp);
		if (unlikely(!page))
			break;

		pvec->pages[pvec->nr++] = page;
	} while (pagevec_space(pvec));

	if (unlikely(!pvec->nr))
408 409
		return NULL;

410
	set_pages_array_wc(pvec->pages, pvec->nr);
411

412
	return pvec->pages[--pvec->nr];
413 414
}

415 416
static void vm_free_pages_release(struct i915_address_space *vm,
				  bool immediate)
417
{
418 419 420
	struct pagevec *pvec = &vm->free_pages;

	GEM_BUG_ON(!pagevec_count(pvec));
421

422 423 424 425 426 427
	if (vm->pt_kmap_wc) {
		struct pagevec *stash = &vm->i915->mm.wc_stash;

		/* When we use WC, first fill up the global stash and then
		 * only if full immediately free the overflow.
		 */
428

429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450
		lockdep_assert_held(&vm->i915->drm.struct_mutex);
		if (pagevec_space(stash)) {
			do {
				stash->pages[stash->nr++] =
					pvec->pages[--pvec->nr];
				if (!pvec->nr)
					return;
			} while (pagevec_space(stash));

			/* As we have made some room in the VM's free_pages,
			 * we can wait for it to fill again. Unless we are
			 * inside i915_address_space_fini() and must
			 * immediately release the pages!
			 */
			if (!immediate)
				return;
		}

		set_pages_array_wb(pvec->pages, pvec->nr);
	}

	__pagevec_release(pvec);
451 452 453 454 455
}

static void vm_free_page(struct i915_address_space *vm, struct page *page)
{
	if (!pagevec_add(&vm->free_pages, page))
456
		vm_free_pages_release(vm, false);
457
}
458

459 460 461 462 463 464 465
static int __setup_page_dma(struct i915_address_space *vm,
			    struct i915_page_dma *p,
			    gfp_t gfp)
{
	p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
	if (unlikely(!p->page))
		return -ENOMEM;
466

467 468 469 470 471
	p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
		vm_free_page(vm, p->page);
		return -ENOMEM;
472
	}
473 474

	return 0;
475 476
}

477
static int setup_page_dma(struct i915_address_space *vm,
478
			  struct i915_page_dma *p)
479
{
480
	return __setup_page_dma(vm, p, I915_GFP_DMA);
481 482
}

483
static void cleanup_page_dma(struct i915_address_space *vm,
484
			     struct i915_page_dma *p)
485
{
486 487
	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	vm_free_page(vm, p->page);
488 489
}

490
#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
491

492 493 494 495
#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
496

497 498 499
static void fill_page_dma(struct i915_address_space *vm,
			  struct i915_page_dma *p,
			  const u64 val)
500
{
501
	u64 * const vaddr = kmap_atomic(p->page);
502

503
	memset64(vaddr, val, PAGE_SIZE / sizeof(val));
504

505
	kunmap_atomic(vaddr);
506 507
}

508 509 510
static void fill_page_dma_32(struct i915_address_space *vm,
			     struct i915_page_dma *p,
			     const u32 v)
511
{
512
	fill_page_dma(vm, p, (u64)v << 32 | v);
513 514
}

515
static int
516
setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
517
{
518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
	struct page *page;
	dma_addr_t addr;

	page = alloc_page(gfp | __GFP_ZERO);
	if (unlikely(!page))
		return -ENOMEM;

	addr = dma_map_page(vm->dma, page, 0, PAGE_SIZE,
			    PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, addr))) {
		__free_page(page);
		return -ENOMEM;
	}

	vm->scratch_page.page = page;
	vm->scratch_page.daddr = addr;
	return 0;
535 536
}

537
static void cleanup_scratch_page(struct i915_address_space *vm)
538
{
539 540 541 542
	struct i915_page_dma *p = &vm->scratch_page;

	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	__free_page(p->page);
543 544
}

545
static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
546
{
547
	struct i915_page_table *pt;
548

549 550
	pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pt))
551 552
		return ERR_PTR(-ENOMEM);

553 554 555 556
	if (unlikely(setup_px(vm, pt))) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}
557

558
	pt->used_ptes = 0;
559 560 561
	return pt;
}

562
static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
563
{
564
	cleanup_px(vm, pt);
565 566 567 568 569 570
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
571 572
	fill_px(vm, pt,
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
573 574 575 576 577
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
578 579
	fill32_px(vm, pt,
		  vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
580 581
}

582
static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
583
{
584
	struct i915_page_directory *pd;
585

586 587
	pd = kzalloc(sizeof(*pd), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pd))
588 589
		return ERR_PTR(-ENOMEM);

590 591 592 593
	if (unlikely(setup_px(vm, pd))) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}
594

595
	pd->used_pdes = 0;
596 597 598
	return pd;
}

599
static void free_pd(struct i915_address_space *vm,
600
		    struct i915_page_directory *pd)
601
{
602 603
	cleanup_px(vm, pd);
	kfree(pd);
604 605 606 607 608
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
609
	unsigned int i;
610

611 612 613 614
	fill_px(vm, pd,
		gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
	for (i = 0; i < I915_PDES; i++)
		pd->page_table[i] = vm->scratch_pt;
615 616
}

617
static int __pdp_init(struct i915_address_space *vm,
618 619
		      struct i915_page_directory_pointer *pdp)
{
620
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
621
	unsigned int i;
622

623
	pdp->page_directory = kmalloc_array(pdpes, sizeof(*pdp->page_directory),
624 625
					    GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pdp->page_directory))
626 627
		return -ENOMEM;

628 629 630
	for (i = 0; i < pdpes; i++)
		pdp->page_directory[i] = vm->scratch_pd;

631 632 633 634 635 636 637 638 639
	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

640 641 642 643 644
static inline bool use_4lvl(const struct i915_address_space *vm)
{
	return i915_vm_is_48bit(vm);
}

645 646
static struct i915_page_directory_pointer *
alloc_pdp(struct i915_address_space *vm)
647 648 649 650
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

651
	WARN_ON(!use_4lvl(vm));
652 653 654 655 656

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

657
	ret = __pdp_init(vm, pdp);
658 659 660
	if (ret)
		goto fail_bitmap;

661
	ret = setup_px(vm, pdp);
662 663 664 665 666 667 668 669 670 671 672 673 674
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

675
static void free_pdp(struct i915_address_space *vm,
676 677 678
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
679 680 681 682 683 684

	if (!use_4lvl(vm))
		return;

	cleanup_px(vm, pdp);
	kfree(pdp);
685 686
}

687 688 689 690 691 692 693
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

694
	fill_px(vm, pdp, scratch_pdpe);
695 696 697 698 699
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
700
	unsigned int i;
701

702 703 704 705
	fill_px(vm, pml4,
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC));
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++)
		pml4->pdps[i] = vm->scratch_pdp;
706 707
}

708
/* Broadwell Page Directory Pointer Descriptors */
709
static int gen8_write_pdp(struct drm_i915_gem_request *req,
710 711
			  unsigned entry,
			  dma_addr_t addr)
712
{
713
	struct intel_engine_cs *engine = req->engine;
714
	u32 *cs;
715 716 717

	BUG_ON(entry >= 4);

718 719 720
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
721

722 723 724 725 726 727 728
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
729 730 731 732

	return 0;
}

733 734
static int gen8_mm_switch_3lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
735
{
736
	int i, ret;
737

738
	for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
739 740
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

741
		ret = gen8_write_pdp(req, i, pd_daddr);
742 743
		if (ret)
			return ret;
744
	}
B
Ben Widawsky 已提交
745

746
	return 0;
747 748
}

749 750
static int gen8_mm_switch_4lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
751 752 753 754
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

755 756 757 758 759 760 761
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
762
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
763 764
}

765 766 767 768
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
769
				struct i915_page_table *pt,
770
				u64 start, u64 length)
771
{
772
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
773 774
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
775 776 777
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
778

779
	GEM_BUG_ON(num_entries > pt->used_ptes);
M
Mika Kuoppala 已提交
780

781 782 783
	pt->used_ptes -= num_entries;
	if (!pt->used_ptes)
		return true;
784

785
	vaddr = kmap_atomic_px(pt);
M
Mika Kuoppala 已提交
786
	while (pte < pte_end)
787
		vaddr[pte++] = scratch_pte;
788
	kunmap_atomic(vaddr);
789 790

	return false;
791
}
792

793 794 795 796 797 798 799 800 801 802 803 804 805 806
static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       struct i915_page_table *pt,
			       unsigned int pde)
{
	gen8_pde_t *vaddr;

	pd->page_table[pde] = pt;

	vaddr = kmap_atomic_px(pd);
	vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

807
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
808
				struct i915_page_directory *pd,
809
				u64 start, u64 length)
810 811
{
	struct i915_page_table *pt;
812
	u32 pde;
813 814

	gen8_for_each_pde(pt, pd, start, length, pde) {
815 816
		GEM_BUG_ON(pt == vm->scratch_pt);

817 818
		if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
			continue;
819

820
		gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
821
		GEM_BUG_ON(!pd->used_pdes);
822
		pd->used_pdes--;
823 824

		free_pt(vm, pt);
825 826
	}

827 828
	return !pd->used_pdes;
}
829

830 831 832 833 834 835 836 837
static void gen8_ppgtt_set_pdpe(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				struct i915_page_directory *pd,
				unsigned int pdpe)
{
	gen8_ppgtt_pdpe_t *vaddr;

	pdp->page_directory[pdpe] = pd;
838
	if (!use_4lvl(vm))
839 840 841 842 843
		return;

	vaddr = kmap_atomic_px(pdp);
	vaddr[pdpe] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
844
}
845

846 847 848 849
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
850
				 struct i915_page_directory_pointer *pdp,
851
				 u64 start, u64 length)
852 853
{
	struct i915_page_directory *pd;
854
	unsigned int pdpe;
855

856
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
857 858
		GEM_BUG_ON(pd == vm->scratch_pd);

859 860
		if (!gen8_ppgtt_clear_pd(vm, pd, start, length))
			continue;
861

862
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
863
		GEM_BUG_ON(!pdp->used_pdpes);
864
		pdp->used_pdpes--;
865

866 867
		free_pd(vm, pd);
	}
868

869
	return !pdp->used_pdpes;
870
}
871

872 873 874 875 876 877
static void gen8_ppgtt_clear_3lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
{
	gen8_ppgtt_clear_pdp(vm, &i915_vm_to_ppgtt(vm)->pdp, start, length);
}

878 879 880 881 882 883 884 885 886 887 888 889 890
static void gen8_ppgtt_set_pml4e(struct i915_pml4 *pml4,
				 struct i915_page_directory_pointer *pdp,
				 unsigned int pml4e)
{
	gen8_ppgtt_pml4e_t *vaddr;

	pml4->pdps[pml4e] = pdp;

	vaddr = kmap_atomic_px(pml4);
	vaddr[pml4e] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

891 892 893 894
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
895 896
static void gen8_ppgtt_clear_4lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
897
{
898 899
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
900
	struct i915_page_directory_pointer *pdp;
901
	unsigned int pml4e;
902

903
	GEM_BUG_ON(!use_4lvl(vm));
904

905
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
906 907
		GEM_BUG_ON(pdp == vm->scratch_pdp);

908 909
		if (!gen8_ppgtt_clear_pdp(vm, pdp, start, length))
			continue;
910

911 912 913
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);

		free_pdp(vm, pdp);
914 915 916
	}
}

917 918 919 920 921
struct sgt_dma {
	struct scatterlist *sg;
	dma_addr_t dma, max;
};

922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938
struct gen8_insert_pte {
	u16 pml4e;
	u16 pdpe;
	u16 pde;
	u16 pte;
};

static __always_inline struct gen8_insert_pte gen8_insert_pte(u64 start)
{
	return (struct gen8_insert_pte) {
		 gen8_pml4e_index(start),
		 gen8_pdpe_index(start),
		 gen8_pde_index(start),
		 gen8_pte_index(start),
	};
}

939 940
static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
941
			      struct i915_page_directory_pointer *pdp,
942
			      struct sgt_dma *iter,
943
			      struct gen8_insert_pte *idx,
944 945
			      enum i915_cache_level cache_level)
{
946 947 948 949
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
950

951
	GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
952 953
	pd = pdp->page_directory[idx->pdpe];
	vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
954
	do {
955 956
		vaddr[idx->pte] = pte_encode | iter->dma;

957 958 959 960 961 962 963
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
964

965 966
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
967
		}
968

969 970 971 972 973 974
		if (++idx->pte == GEN8_PTES) {
			idx->pte = 0;

			if (++idx->pde == I915_PDES) {
				idx->pde = 0;

975
				/* Limited by sg length for 3lvl */
976 977
				if (++idx->pdpe == GEN8_PML4ES_PER_PML4) {
					idx->pdpe = 0;
978
					ret = true;
979
					break;
980 981
				}

982
				GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
983
				pd = pdp->page_directory[idx->pdpe];
984
			}
985

986
			kunmap_atomic(vaddr);
987
			vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
988
		}
989
	} while (1);
990
	kunmap_atomic(vaddr);
991

992
	return ret;
993 994
}

995
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
996
				   struct i915_vma *vma,
997 998
				   enum i915_cache_level cache_level,
				   u32 unused)
999
{
1000
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1001
	struct sgt_dma iter = {
1002
		.sg = vma->pages->sgl,
1003 1004 1005
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
1006
	struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
1007

1008 1009
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter, &idx,
				      cache_level);
1010
}
1011

1012
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
1013
				   struct i915_vma *vma,
1014 1015 1016 1017 1018
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct sgt_dma iter = {
1019
		.sg = vma->pages->sgl,
1020 1021 1022 1023
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
1024
	struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
1025

1026 1027 1028
	while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++], &iter,
					     &idx, cache_level))
		GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
1029 1030
}

1031
static void gen8_free_page_tables(struct i915_address_space *vm,
1032
				  struct i915_page_directory *pd)
1033 1034 1035
{
	int i;

1036
	if (!px_page(pd))
1037 1038
		return;

1039 1040 1041
	for (i = 0; i < I915_PDES; i++) {
		if (pd->page_table[i] != vm->scratch_pt)
			free_pt(vm, pd->page_table[i]);
1042
	}
B
Ben Widawsky 已提交
1043 1044
}

1045 1046
static int gen8_init_scratch(struct i915_address_space *vm)
{
1047
	int ret;
1048

1049
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1050 1051
	if (ret)
		return ret;
1052

1053
	vm->scratch_pt = alloc_pt(vm);
1054
	if (IS_ERR(vm->scratch_pt)) {
1055 1056
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
1057 1058
	}

1059
	vm->scratch_pd = alloc_pd(vm);
1060
	if (IS_ERR(vm->scratch_pd)) {
1061 1062
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
1063 1064
	}

1065
	if (use_4lvl(vm)) {
1066
		vm->scratch_pdp = alloc_pdp(vm);
1067
		if (IS_ERR(vm->scratch_pdp)) {
1068 1069
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
1070 1071 1072
		}
	}

1073 1074
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
1075
	if (use_4lvl(vm))
1076
		gen8_initialize_pdp(vm, vm->scratch_pdp);
1077 1078

	return 0;
1079 1080

free_pd:
1081
	free_pd(vm, vm->scratch_pd);
1082
free_pt:
1083
	free_pt(vm, vm->scratch_pt);
1084
free_scratch_page:
1085
	cleanup_scratch_page(vm);
1086 1087

	return ret;
1088 1089
}

1090 1091
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
1092 1093
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1094 1095 1096
	enum vgt_g2v_type msg;
	int i;

1097 1098
	if (use_4lvl(vm)) {
		const u64 daddr = px_dma(&ppgtt->pml4);
1099

1100 1101
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1102 1103 1104 1105

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
1106
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
1107
			const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
1108

1109 1110
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1122 1123
static void gen8_free_scratch(struct i915_address_space *vm)
{
1124
	if (use_4lvl(vm))
1125 1126 1127 1128
		free_pdp(vm, vm->scratch_pdp);
	free_pd(vm, vm->scratch_pd);
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1129 1130
}

1131
static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
1132
				    struct i915_page_directory_pointer *pdp)
1133
{
1134
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
1135 1136
	int i;

1137
	for (i = 0; i < pdpes; i++) {
1138
		if (pdp->page_directory[i] == vm->scratch_pd)
1139 1140
			continue;

1141 1142
		gen8_free_page_tables(vm, pdp->page_directory[i]);
		free_pd(vm, pdp->page_directory[i]);
1143
	}
1144

1145
	free_pdp(vm, pdp);
1146 1147 1148 1149 1150 1151
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

1152 1153
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++) {
		if (ppgtt->pml4.pdps[i] == ppgtt->base.scratch_pdp)
1154 1155
			continue;

1156
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
1157 1158
	}

1159
	cleanup_px(&ppgtt->base, &ppgtt->pml4);
1160 1161 1162 1163
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1164
	struct drm_i915_private *dev_priv = vm->i915;
1165
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1166

1167
	if (intel_vgpu_active(dev_priv))
1168 1169
		gen8_ppgtt_notify_vgt(ppgtt, false);

1170
	if (use_4lvl(vm))
1171
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1172 1173
	else
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
1174

1175
	gen8_free_scratch(vm);
1176 1177
}

1178 1179 1180
static int gen8_ppgtt_alloc_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       u64 start, u64 length)
1181
{
1182
	struct i915_page_table *pt;
1183
	u64 from = start;
1184
	unsigned int pde;
1185

1186
	gen8_for_each_pde(pt, pd, start, length, pde) {
1187 1188
		int count = gen8_pte_count(start, length);

1189
		if (pt == vm->scratch_pt) {
1190 1191 1192
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind;
1193

1194 1195
			if (count < GEN8_PTES)
				gen8_initialize_pt(vm, pt);
1196 1197 1198

			gen8_ppgtt_set_pde(vm, pd, pt, pde);
			pd->used_pdes++;
1199
			GEM_BUG_ON(pd->used_pdes > I915_PDES);
1200
		}
1201

1202
		pt->used_ptes += count;
1203
	}
1204
	return 0;
1205

1206 1207
unwind:
	gen8_ppgtt_clear_pd(vm, pd, from, start - from);
B
Ben Widawsky 已提交
1208
	return -ENOMEM;
1209 1210
}

1211 1212 1213
static int gen8_ppgtt_alloc_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				u64 start, u64 length)
1214
{
1215
	struct i915_page_directory *pd;
1216 1217
	u64 from = start;
	unsigned int pdpe;
1218 1219
	int ret;

1220
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1221 1222 1223 1224
		if (pd == vm->scratch_pd) {
			pd = alloc_pd(vm);
			if (IS_ERR(pd))
				goto unwind;
1225

1226
			gen8_initialize_pd(vm, pd);
1227
			gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
1228
			pdp->used_pdpes++;
1229
			GEM_BUG_ON(pdp->used_pdpes > i915_pdpes_per_pdp(vm));
1230 1231

			mark_tlbs_dirty(i915_vm_to_ppgtt(vm));
1232 1233 1234
		}

		ret = gen8_ppgtt_alloc_pd(vm, pd, start, length);
1235 1236
		if (unlikely(ret))
			goto unwind_pd;
1237
	}
1238

B
Ben Widawsky 已提交
1239
	return 0;
1240

1241 1242 1243 1244 1245 1246 1247
unwind_pd:
	if (!pd->used_pdes) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		GEM_BUG_ON(!pdp->used_pdpes);
		pdp->used_pdpes--;
		free_pd(vm, pd);
	}
1248 1249 1250
unwind:
	gen8_ppgtt_clear_pdp(vm, pdp, from, start - from);
	return -ENOMEM;
1251 1252
}

1253 1254
static int gen8_ppgtt_alloc_3lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
1255
{
1256 1257 1258
	return gen8_ppgtt_alloc_pdp(vm,
				    &i915_vm_to_ppgtt(vm)->pdp, start, length);
}
1259

1260 1261 1262 1263 1264 1265 1266 1267 1268
static int gen8_ppgtt_alloc_4lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
	struct i915_page_directory_pointer *pdp;
	u64 from = start;
	u32 pml4e;
	int ret;
1269

1270
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1271 1272 1273 1274
		if (pml4->pdps[pml4e] == vm->scratch_pdp) {
			pdp = alloc_pdp(vm);
			if (IS_ERR(pdp))
				goto unwind;
1275

1276 1277 1278
			gen8_initialize_pdp(vm, pdp);
			gen8_ppgtt_set_pml4e(pml4, pdp, pml4e);
		}
1279

1280
		ret = gen8_ppgtt_alloc_pdp(vm, pdp, start, length);
1281 1282
		if (unlikely(ret))
			goto unwind_pdp;
1283 1284 1285 1286
	}

	return 0;

1287 1288 1289 1290 1291
unwind_pdp:
	if (!pdp->used_pdpes) {
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
		free_pdp(vm, pdp);
	}
1292 1293 1294
unwind:
	gen8_ppgtt_clear_4lvl(vm, from, start - from);
	return -ENOMEM;
1295 1296
}

1297 1298
static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
1299
			  u64 start, u64 length,
1300 1301 1302
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
1303
	struct i915_address_space *vm = &ppgtt->base;
1304
	struct i915_page_directory *pd;
1305
	u32 pdpe;
1306

1307
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1308
		struct i915_page_table *pt;
1309 1310 1311
		u64 pd_len = length;
		u64 pd_start = start;
		u32 pde;
1312

1313
		if (pdp->page_directory[pdpe] == ppgtt->base.scratch_pd)
1314 1315 1316
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1317
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1318
			u32 pte;
1319 1320
			gen8_pte_t *pt_vaddr;

1321
			if (pd->page_table[pde] == ppgtt->base.scratch_pt)
1322 1323
				continue;

1324
			pt_vaddr = kmap_atomic_px(pt);
1325
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
1326 1327 1328
				u64 va = (pdpe << GEN8_PDPE_SHIFT |
					  pde << GEN8_PDE_SHIFT |
					  pte << GEN8_PTE_SHIFT);
1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1355 1356
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1357
	u64 start = 0, length = ppgtt->base.total;
1358

1359
	if (use_4lvl(vm)) {
1360
		u64 pml4e;
1361 1362 1363
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1364
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1365
			if (pml4->pdps[pml4e] == ppgtt->base.scratch_pdp)
1366 1367 1368
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
1369
			gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
1370
		}
1371 1372
	} else {
		gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
1373 1374 1375
	}
}

1376
static int gen8_preallocate_top_level_pdp(struct i915_hw_ppgtt *ppgtt)
1377
{
1378 1379 1380 1381 1382 1383
	struct i915_address_space *vm = &ppgtt->base;
	struct i915_page_directory_pointer *pdp = &ppgtt->pdp;
	struct i915_page_directory *pd;
	u64 start = 0, length = ppgtt->base.total;
	u64 from = start;
	unsigned int pdpe;
1384

1385 1386 1387 1388
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		pd = alloc_pd(vm);
		if (IS_ERR(pd))
			goto unwind;
1389

1390 1391 1392 1393
		gen8_initialize_pd(vm, pd);
		gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
		pdp->used_pdpes++;
	}
1394

1395 1396
	pdp->used_pdpes++; /* never remove */
	return 0;
1397

1398 1399 1400 1401 1402 1403 1404 1405
unwind:
	start -= from;
	gen8_for_each_pdpe(pd, pdp, from, start, pdpe) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		free_pd(vm, pd);
	}
	pdp->used_pdpes = 0;
	return -ENOMEM;
1406 1407
}

1408
/*
1409 1410 1411 1412
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1413
 *
1414
 */
1415
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1416
{
1417 1418
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1419
	int ret;
1420

1421 1422 1423 1424
	ppgtt->base.total = USES_FULL_48BIT_PPGTT(dev_priv) ?
		1ULL << 48 :
		1ULL << 32;

1425 1426 1427 1428 1429 1430
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
		ppgtt->base.pt_kmap_wc = true;

1431 1432 1433 1434 1435 1436
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret) {
		ppgtt->base.total = 0;
		return ret;
	}

1437
	if (use_4lvl(vm)) {
1438
		ret = setup_px(&ppgtt->base, &ppgtt->pml4);
1439 1440
		if (ret)
			goto free_scratch;
1441

1442 1443
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1444
		ppgtt->switch_mm = gen8_mm_switch_4lvl;
1445
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_4lvl;
1446
		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1447
		ppgtt->base.clear_range = gen8_ppgtt_clear_4lvl;
1448
	} else {
1449
		ret = __pdp_init(&ppgtt->base, &ppgtt->pdp);
1450 1451 1452
		if (ret)
			goto free_scratch;

1453
		if (intel_vgpu_active(dev_priv)) {
1454 1455 1456
			ret = gen8_preallocate_top_level_pdp(ppgtt);
			if (ret) {
				__pdp_fini(&ppgtt->pdp);
1457
				goto free_scratch;
1458
			}
1459
		}
1460

1461
		ppgtt->switch_mm = gen8_mm_switch_3lvl;
1462
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_3lvl;
1463
		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1464
		ppgtt->base.clear_range = gen8_ppgtt_clear_3lvl;
1465
	}
1466

1467
	if (intel_vgpu_active(dev_priv))
1468 1469
		gen8_ppgtt_notify_vgt(ppgtt, true);

1470 1471 1472
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1473 1474
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
1475 1476
	ppgtt->debug_dump = gen8_dump_ppgtt;

1477
	return 0;
1478 1479 1480 1481

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1482 1483
}

B
Ben Widawsky 已提交
1484 1485 1486
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1487
	struct i915_page_table *unused;
1488
	gen6_pte_t scratch_pte;
1489 1490
	u32 pd_entry, pte, pde;
	u32 start = 0, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1491

1492
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1493
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1494

1495
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1496
		u32 expected;
1497
		gen6_pte_t *pt_vaddr;
1498
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1499
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1509
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
1510

1511
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1512
			unsigned long va =
1513
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1532
		kunmap_atomic(pt_vaddr);
B
Ben Widawsky 已提交
1533 1534 1535
	}
}

1536
/* Write pde (index) from the page directory @pd to the page table @pt */
C
Chris Wilson 已提交
1537 1538 1539
static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
				  const unsigned int pde,
				  const struct i915_page_table *pt)
B
Ben Widawsky 已提交
1540
{
1541
	/* Caller needs to make sure the write completes if necessary */
C
Chris Wilson 已提交
1542 1543
	writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
		       ppgtt->pd_addr + pde);
1544
}
B
Ben Widawsky 已提交
1545

1546 1547
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
C
Chris Wilson 已提交
1548
static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
1549
				  u32 start, u32 length)
1550
{
1551
	struct i915_page_table *pt;
C
Chris Wilson 已提交
1552
	unsigned int pde;
1553

C
Chris Wilson 已提交
1554 1555
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
		gen6_write_pde(ppgtt, pde, pt);
1556

C
Chris Wilson 已提交
1557
	mark_tlbs_dirty(ppgtt);
1558
	wmb();
B
Ben Widawsky 已提交
1559 1560
}

1561
static inline u32 get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1562
{
1563 1564
	GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
	return ppgtt->pd.base.ggtt_offset << 10;
1565 1566
}

1567
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1568
			 struct drm_i915_gem_request *req)
1569
{
1570
	struct intel_engine_cs *engine = req->engine;
1571
	u32 *cs;
1572 1573

	/* NB: TLBs must be flushed and invalidated before a switch */
1574 1575 1576
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1577

1578 1579 1580 1581 1582 1583 1584
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1585 1586 1587 1588

	return 0;
}

1589
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1590
			  struct drm_i915_gem_request *req)
1591
{
1592
	struct intel_engine_cs *engine = req->engine;
1593
	u32 *cs;
1594 1595

	/* NB: TLBs must be flushed and invalidated before a switch */
1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1607 1608 1609 1610

	return 0;
}

1611
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1612
			  struct drm_i915_gem_request *req)
1613
{
1614
	struct intel_engine_cs *engine = req->engine;
1615
	struct drm_i915_private *dev_priv = req->i915;
1616

1617 1618
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1619 1620 1621
	return 0;
}

1622
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1623
{
1624
	struct intel_engine_cs *engine;
1625
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1626

1627
	for_each_engine(engine, dev_priv, id) {
1628 1629
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1630
		I915_WRITE(RING_MODE_GEN7(engine),
1631
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1632 1633
	}
}
B
Ben Widawsky 已提交
1634

1635
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1636
{
1637
	struct intel_engine_cs *engine;
1638
	u32 ecochk, ecobits;
1639
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1640

1641 1642
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1643

1644
	ecochk = I915_READ(GAM_ECOCHK);
1645
	if (IS_HASWELL(dev_priv)) {
1646 1647 1648 1649 1650 1651
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1652

1653
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1654
		/* GFX_MODE is per-ring on gen7+ */
1655
		I915_WRITE(RING_MODE_GEN7(engine),
1656
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1657
	}
1658
}
B
Ben Widawsky 已提交
1659

1660
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1661
{
1662
	u32 ecochk, gab_ctl, ecobits;
1663

1664 1665 1666
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1667

1668 1669 1670 1671 1672 1673 1674
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1675 1676
}

1677
/* PPGTT support for Sandybdrige/Gen6 and later */
1678
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1679
				   u64 start, u64 length)
1680
{
1681
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1682 1683 1684 1685 1686 1687
	unsigned int first_entry = start >> PAGE_SHIFT;
	unsigned int pde = first_entry / GEN6_PTES;
	unsigned int pte = first_entry % GEN6_PTES;
	unsigned int num_entries = length >> PAGE_SHIFT;
	gen6_pte_t scratch_pte =
		vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
1688

1689
	while (num_entries) {
1690 1691 1692
		struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
		unsigned int end = min(pte + num_entries, GEN6_PTES);
		gen6_pte_t *vaddr;
1693

1694
		num_entries -= end - pte;
1695

1696 1697 1698 1699 1700
		/* Note that the hw doesn't support removing PDE on the fly
		 * (they are cached inside the context with no means to
		 * invalidate the cache), so we can only reset the PTE
		 * entries back to scratch.
		 */
1701

1702 1703 1704 1705 1706
		vaddr = kmap_atomic_px(pt);
		do {
			vaddr[pte++] = scratch_pte;
		} while (pte < end);
		kunmap_atomic(vaddr);
1707

1708
		pte = 0;
1709
	}
1710 1711
}

1712
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
1713
				      struct i915_vma *vma,
1714 1715
				      enum i915_cache_level cache_level,
				      u32 flags)
D
Daniel Vetter 已提交
1716
{
1717
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1718
	unsigned first_entry = vma->node.start >> PAGE_SHIFT;
1719 1720
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1721 1722 1723 1724
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
	struct sgt_dma iter;
	gen6_pte_t *vaddr;

1725
	vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1726
	iter.sg = vma->pages->sgl;
1727 1728 1729 1730
	iter.dma = sg_dma_address(iter.sg);
	iter.max = iter.dma + iter.sg->length;
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1731

1732 1733 1734 1735 1736
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1737

1738 1739 1740
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1741

1742
		if (++act_pte == GEN6_PTES) {
1743 1744
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
1745
			act_pte = 0;
D
Daniel Vetter 已提交
1746
		}
1747
	} while (1);
1748
	kunmap_atomic(vaddr);
D
Daniel Vetter 已提交
1749 1750
}

1751
static int gen6_alloc_va_range(struct i915_address_space *vm,
1752
			       u64 start, u64 length)
1753
{
1754
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1755
	struct i915_page_table *pt;
1756 1757 1758
	u64 from = start;
	unsigned int pde;
	bool flush = false;
1759

1760
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1761 1762 1763 1764
		if (pt == vm->scratch_pt) {
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind_out;
1765

1766 1767 1768 1769
			gen6_initialize_pt(vm, pt);
			ppgtt->pd.page_table[pde] = pt;
			gen6_write_pde(ppgtt, pde, pt);
			flush = true;
1770 1771 1772
		}
	}

1773 1774 1775
	if (flush) {
		mark_tlbs_dirty(ppgtt);
		wmb();
1776 1777 1778
	}

	return 0;
1779 1780

unwind_out:
1781 1782
	gen6_ppgtt_clear_range(vm, from, start);
	return -ENOMEM;
1783 1784
}

1785 1786
static int gen6_init_scratch(struct i915_address_space *vm)
{
1787
	int ret;
1788

1789
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1790 1791
	if (ret)
		return ret;
1792

1793
	vm->scratch_pt = alloc_pt(vm);
1794
	if (IS_ERR(vm->scratch_pt)) {
1795
		cleanup_scratch_page(vm);
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
1806 1807
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1808 1809
}

1810
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1811
{
1812
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1813
	struct i915_page_directory *pd = &ppgtt->pd;
1814
	struct i915_page_table *pt;
1815
	u32 pde;
1816

1817 1818
	drm_mm_remove_node(&ppgtt->node);

1819
	gen6_for_all_pdes(pt, pd, pde)
1820
		if (pt != vm->scratch_pt)
1821
			free_pt(vm, pt);
1822

1823
	gen6_free_scratch(vm);
1824 1825
}

1826
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1827
{
1828
	struct i915_address_space *vm = &ppgtt->base;
1829
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1830
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1831
	int ret;
1832

B
Ben Widawsky 已提交
1833 1834 1835 1836
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
1837
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
1838

1839 1840 1841
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
1842

1843 1844 1845 1846 1847
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
1848
	if (ret)
1849 1850
		goto err_out;

1851
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
1852
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1853

1854 1855 1856 1857 1858 1859
	ppgtt->pd.base.ggtt_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);

	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);

1860
	return 0;
1861 1862

err_out:
1863
	gen6_free_scratch(vm);
1864
	return ret;
1865 1866 1867 1868
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1869
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1870
}
1871

1872
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1873
				  u64 start, u64 length)
1874
{
1875
	struct i915_page_table *unused;
1876
	u32 pde;
1877

1878
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
1879
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
1880 1881
}

1882
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1883
{
1884
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1885
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1886 1887
	int ret;

1888
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
1889
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
1890
		ppgtt->switch_mm = gen6_mm_switch;
1891
	else if (IS_HASWELL(dev_priv))
1892
		ppgtt->switch_mm = hsw_mm_switch;
1893
	else if (IS_GEN7(dev_priv))
1894
		ppgtt->switch_mm = gen7_mm_switch;
1895
	else
1896 1897 1898 1899 1900 1901
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1902
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
1903

1904
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
C
Chris Wilson 已提交
1905
	gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
1906

1907 1908 1909 1910 1911 1912
	ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
	if (ret) {
		gen6_ppgtt_cleanup(&ppgtt->base);
		return ret;
	}

1913 1914 1915 1916
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1917 1918
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
1919 1920 1921
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->debug_dump = gen6_dump_ppgtt;

1922
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1923 1924
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1925

1926 1927
	DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
			 ppgtt->pd.base.ggtt_offset << 10);
1928

1929
	return 0;
1930 1931
}

1932 1933
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
1934
{
1935
	ppgtt->base.i915 = dev_priv;
1936
	ppgtt->base.dma = &dev_priv->drm.pdev->dev;
1937

1938
	if (INTEL_INFO(dev_priv)->gen < 8)
1939
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1940
	else
1941
		return gen8_ppgtt_init(ppgtt);
1942
}
1943

1944
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
1945 1946
				    struct drm_i915_private *dev_priv,
				    const char *name)
1947
{
C
Chris Wilson 已提交
1948
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
1949

1950
	drm_mm_init(&vm->mm, 0, vm->total);
1951 1952
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

1953 1954
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
1955
	INIT_LIST_HEAD(&vm->unbound_list);
1956

1957
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
1958
	pagevec_init(&vm->free_pages, false);
1959 1960
}

1961 1962
static void i915_address_space_fini(struct i915_address_space *vm)
{
1963
	if (pagevec_count(&vm->free_pages))
1964
		vm_free_pages_release(vm, true);
1965

1966 1967 1968 1969 1970
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

1971
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
1972 1973 1974 1975 1976
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
1977
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk,cfl,cnl */
1978
	if (IS_BROADWELL(dev_priv))
1979
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
1980
	else if (IS_CHERRYVIEW(dev_priv))
1981
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
1982
	else if (IS_GEN9_BC(dev_priv) || IS_GEN10(dev_priv))
1983
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
1984
	else if (IS_GEN9_LP(dev_priv))
1985 1986 1987
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

1988
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
1989
{
1990
	gtt_write_workarounds(dev_priv);
1991

1992 1993 1994
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
1995
	if (i915_modparams.enable_execlists)
1996 1997
		return 0;

1998
	if (!USES_PPGTT(dev_priv))
1999 2000
		return 0;

2001
	if (IS_GEN6(dev_priv))
2002
		gen6_ppgtt_enable(dev_priv);
2003
	else if (IS_GEN7(dev_priv))
2004 2005 2006
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2007
	else
2008
		MISSING_CASE(INTEL_GEN(dev_priv));
2009

2010 2011
	return 0;
}
2012

2013
struct i915_hw_ppgtt *
2014
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2015 2016
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2017 2018 2019 2020 2021 2022 2023 2024
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2025
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2026 2027 2028 2029 2030
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2031 2032 2033 2034
	kref_init(&ppgtt->ref);
	i915_address_space_init(&ppgtt->base, dev_priv, name);
	ppgtt->base.file = fpriv;

2035 2036
	trace_i915_ppgtt_create(&ppgtt->base);

2037 2038 2039
	return ppgtt;
}

2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

2061
void i915_ppgtt_release(struct kref *kref)
2062 2063 2064 2065
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2066 2067
	trace_i915_ppgtt_release(&ppgtt->base);

2068
	/* vmas should already be unbound and destroyed */
2069 2070
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2071
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2072 2073

	ppgtt->base.cleanup(&ppgtt->base);
2074
	i915_address_space_fini(&ppgtt->base);
2075 2076
	kfree(ppgtt);
}
2077

2078 2079 2080
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2081
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2082 2083 2084 2085
{
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2086
	return IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_vtd_active();
2087 2088
}

2089
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2090
{
2091
	struct intel_engine_cs *engine;
2092
	enum intel_engine_id id;
2093

2094
	if (INTEL_INFO(dev_priv)->gen < 6)
2095 2096
		return;

2097
	for_each_engine(engine, dev_priv, id) {
2098
		u32 fault_reg;
2099
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2100 2101
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2102
					 "\tAddr: 0x%08lx\n"
2103 2104 2105 2106 2107 2108 2109
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2110
			I915_WRITE(RING_FAULT_REG(engine),
2111 2112 2113
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2114 2115 2116 2117

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2118 2119
}

2120
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2121
{
2122
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2123 2124 2125 2126

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2127
	if (INTEL_GEN(dev_priv) < 6)
2128 2129
		return;

2130
	i915_check_and_clear_faults(dev_priv);
2131

2132
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
2133

2134
	i915_ggtt_invalidate(dev_priv);
2135 2136
}

2137 2138
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2139
{
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
2154
				 obj->base.size >> PAGE_SHIFT, NULL,
2155 2156 2157
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2158

2159
	return -ENOSPC;
2160 2161
}

2162
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2163 2164 2165 2166
{
	writeq(pte, addr);
}

2167 2168
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2169
				  u64 offset,
2170 2171 2172
				  enum i915_cache_level level,
				  u32 unused)
{
2173
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2174
	gen8_pte_t __iomem *pte =
2175
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2176

2177
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2178

2179
	ggtt->invalidate(vm->i915);
2180 2181
}

B
Ben Widawsky 已提交
2182
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2183
				     struct i915_vma *vma,
2184 2185
				     enum i915_cache_level level,
				     u32 unused)
B
Ben Widawsky 已提交
2186
{
2187
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2188 2189
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2190
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2191
	dma_addr_t addr;
2192

2193
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
2194 2195
	gtt_entries += vma->node.start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, vma->pages)
2196
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2197

2198
	wmb();
B
Ben Widawsky 已提交
2199 2200 2201 2202 2203

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2204
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2205 2206
}

2207 2208
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2209
				  u64 offset,
2210 2211 2212
				  enum i915_cache_level level,
				  u32 flags)
{
2213
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2214
	gen6_pte_t __iomem *pte =
2215
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2216

2217
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2218

2219
	ggtt->invalidate(vm->i915);
2220 2221
}

2222 2223 2224 2225 2226 2227
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2228
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2229
				     struct i915_vma *vma,
2230 2231
				     enum i915_cache_level level,
				     u32 flags)
2232
{
2233
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2234
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
2235
	unsigned int i = vma->node.start >> PAGE_SHIFT;
2236
	struct sgt_iter iter;
2237
	dma_addr_t addr;
2238
	for_each_sgt_dma(addr, iter, vma->pages)
2239 2240
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
	wmb();
2241 2242 2243 2244 2245

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2246
	ggtt->invalidate(vm->i915);
2247 2248
}

2249
static void nop_clear_range(struct i915_address_space *vm,
2250
			    u64 start, u64 length)
2251 2252 2253
{
}

B
Ben Widawsky 已提交
2254
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2255
				  u64 start, u64 length)
B
Ben Widawsky 已提交
2256
{
2257
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2258 2259
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2260 2261 2262
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2263 2264
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
}

2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
static void bxt_vtd_ggtt_wa(struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = vm->i915;

	/*
	 * Make sure the internal GAM fifo has been cleared of all GTT
	 * writes before exiting stop_machine(). This guarantees that
	 * any aperture accesses waiting to start in another process
	 * cannot back up behind the GTT writes causing a hang.
	 * The register can be any arbitrary GAM register.
	 */
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

struct insert_page {
	struct i915_address_space *vm;
	dma_addr_t addr;
	u64 offset;
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_page__cb(void *_arg)
{
	struct insert_page *arg = _arg;

	gen8_ggtt_insert_page(arg->vm, arg->addr, arg->offset, arg->level, 0);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_page__BKL(struct i915_address_space *vm,
					  dma_addr_t addr,
					  u64 offset,
					  enum i915_cache_level level,
					  u32 unused)
{
	struct insert_page arg = { vm, addr, offset, level };

	stop_machine(bxt_vtd_ggtt_insert_page__cb, &arg, NULL);
}

struct insert_entries {
	struct i915_address_space *vm;
2320
	struct i915_vma *vma;
2321 2322 2323 2324 2325 2326 2327
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;

2328
	gen8_ggtt_insert_entries(arg->vm, arg->vma, arg->level, 0);
2329 2330 2331 2332 2333 2334
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2335
					     struct i915_vma *vma,
2336 2337 2338
					     enum i915_cache_level level,
					     u32 unused)
{
2339
	struct insert_entries arg = { vm, vma, level };
2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368

	stop_machine(bxt_vtd_ggtt_insert_entries__cb, &arg, NULL);
}

struct clear_range {
	struct i915_address_space *vm;
	u64 start;
	u64 length;
};

static int bxt_vtd_ggtt_clear_range__cb(void *_arg)
{
	struct clear_range *arg = _arg;

	gen8_ggtt_clear_range(arg->vm, arg->start, arg->length);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_clear_range__BKL(struct i915_address_space *vm,
					  u64 start,
					  u64 length)
{
	struct clear_range arg = { vm, start, length };

	stop_machine(bxt_vtd_ggtt_clear_range__cb, &arg, NULL);
}

2369
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2370
				  u64 start, u64 length)
2371
{
2372
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2373 2374
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2375
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2376 2377
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2378 2379 2380 2381 2382 2383 2384
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2385
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2386
				     I915_CACHE_LLC, 0);
2387

2388 2389 2390 2391
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
}

2392 2393
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2394
				  u64 offset,
2395 2396 2397 2398 2399 2400 2401 2402 2403
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2404
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2405
				     struct i915_vma *vma,
2406 2407
				     enum i915_cache_level cache_level,
				     u32 unused)
2408 2409 2410 2411
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2412 2413
	intel_gtt_insert_sg_entries(vma->pages, vma->node.start >> PAGE_SHIFT,
				    flags);
2414 2415
}

2416
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2417
				  u64 start, u64 length)
2418
{
2419
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2420 2421
}

2422 2423 2424
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2425
{
2426
	struct drm_i915_private *i915 = vma->vm->i915;
2427
	struct drm_i915_gem_object *obj = vma->obj;
2428
	u32 pte_flags;
2429 2430

	/* Currently applicable only to VLV */
2431
	pte_flags = 0;
2432 2433 2434
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2435
	intel_runtime_pm_get(i915);
2436
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2437
	intel_runtime_pm_put(i915);
2438 2439 2440 2441 2442 2443

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2444
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2445 2446 2447 2448

	return 0;
}

2449 2450 2451 2452 2453 2454 2455 2456 2457
static void ggtt_unbind_vma(struct i915_vma *vma)
{
	struct drm_i915_private *i915 = vma->vm->i915;

	intel_runtime_pm_get(i915);
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
	intel_runtime_pm_put(i915);
}

2458 2459 2460
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2461
{
2462
	struct drm_i915_private *i915 = vma->vm->i915;
2463
	u32 pte_flags;
2464
	int ret;
2465

2466
	/* Currently applicable only to VLV */
2467 2468
	pte_flags = 0;
	if (vma->obj->gt_ro)
2469
		pte_flags |= PTE_READ_ONLY;
2470

2471 2472 2473
	if (flags & I915_VMA_LOCAL_BIND) {
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;

2474 2475
		if (!(vma->flags & I915_VMA_LOCAL_BIND) &&
		    appgtt->base.allocate_va_range) {
2476 2477
			ret = appgtt->base.allocate_va_range(&appgtt->base,
							     vma->node.start,
2478
							     vma->size);
2479
			if (ret)
2480
				return ret;
2481 2482
		}

2483 2484
		appgtt->base.insert_entries(&appgtt->base, vma, cache_level,
					    pte_flags);
2485 2486
	}

2487
	if (flags & I915_VMA_GLOBAL_BIND) {
2488
		intel_runtime_pm_get(i915);
2489
		vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2490
		intel_runtime_pm_put(i915);
2491
	}
2492

2493
	return 0;
2494 2495
}

2496
static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
2497
{
2498
	struct drm_i915_private *i915 = vma->vm->i915;
2499

2500 2501
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2502
		vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2503 2504
		intel_runtime_pm_put(i915);
	}
2505

2506 2507 2508 2509 2510
	if (vma->flags & I915_VMA_LOCAL_BIND) {
		struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;

		vm->clear_range(vm, vma->node.start, vma->size);
	}
2511 2512
}

2513 2514
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2515
{
D
David Weinehall 已提交
2516 2517
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2518
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2519

2520
	if (unlikely(ggtt->do_idle_maps)) {
2521
		if (i915_gem_wait_for_idle(dev_priv, 0)) {
2522 2523 2524 2525 2526
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2527

2528
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2529
}
2530

2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
static int ggtt_set_pages(struct i915_vma *vma)
{
	int ret;

	GEM_BUG_ON(vma->pages);

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	return 0;
}

C
Chris Wilson 已提交
2544
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2545
				  unsigned long color,
2546 2547
				  u64 *start,
				  u64 *end)
2548
{
2549
	if (node->allocated && node->color != color)
2550
		*start += I915_GTT_PAGE_SIZE;
2551

2552 2553 2554 2555 2556
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2557
	node = list_next_entry(node, node_list);
2558
	if (node->color != color)
2559
		*end -= I915_GTT_PAGE_SIZE;
2560
}
B
Ben Widawsky 已提交
2561

2562 2563 2564 2565 2566 2567
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

2568
	ppgtt = i915_ppgtt_create(i915, ERR_PTR(-EPERM), "[alias]");
2569 2570
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
2571

2572 2573 2574 2575 2576
	if (WARN_ON(ppgtt->base.total < ggtt->base.total)) {
		err = -ENODEV;
		goto err_ppgtt;
	}

2577
	if (ppgtt->base.allocate_va_range) {
2578 2579 2580 2581 2582
		/* Note we only pre-allocate as far as the end of the global
		 * GTT. On 48b / 4-level page-tables, the difference is very,
		 * very significant! We have to preallocate as GVT/vgpu does
		 * not like the page directory disappearing.
		 */
2583
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
2584
						    0, ggtt->base.total);
2585
		if (err)
2586
			goto err_ppgtt;
2587 2588 2589
	}

	i915->mm.aliasing_ppgtt = ppgtt;
2590

2591 2592 2593
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

2594 2595 2596
	WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
	ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;

2597 2598 2599
	return 0;

err_ppgtt:
2600
	i915_ppgtt_put(ppgtt);
2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

2613
	i915_ppgtt_put(ppgtt);
2614 2615

	ggtt->base.bind_vma = ggtt_bind_vma;
2616
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2617 2618
}

2619
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2620
{
2621 2622 2623 2624 2625 2626 2627 2628 2629
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2630
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2631
	unsigned long hole_start, hole_end;
2632
	struct drm_mm_node *entry;
2633
	int ret;
2634

2635 2636 2637
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2638

2639
	/* Reserve a mappable slot for our lockless error capture */
2640 2641 2642 2643
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2644 2645 2646
	if (ret)
		return ret;

2647
	/* Clear any non-preallocated blocks */
2648
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2649 2650
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2651
		ggtt->base.clear_range(&ggtt->base, hole_start,
2652
				       hole_end - hole_start);
2653 2654 2655
	}

	/* And finally clear the reserved guard page */
2656
	ggtt->base.clear_range(&ggtt->base,
2657
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2658

2659
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2660
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2661
		if (ret)
2662
			goto err;
2663 2664
	}

2665
	return 0;
2666 2667 2668 2669

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2670 2671
}

2672 2673
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2674
 * @dev_priv: i915 device
2675
 */
2676
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2677
{
2678
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2679
	struct i915_vma *vma, *vn;
2680
	struct pagevec *pvec;
2681 2682 2683 2684 2685 2686 2687 2688

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2689

2690
	i915_gem_cleanup_stolen(&dev_priv->drm);
2691

2692 2693 2694
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_fini_aliasing_ppgtt(dev_priv);

2695 2696 2697
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2698
	if (drm_mm_initialized(&ggtt->base.mm)) {
2699
		intel_vgt_deballoon(dev_priv);
2700
		i915_address_space_fini(&ggtt->base);
2701 2702
	}

2703
	ggtt->base.cleanup(&ggtt->base);
2704 2705 2706 2707 2708 2709 2710

	pvec = &dev_priv->mm.wc_stash;
	if (pvec->nr) {
		set_pages_array_wb(pvec->pages, pvec->nr);
		__pagevec_release(pvec);
	}

2711
	mutex_unlock(&dev_priv->drm.struct_mutex);
2712 2713

	arch_phys_wc_del(ggtt->mtrr);
2714
	io_mapping_fini(&ggtt->mappable);
2715
}
2716

2717
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2718 2719 2720 2721 2722 2723
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2724
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2725 2726 2727 2728 2729
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2730 2731 2732 2733 2734 2735 2736

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2737 2738 2739
	return bdw_gmch_ctl << 20;
}

2740
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2751
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2752 2753 2754
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2755
	return (size_t)snb_gmch_ctl << 25; /* 32 MB units */
2756 2757
}

2758
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2759 2760 2761
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2762
	return (size_t)bdw_gmch_ctl << 25; /* 32 MB units */
2763 2764
}

2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
2776
		return (size_t)gmch_ctrl << 25;
2777
	else if (gmch_ctrl < 0x17)
2778
		return (size_t)(gmch_ctrl - 0x11 + 2) << 22;
2779
	else
2780
		return (size_t)(gmch_ctrl - 0x17 + 9) << 22;
2781 2782
}

2783 2784 2785 2786 2787 2788
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
2789
		return (size_t)gen9_gmch_ctl << 25; /* 32 MB units */
2790 2791
	else
		/* 4MB increments starting at 0xf0 for 4MB */
2792
		return (size_t)(gen9_gmch_ctl - 0xf0 + 1) << 22;
2793 2794
}

2795
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2796
{
2797 2798
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2799
	phys_addr_t phys_addr;
2800
	int ret;
B
Ben Widawsky 已提交
2801 2802

	/* For Modern GENs the PTEs and register space are split in the BAR */
2803
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2804

I
Imre Deak 已提交
2805
	/*
2806 2807 2808
	 * On BXT+/CNL+ writes larger than 64 bit to the GTT pagetable range
	 * will be dropped. For WC mappings in general we have 64 byte burst
	 * writes when the WC buffer is flushed, so we can't use it, but have to
I
Imre Deak 已提交
2809 2810 2811
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2812
	if (IS_GEN9_LP(dev_priv) || INTEL_GEN(dev_priv) >= 10)
2813
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2814
	else
2815
		ggtt->gsm = ioremap_wc(phys_addr, size);
2816
	if (!ggtt->gsm) {
2817
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2818 2819 2820
		return -ENOMEM;
	}

2821
	ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
2822
	if (ret) {
B
Ben Widawsky 已提交
2823 2824
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2825
		iounmap(ggtt->gsm);
2826
		return ret;
B
Ben Widawsky 已提交
2827 2828
	}

2829
	return 0;
B
Ben Widawsky 已提交
2830 2831
}

2832 2833
static struct intel_ppat_entry *
__alloc_ppat_entry(struct intel_ppat *ppat, unsigned int index, u8 value)
R
Rodrigo Vivi 已提交
2834
{
2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
	struct intel_ppat_entry *entry = &ppat->entries[index];

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(test_bit(index, ppat->used));

	entry->ppat = ppat;
	entry->value = value;
	kref_init(&entry->ref);
	set_bit(index, ppat->used);
	set_bit(index, ppat->dirty);

	return entry;
}

static void __free_ppat_entry(struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(!test_bit(index, ppat->used));

	entry->value = ppat->clear_value;
	clear_bit(index, ppat->used);
	set_bit(index, ppat->dirty);
}

/**
 * intel_ppat_get - get a usable PPAT entry
 * @i915: i915 device instance
 * @value: the PPAT value required by the caller
 *
 * The function tries to search if there is an existing PPAT entry which
 * matches with the required value. If perfectly matched, the existing PPAT
 * entry will be used. If only partially matched, it will try to check if
 * there is any available PPAT index. If yes, it will allocate a new PPAT
 * index for the required entry and update the HW. If not, the partially
 * matched entry will be used.
 */
const struct intel_ppat_entry *
intel_ppat_get(struct drm_i915_private *i915, u8 value)
{
	struct intel_ppat *ppat = &i915->ppat;
	struct intel_ppat_entry *entry;
	unsigned int scanned, best_score;
	int i;

	GEM_BUG_ON(!ppat->max_entries);

	scanned = best_score = 0;
	for_each_set_bit(i, ppat->used, ppat->max_entries) {
		unsigned int score;

		score = ppat->match(ppat->entries[i].value, value);
		if (score > best_score) {
			entry = &ppat->entries[i];
			if (score == INTEL_PPAT_PERFECT_MATCH) {
				kref_get(&entry->ref);
				return entry;
			}
			best_score = score;
		}
		scanned++;
	}

	if (scanned == ppat->max_entries) {
		if (!best_score)
			return ERR_PTR(-ENOSPC);

		kref_get(&entry->ref);
		return entry;
	}

	i = find_first_zero_bit(ppat->used, ppat->max_entries);
	entry = __alloc_ppat_entry(ppat, i, value);
	ppat->update_hw(i915);
	return entry;
}

static void release_ppat(struct kref *kref)
{
	struct intel_ppat_entry *entry =
		container_of(kref, struct intel_ppat_entry, ref);
	struct drm_i915_private *i915 = entry->ppat->i915;

	__free_ppat_entry(entry);
	entry->ppat->update_hw(i915);
}

/**
 * intel_ppat_put - put back the PPAT entry got from intel_ppat_get()
 * @entry: an intel PPAT entry
 *
 * Put back the PPAT entry got from intel_ppat_get(). If the PPAT index of the
 * entry is dynamically allocated, its reference count will be decreased. Once
 * the reference count becomes into zero, the PPAT index becomes free again.
 */
void intel_ppat_put(const struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(!ppat->max_entries);

	kref_put(&ppat->entries[index].ref, release_ppat);
}

static void cnl_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	for_each_set_bit(i, ppat->dirty, ppat->max_entries) {
		I915_WRITE(GEN10_PAT_INDEX(i), ppat->entries[i].value);
		clear_bit(i, ppat->dirty);
	}
}

static void bdw_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	u64 pat = 0;
	int i;

	for (i = 0; i < ppat->max_entries; i++)
		pat |= GEN8_PPAT(i, ppat->entries[i].value);

	bitmap_clear(ppat->dirty, 0, ppat->max_entries);

	I915_WRITE(GEN8_PRIVATE_PAT_LO, lower_32_bits(pat));
	I915_WRITE(GEN8_PRIVATE_PAT_HI, upper_32_bits(pat));
}

static unsigned int bdw_private_pat_match(u8 src, u8 dst)
{
	unsigned int score = 0;
	enum {
		AGE_MATCH = BIT(0),
		TC_MATCH = BIT(1),
		CA_MATCH = BIT(2),
	};

	/* Cache attribute has to be matched. */
2978
	if (GEN8_PPAT_GET_CA(src) != GEN8_PPAT_GET_CA(dst))
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007
		return 0;

	score |= CA_MATCH;

	if (GEN8_PPAT_GET_TC(src) == GEN8_PPAT_GET_TC(dst))
		score |= TC_MATCH;

	if (GEN8_PPAT_GET_AGE(src) == GEN8_PPAT_GET_AGE(dst))
		score |= AGE_MATCH;

	if (score == (AGE_MATCH | TC_MATCH | CA_MATCH))
		return INTEL_PPAT_PERFECT_MATCH;

	return score;
}

static unsigned int chv_private_pat_match(u8 src, u8 dst)
{
	return (CHV_PPAT_GET_SNOOP(src) == CHV_PPAT_GET_SNOOP(dst)) ?
		INTEL_PPAT_PERFECT_MATCH : 0;
}

static void cnl_setup_private_ppat(struct intel_ppat *ppat)
{
	ppat->max_entries = 8;
	ppat->update_hw = cnl_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);

R
Rodrigo Vivi 已提交
3008
	/* XXX: spec is unclear if this is still needed for CNL+ */
3009 3010
	if (!USES_PPGTT(ppat->i915)) {
		__alloc_ppat_entry(ppat, 0, GEN8_PPAT_UC);
R
Rodrigo Vivi 已提交
3011 3012 3013
		return;
	}

3014 3015 3016 3017 3018 3019 3020 3021
	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
R
Rodrigo Vivi 已提交
3022 3023
}

B
Ben Widawsky 已提交
3024 3025 3026
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
3027
static void bdw_setup_private_ppat(struct intel_ppat *ppat)
B
Ben Widawsky 已提交
3028
{
3029 3030 3031 3032
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);
B
Ben Widawsky 已提交
3033

3034
	if (!USES_PPGTT(ppat->i915)) {
3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
3048 3049 3050
		__alloc_ppat_entry(ppat, 0, GEN8_PPAT_UC);
		return;
	}
3051

3052 3053 3054 3055 3056 3057 3058 3059
	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);      /* for normal objects, no eLLC */
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);  /* for something pointing to ptes? */
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);  /* for scanout with eLLC */
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);                      /* Uncached objects, mostly for scanout */
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
B
Ben Widawsky 已提交
3060 3061
}

3062
static void chv_setup_private_ppat(struct intel_ppat *ppat)
3063
{
3064 3065 3066 3067
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = chv_private_pat_match;
	ppat->clear_value = CHV_PPAT_SNOOP;
3068 3069 3070 3071 3072 3073 3074

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3086 3087
	 */

3088 3089 3090 3091 3092 3093 3094 3095
	__alloc_ppat_entry(ppat, 0, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 1, 0);
	__alloc_ppat_entry(ppat, 2, 0);
	__alloc_ppat_entry(ppat, 3, 0);
	__alloc_ppat_entry(ppat, 4, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 5, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 6, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 7, CHV_PPAT_SNOOP);
3096 3097
}

3098 3099 3100 3101 3102
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3103
	cleanup_scratch_page(vm);
3104 3105
}

3106 3107
static void setup_private_pat(struct drm_i915_private *dev_priv)
{
3108 3109 3110 3111 3112
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	ppat->i915 = dev_priv;

3113
	if (INTEL_GEN(dev_priv) >= 10)
3114
		cnl_setup_private_ppat(ppat);
3115
	else if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3116
		chv_setup_private_ppat(ppat);
3117
	else
3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
		bdw_setup_private_ppat(ppat);

	GEM_BUG_ON(ppat->max_entries > INTEL_MAX_PPAT_ENTRIES);

	for_each_clear_bit(i, ppat->used, ppat->max_entries) {
		ppat->entries[i].value = ppat->clear_value;
		ppat->entries[i].ppat = ppat;
		set_bit(i, ppat->dirty);
	}

	ppat->update_hw(dev_priv);
3129 3130
}

3131
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3132
{
3133
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3134
	struct pci_dev *pdev = dev_priv->drm.pdev;
3135
	unsigned int size;
B
Ben Widawsky 已提交
3136
	u16 snb_gmch_ctl;
3137
	int err;
B
Ben Widawsky 已提交
3138 3139

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3140 3141
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3142

3143 3144 3145 3146 3147
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(39));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
B
Ben Widawsky 已提交
3148

3149
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3150

3151
	if (INTEL_GEN(dev_priv) >= 9) {
3152
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3153
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3154
	} else if (IS_CHERRYVIEW(dev_priv)) {
3155
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3156
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3157
	} else {
3158
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3159
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3160
	}
B
Ben Widawsky 已提交
3161

3162 3163
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
	ggtt->base.cleanup = gen6_gmch_remove;
3164 3165
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3166 3167
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3168
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3169
	ggtt->base.clear_range = nop_clear_range;
3170
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3171 3172 3173 3174
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;

3175 3176 3177 3178 3179 3180 3181 3182
	/* Serialize GTT updates with aperture access on BXT if VT-d is on. */
	if (intel_ggtt_update_needs_vtd_wa(dev_priv)) {
		ggtt->base.insert_entries = bxt_vtd_ggtt_insert_entries__BKL;
		ggtt->base.insert_page    = bxt_vtd_ggtt_insert_page__BKL;
		if (ggtt->base.clear_range != nop_clear_range)
			ggtt->base.clear_range = bxt_vtd_ggtt_clear_range__BKL;
	}

3183 3184
	ggtt->invalidate = gen6_ggtt_invalidate;

3185 3186
	setup_private_pat(dev_priv);

3187
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3188 3189
}

3190
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3191
{
3192
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3193
	struct pci_dev *pdev = dev_priv->drm.pdev;
3194
	unsigned int size;
3195
	u16 snb_gmch_ctl;
3196
	int err;
3197

3198 3199
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3200

3201 3202
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3203
	 */
3204
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3205
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3206
		return -ENXIO;
3207 3208
	}

3209 3210 3211 3212 3213
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(40));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
3214
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3215

3216
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3217

3218 3219
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3220

3221
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3222
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3223 3224 3225
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3226 3227
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3228 3229
	ggtt->base.cleanup = gen6_gmch_remove;

3230 3231
	ggtt->invalidate = gen6_ggtt_invalidate;

3232 3233 3234 3235 3236 3237 3238 3239 3240 3241
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3242

3243
	return ggtt_probe_common(ggtt, size);
3244 3245
}

3246
static void i915_gmch_remove(struct i915_address_space *vm)
3247
{
3248
	intel_gmch_remove();
3249
}
3250

3251
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3252
{
3253
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3254 3255
	int ret;

3256
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3257 3258 3259 3260 3261
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3262 3263 3264 3265
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3266

3267
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3268
	ggtt->base.insert_page = i915_ggtt_insert_page;
3269 3270 3271 3272
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3273 3274
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3275
	ggtt->base.cleanup = i915_gmch_remove;
3276

3277 3278
	ggtt->invalidate = gmch_ggtt_invalidate;

3279
	if (unlikely(ggtt->do_idle_maps))
3280 3281
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3282 3283 3284
	return 0;
}

3285
/**
3286
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3287
 * @dev_priv: i915 device
3288
 */
3289
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3290
{
3291
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3292 3293
	int ret;

3294
	ggtt->base.i915 = dev_priv;
3295
	ggtt->base.dma = &dev_priv->drm.pdev->dev;
3296

3297 3298 3299 3300 3301 3302
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3303
	if (ret)
3304 3305
		return ret;

3306 3307 3308 3309 3310
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
3311
	if (HAS_GUC(dev_priv) && i915_modparams.enable_guc_loading) {
3312 3313 3314 3315
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3316 3317
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3318
			  " of address space! Found %lldM!\n",
3319 3320 3321 3322 3323
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3324 3325 3326 3327 3328 3329 3330
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3331
	/* GMADR is the PCI mmio aperture into the global GTT. */
3332
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3333 3334
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3335
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3336
	if (intel_vtd_active())
3337
		DRM_INFO("VT-d active for gfx access\n");
3338 3339

	return 0;
3340 3341 3342 3343
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3344
 * @dev_priv: i915 device
3345
 */
3346
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3347 3348 3349 3350
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3351 3352
	INIT_LIST_HEAD(&dev_priv->vm_list);

3353 3354 3355 3356
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3357
	 */
C
Chris Wilson 已提交
3358 3359
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3360
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3361
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3362
	mutex_unlock(&dev_priv->drm.struct_mutex);
3363

3364 3365 3366
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3367 3368 3369 3370 3371 3372
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3373 3374 3375 3376
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3377
	ret = i915_gem_init_stolen(dev_priv);
3378 3379 3380 3381
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3382 3383

out_gtt_cleanup:
3384
	ggtt->base.cleanup(&ggtt->base);
3385
	return ret;
3386
}
3387

3388
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3389
{
3390
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3391 3392 3393 3394 3395
		return -EIO;

	return 0;
}

3396 3397
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
3398 3399
	GEM_BUG_ON(i915->ggtt.invalidate != gen6_ggtt_invalidate);

3400 3401 3402 3403 3404
	i915->ggtt.invalidate = guc_ggtt_invalidate;
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
3405 3406 3407 3408
	/* We should only be called after i915_ggtt_enable_guc() */
	GEM_BUG_ON(i915->ggtt.invalidate != guc_ggtt_invalidate);

	i915->ggtt.invalidate = gen6_ggtt_invalidate;
3409 3410
}

3411
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3412
{
3413
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3414
	struct drm_i915_gem_object *obj, *on;
3415

3416
	i915_check_and_clear_faults(dev_priv);
3417 3418

	/* First fill our portion of the GTT with scratch pages */
3419
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
3420

3421 3422 3423 3424
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3425
				 &dev_priv->mm.bound_list, global_link) {
3426 3427 3428
		bool ggtt_bound = false;
		struct i915_vma *vma;

3429
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3430
			if (vma->vm != &ggtt->base)
3431
				continue;
3432

3433 3434 3435
			if (!i915_vma_unbind(vma))
				continue;

3436 3437
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3438
			ggtt_bound = true;
3439 3440
		}

3441
		if (ggtt_bound)
3442
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3443
	}
3444

3445 3446
	ggtt->base.closed = false;

3447
	if (INTEL_GEN(dev_priv) >= 8) {
3448
		struct intel_ppat *ppat = &dev_priv->ppat;
3449

3450 3451
		bitmap_set(ppat->dirty, 0, ppat->max_entries);
		dev_priv->ppat.update_hw(dev_priv);
3452 3453 3454
		return;
	}

3455
	if (USES_PPGTT(dev_priv)) {
3456 3457
		struct i915_address_space *vm;

3458
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3459
			struct i915_hw_ppgtt *ppgtt;
3460

3461
			if (i915_is_ggtt(vm))
3462
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3463 3464
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3465

C
Chris Wilson 已提交
3466
			gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
3467 3468 3469
		}
	}

3470
	i915_ggtt_invalidate(dev_priv);
3471 3472
}

3473
static struct scatterlist *
3474
rotate_pages(const dma_addr_t *in, unsigned int offset,
3475
	     unsigned int width, unsigned int height,
3476
	     unsigned int stride,
3477
	     struct sg_table *st, struct scatterlist *sg)
3478 3479 3480 3481 3482
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3483
		src_idx = stride * (height - 1) + column;
3484 3485 3486 3487 3488 3489 3490
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3491
			sg_dma_address(sg) = in[offset + src_idx];
3492 3493
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3494
			src_idx -= stride;
3495 3496
		}
	}
3497 3498

	return sg;
3499 3500
}

3501 3502 3503
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3504
{
3505
	const unsigned long n_pages = obj->base.size / PAGE_SIZE;
3506
	unsigned int size = intel_rotation_info_size(rot_info);
3507 3508
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3509 3510 3511
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3512
	struct scatterlist *sg;
3513
	int ret = -ENOMEM;
3514 3515

	/* Allocate a temporary list of source pages for random access. */
M
Michal Hocko 已提交
3516
	page_addr_list = kvmalloc_array(n_pages,
3517
					sizeof(dma_addr_t),
3518
					GFP_KERNEL);
3519 3520 3521 3522 3523 3524 3525 3526
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3527
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3528 3529 3530 3531 3532
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3533
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3534
		page_addr_list[i++] = dma_addr;
3535

3536
	GEM_BUG_ON(i != n_pages);
3537 3538 3539
	st->nents = 0;
	sg = st->sgl;

3540 3541 3542 3543
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3544 3545
	}

3546 3547
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3548

M
Michal Hocko 已提交
3549
	kvfree(page_addr_list);
3550 3551 3552 3553 3554 3555

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
M
Michal Hocko 已提交
3556
	kvfree(page_addr_list);
3557

3558 3559 3560
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3561 3562
	return ERR_PTR(ret);
}
3563

3564
static noinline struct sg_table *
3565 3566 3567 3568
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3569
	struct scatterlist *sg, *iter;
3570
	unsigned int count = view->partial.size;
3571
	unsigned int offset;
3572 3573 3574 3575 3576 3577
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3578
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3579 3580 3581
	if (ret)
		goto err_sg_alloc;

3582
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3583 3584
	GEM_BUG_ON(!iter);

3585 3586
	sg = st->sgl;
	st->nents = 0;
3587 3588
	do {
		unsigned int len;
3589

3590 3591 3592 3593 3594 3595
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3596 3597

		st->nents++;
3598 3599 3600 3601 3602
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3603

3604 3605 3606 3607
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3608 3609 3610 3611 3612 3613 3614

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3615
static int
3616
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3617
{
3618
	int ret;
3619

3620 3621 3622 3623 3624 3625 3626
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3627 3628 3629
	switch (vma->ggtt_view.type) {
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3630 3631
		return 0;

3632
	case I915_GGTT_VIEW_ROTATED:
3633
		vma->pages =
3634 3635 3636 3637
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3638
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3639 3640 3641
		break;

	default:
3642 3643
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);
3644 3645
		return -EINVAL;
	}
3646

3647 3648
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3649 3650
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3651 3652
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3653
	}
3654
	return ret;
3655 3656
}

3657 3658
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3693
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3694
	GEM_BUG_ON(drm_mm_node_allocated(node));
3695 3696 3697 3698 3699 3700 3701 3702 3703

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

3704 3705 3706
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3707 3708 3709 3710 3711 3712 3713
	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3739 3740
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3741 3742 3743 3744 3745 3746 3747 3748 3749
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3750
 *         must be #I915_GTT_PAGE_SIZE aligned
3751 3752 3753
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3754 3755 3756 3757 3758 3759
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3760 3761
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3778
	enum drm_mm_insert_mode mode;
3779
	u64 offset;
3780 3781 3782 3783 3784 3785 3786 3787 3788 3789
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3790
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3791
	GEM_BUG_ON(drm_mm_node_allocated(node));
3792 3793 3794 3795 3796 3797 3798

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3799 3800 3801 3802 3803
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3815 3816 3817
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3818 3819 3820
	if (err != -ENOSPC)
		return err;

3821 3822 3823
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
3853 3854 3855 3856 3857
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

3858 3859 3860
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
3861
}
3862 3863 3864

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
3865
#include "selftests/i915_gem_gtt.c"
3866
#endif