i915_gem_gtt.c 95.4 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33 34
#include "i915_trace.h"
#include "intel_drv.h"

35 36
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
73 74 75
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

98 99 100 101 102 103 104
static inline struct i915_ggtt *
i915_vm_to_ggtt(struct i915_address_space *vm)
{
	GEM_BUG_ON(!i915_is_ggtt(vm));
	return container_of(vm, struct i915_ggtt, base);
}

105 106 107
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

108 109 110
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
111
const struct i915_ggtt_view i915_ggtt_view_rotated = {
112
	.type = I915_GGTT_VIEW_ROTATED,
113
};
114

115 116
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
117
{
118 119
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
120
	bool has_full_48bit_ppgtt;
121

122 123 124 125
	has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
	has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
	has_full_48bit_ppgtt =
	       	IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
126

127 128 129 130 131
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
132

133 134 135
	if (!has_aliasing_ppgtt)
		return 0;

136 137 138 139
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
140
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
141 142 143 144 145
		return 0;

	if (enable_ppgtt == 1)
		return 1;

146
	if (enable_ppgtt == 2 && has_full_ppgtt)
147 148
		return 2;

149 150 151
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

152 153
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
154
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
155
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
156
		return 0;
157 158 159
	}
#endif

160
	/* Early VLV doesn't have this */
161
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
162 163 164 165
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

166
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
167
		return has_full_48bit_ppgtt ? 3 : 2;
168 169
	else
		return has_aliasing_ppgtt ? 1 : 0;
170 171
}

172 173 174
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
175 176 177
{
	u32 pte_flags = 0;

178 179
	vma->pages = vma->obj->pages;

180 181 182 183
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

184
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
185
				cache_level, pte_flags);
186 187

	return 0;
188 189 190 191 192 193
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
194
			     vma->size);
195
}
196

197
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
198
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
199
{
200
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
201
	pte |= addr;
202 203 204

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
205
		pte |= PPAT_UNCACHED_INDEX;
206 207 208 209 210 211 212 213 214
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
215 216 217
	return pte;
}

218 219
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
220
{
221
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
222 223 224 225 226 227 228 229
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

230 231 232
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

233 234
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
235
				 u32 unused)
236
{
237
	gen6_pte_t pte = GEN6_PTE_VALID;
238
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
239 240

	switch (level) {
241 242 243 244 245 246 247 248
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
249
		MISSING_CASE(level);
250 251 252 253 254
	}

	return pte;
}

255 256
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
257
				 u32 unused)
258
{
259
	gen6_pte_t pte = GEN6_PTE_VALID;
260 261 262 263 264
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
265 266 267 268 269
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
270
		pte |= GEN6_PTE_UNCACHED;
271 272
		break;
	default:
273
		MISSING_CASE(level);
274 275
	}

276 277 278
	return pte;
}

279 280
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
281
				 u32 flags)
282
{
283
	gen6_pte_t pte = GEN6_PTE_VALID;
284 285
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

286 287
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
288 289 290 291 292 293 294

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

295 296
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
297
				 u32 unused)
298
{
299
	gen6_pte_t pte = GEN6_PTE_VALID;
300
	pte |= HSW_PTE_ADDR_ENCODE(addr);
301 302

	if (level != I915_CACHE_NONE)
303
		pte |= HSW_WB_LLC_AGE3;
304 305 306 307

	return pte;
}

308 309
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
310
				  u32 unused)
311
{
312
	gen6_pte_t pte = GEN6_PTE_VALID;
313 314
	pte |= HSW_PTE_ADDR_ENCODE(addr);

315 316 317 318
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
319
		pte |= HSW_WT_ELLC_LLC_AGE3;
320 321
		break;
	default:
322
		pte |= HSW_WB_ELLC_LLC_AGE3;
323 324
		break;
	}
325 326 327 328

	return pte;
}

329 330
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
331
{
332
	struct device *kdev = &dev->pdev->dev;
333

334
	p->page = alloc_page(flags);
335 336
	if (!p->page)
		return -ENOMEM;
337

338
	p->daddr = dma_map_page(kdev,
339
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
340

341
	if (dma_mapping_error(kdev, p->daddr)) {
342 343 344
		__free_page(p->page);
		return -EINVAL;
	}
345 346

	return 0;
347 348
}

349 350
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
351
	return __setup_page_dma(dev, p, I915_GFP_DMA);
352 353
}

354
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
355
{
D
David Weinehall 已提交
356 357
	struct pci_dev *pdev = dev->pdev;

358
	if (WARN_ON(!p->page))
359
		return;
360

D
David Weinehall 已提交
361
	dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
362 363 364 365
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

366
static void *kmap_page_dma(struct i915_page_dma *p)
367
{
368 369
	return kmap_atomic(p->page);
}
370

371 372 373
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
374
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
375
{
376 377 378
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
379
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
380 381 382 383 384
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

385
#define kmap_px(px) kmap_page_dma(px_base(px))
386 387
#define kunmap_px(ppgtt, vaddr) \
		kunmap_page_dma(to_i915((ppgtt)->base.dev), (vaddr))
388

389 390
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
391 392 393
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
394

395 396
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
397 398 399 400 401 402 403
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

404
	kunmap_page_dma(dev_priv, vaddr);
405 406
}

407 408
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
409 410 411 412 413
{
	uint64_t v = val32;

	v = v << 32 | val32;

414
	fill_page_dma(dev_priv, p, v);
415 416
}

417
static int
418 419 420
setup_scratch_page(struct drm_device *dev,
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
421
{
422
	return __setup_page_dma(dev, scratch, gfp | __GFP_ZERO);
423 424
}

425 426
static void cleanup_scratch_page(struct drm_device *dev,
				 struct i915_page_dma *scratch)
427
{
428
	cleanup_page_dma(dev, scratch);
429 430
}

431
static struct i915_page_table *alloc_pt(struct drm_device *dev)
432
{
433
	struct i915_page_table *pt;
434 435 436
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
437 438 439 440 441

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

442 443 444 445 446 447
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

448
	ret = setup_px(dev, pt);
449
	if (ret)
450
		goto fail_page_m;
451 452

	return pt;
453

454
fail_page_m:
455 456 457 458 459
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
460 461
}

462
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
463
{
464 465 466 467 468 469 470 471 472 473
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

474
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
475
				      I915_CACHE_LLC);
476

477
	fill_px(to_i915(vm->dev), pt, scratch_pte);
478 479 480 481 482 483 484
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

485
	WARN_ON(vm->scratch_page.daddr == 0);
486

487
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
488
				     I915_CACHE_LLC, 0);
489

490
	fill32_px(to_i915(vm->dev), pt, scratch_pte);
491 492
}

493
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
494
{
495
	struct i915_page_directory *pd;
496
	int ret = -ENOMEM;
497 498 499 500 501

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

502 503 504
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
505
		goto fail_bitmap;
506

507
	ret = setup_px(dev, pd);
508
	if (ret)
509
		goto fail_page_m;
510

511
	return pd;
512

513
fail_page_m:
514
	kfree(pd->used_pdes);
515
fail_bitmap:
516 517 518
	kfree(pd);

	return ERR_PTR(ret);
519 520
}

521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

537
	fill_px(to_i915(vm->dev), pd, scratch_pde);
538 539
}

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

601 602 603 604
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
605 606 607 608 609 610
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

611 612 613 614 615 616 617
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

618
	fill_px(to_i915(vm->dev), pdp, scratch_pdpe);
619 620 621 622 623 624 625 626 627 628
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

629
	fill_px(to_i915(vm->dev), pml4, scratch_pml4e);
630 631
}

632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
659 660
}

661
/* Broadwell Page Directory Pointer Descriptors */
662
static int gen8_write_pdp(struct drm_i915_gem_request *req,
663 664
			  unsigned entry,
			  dma_addr_t addr)
665
{
666
	struct intel_ring *ring = req->ring;
667
	struct intel_engine_cs *engine = req->engine;
668 669 670 671
	int ret;

	BUG_ON(entry >= 4);

672
	ret = intel_ring_begin(req, 6);
673 674 675
	if (ret)
		return ret;

676 677 678 679 680 681 682
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
683 684 685 686

	return 0;
}

687 688
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
689
{
690
	int i, ret;
691

692
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
693 694
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

695
		ret = gen8_write_pdp(req, i, pd_daddr);
696 697
		if (ret)
			return ret;
698
	}
B
Ben Widawsky 已提交
699

700
	return 0;
701 702
}

703 704 705 706 707 708
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

709 710 711 712 713
static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
				       struct i915_page_directory_pointer *pdp,
				       uint64_t start,
				       uint64_t length,
				       gen8_pte_t scratch_pte)
714
{
715
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
716
	gen8_pte_t *pt_vaddr;
717 718 719
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
720
	unsigned num_entries = length >> PAGE_SHIFT;
721 722
	unsigned last_pte, i;

723 724
	if (WARN_ON(!pdp))
		return;
725 726

	while (num_entries) {
727 728
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
729

730
		if (WARN_ON(!pdp->page_directory[pdpe]))
731
			break;
732

733
		pd = pdp->page_directory[pdpe];
734 735

		if (WARN_ON(!pd->page_table[pde]))
736
			break;
737 738 739

		pt = pd->page_table[pde];

740
		if (WARN_ON(!px_page(pt)))
741
			break;
742

743
		last_pte = pte + num_entries;
744 745
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
746

747
		pt_vaddr = kmap_px(pt);
748

749
		for (i = pte; i < last_pte; i++) {
750
			pt_vaddr[i] = scratch_pte;
751 752
			num_entries--;
		}
753

754
		kunmap_px(ppgtt, pt_vaddr);
755

756
		pte = 0;
757
		if (++pde == I915_PDES) {
758 759
			if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
				break;
760 761
			pde = 0;
		}
762 763 764
	}
}

765
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
766
				   uint64_t start, uint64_t length)
767
{
768
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
769
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
770
						 I915_CACHE_LLC);
771

772 773 774 775
	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
					   scratch_pte);
	} else {
776
		uint64_t pml4e;
777 778
		struct i915_page_directory_pointer *pdp;

779
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
780 781 782 783
			gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
						   scratch_pte);
		}
	}
784 785 786 787 788
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
789
			      struct sg_page_iter *sg_iter,
790 791 792
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
793
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
794
	gen8_pte_t *pt_vaddr;
795 796 797
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
798

799
	pt_vaddr = NULL;
800

801
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
802
		if (pt_vaddr == NULL) {
803
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
804
			struct i915_page_table *pt = pd->page_table[pde];
805
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
806
		}
807

808
		pt_vaddr[pte] =
809
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
810
					cache_level);
811
		if (++pte == GEN8_PTES) {
812
			kunmap_px(ppgtt, pt_vaddr);
813
			pt_vaddr = NULL;
814
			if (++pde == I915_PDES) {
815 816
				if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
					break;
817 818 819
				pde = 0;
			}
			pte = 0;
820 821
		}
	}
822 823 824

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
825 826
}

827 828 829 830 831 832
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
833
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
834
	struct sg_page_iter sg_iter;
835

836
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
837 838 839 840 841 842

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
843
		uint64_t pml4e;
844 845
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

846
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
847 848 849 850
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
851 852
}

853 854
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
855 856 857
{
	int i;

858
	if (!px_page(pd))
859 860
		return;

861
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
862 863
		if (WARN_ON(!pd->page_table[i]))
			continue;
864

865
		free_pt(dev, pd->page_table[i]);
866 867
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
868 869
}

870 871 872
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
873
	int ret;
874

875
	ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
876 877
	if (ret)
		return ret;
878 879 880

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
881 882
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
883 884 885 886
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
887 888
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
889 890
	}

891 892 893
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(dev);
		if (IS_ERR(vm->scratch_pdp)) {
894 895
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
896 897 898
		}
	}

899 900
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
901 902
	if (USES_FULL_48BIT_PPGTT(dev))
		gen8_initialize_pdp(vm, vm->scratch_pdp);
903 904

	return 0;
905 906 907 908 909 910

free_pd:
	free_pd(dev, vm->scratch_pd);
free_pt:
	free_pt(dev, vm->scratch_pt);
free_scratch_page:
911
	cleanup_scratch_page(dev, &vm->scratch_page);
912 913

	return ret;
914 915
}

916 917 918
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
919
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
920 921
	int i;

922
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
923 924
		u64 daddr = px_dma(&ppgtt->pml4);

925 926
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
927 928 929 930 931 932 933

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

934 935
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
936 937 938 939 940 941 942 943 944 945 946
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

947 948 949 950
static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

951 952
	if (USES_FULL_48BIT_PPGTT(dev))
		free_pdp(dev, vm->scratch_pdp);
953 954
	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
955
	cleanup_scratch_page(dev, &vm->scratch_page);
956 957
}

958 959
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
960 961 962
{
	int i;

963 964
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
965 966
			continue;

967 968
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
969
	}
970

971
	free_pdp(dev, pdp);
972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
990
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
991

992
	if (intel_vgpu_active(to_i915(vm->dev)))
993 994
		gen8_ppgtt_notify_vgt(ppgtt, false);

995 996 997 998
	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
999

1000
	gen8_free_scratch(vm);
1001 1002
}

1003 1004
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1005 1006
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1007
 * @start:	Starting virtual address to begin allocations.
1008
 * @length:	Size of the allocations.
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1021
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1022
				     struct i915_page_directory *pd,
1023
				     uint64_t start,
1024 1025
				     uint64_t length,
				     unsigned long *new_pts)
1026
{
1027
	struct drm_device *dev = vm->dev;
1028
	struct i915_page_table *pt;
1029
	uint32_t pde;
1030

1031
	gen8_for_each_pde(pt, pd, start, length, pde) {
1032
		/* Don't reallocate page tables */
1033
		if (test_bit(pde, pd->used_pdes)) {
1034
			/* Scratch is never allocated this way */
1035
			WARN_ON(pt == vm->scratch_pt);
1036 1037 1038
			continue;
		}

1039
		pt = alloc_pt(dev);
1040
		if (IS_ERR(pt))
1041 1042
			goto unwind_out;

1043
		gen8_initialize_pt(vm, pt);
1044
		pd->page_table[pde] = pt;
1045
		__set_bit(pde, new_pts);
1046
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1047 1048
	}

1049
	return 0;
1050 1051

unwind_out:
1052
	for_each_set_bit(pde, new_pts, I915_PDES)
1053
		free_pt(dev, pd->page_table[pde]);
1054

B
Ben Widawsky 已提交
1055
	return -ENOMEM;
1056 1057
}

1058 1059
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1060
 * @vm:	Master vm structure.
1061 1062
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1063 1064
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1081 1082 1083 1084 1085 1086
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1087
{
1088
	struct drm_device *dev = vm->dev;
1089
	struct i915_page_directory *pd;
1090
	uint32_t pdpe;
1091
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1092

1093
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1094

1095
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1096
		if (test_bit(pdpe, pdp->used_pdpes))
1097
			continue;
1098

1099
		pd = alloc_pd(dev);
1100
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1101
			goto unwind_out;
1102

1103
		gen8_initialize_pd(vm, pd);
1104
		pdp->page_directory[pdpe] = pd;
1105
		__set_bit(pdpe, new_pds);
1106
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1107 1108
	}

1109
	return 0;
B
Ben Widawsky 已提交
1110 1111

unwind_out:
1112
	for_each_set_bit(pdpe, new_pds, pdpes)
1113
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1114 1115

	return -ENOMEM;
1116 1117
}

1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1147
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1148 1149 1150 1151 1152
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

1153
			gen8_initialize_pdp(vm, pdp);
1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1172
static void
1173
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1184
					 unsigned long **new_pts,
1185
					 uint32_t pdpes)
1186 1187
{
	unsigned long *pds;
1188
	unsigned long *pts;
1189

1190
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1191 1192 1193
	if (!pds)
		return -ENOMEM;

1194 1195 1196 1197
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1198 1199 1200 1201 1202 1203 1204

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1205
	free_gen8_temp_bitmaps(pds, pts);
1206 1207 1208
	return -ENOMEM;
}

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1219 1220 1221 1222
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1223
{
1224
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1225
	unsigned long *new_page_dirs, *new_page_tables;
1226
	struct drm_device *dev = vm->dev;
1227
	struct i915_page_directory *pd;
1228 1229
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1230
	uint32_t pdpe;
1231
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1232 1233
	int ret;

1234 1235 1236 1237
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1238 1239
		return -ENODEV;

1240
	if (WARN_ON(start + length > vm->total))
1241
		return -ENODEV;
1242

1243
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1244 1245 1246
	if (ret)
		return ret;

1247
	/* Do the allocations first so we can easily bail out */
1248 1249
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1250
	if (ret) {
1251
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1252 1253 1254 1255
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1256
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1257
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1258
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1259 1260 1261 1262
		if (ret)
			goto err_out;
	}

1263 1264 1265
	start = orig_start;
	length = orig_length;

1266 1267
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1268
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1269
		gen8_pde_t *const page_directory = kmap_px(pd);
1270
		struct i915_page_table *pt;
1271
		uint64_t pd_len = length;
1272 1273 1274
		uint64_t pd_start = start;
		uint32_t pde;

1275 1276 1277
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1278
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1290
			__set_bit(pde, pd->used_pdes);
1291 1292

			/* Map the PDE to the page table */
1293 1294
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1295 1296 1297 1298
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1299 1300 1301

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1302
		}
1303

1304
		kunmap_px(ppgtt, page_directory);
1305
		__set_bit(pdpe, pdp->used_pdpes);
1306
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1307 1308
	}

1309
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1310
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1311
	return 0;
1312

B
Ben Widawsky 已提交
1313
err_out:
1314
	while (pdpe--) {
1315 1316
		unsigned long temp;

1317 1318
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1319
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1320 1321
	}

1322
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1323
		free_pd(dev, pdp->page_directory[pdpe]);
1324

1325
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1326
	mark_tlbs_dirty(ppgtt);
1327 1328 1329
	return ret;
}

1330 1331 1332 1333 1334 1335
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1336
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1337
	struct i915_page_directory_pointer *pdp;
1338
	uint64_t pml4e;
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1357
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1382
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1383 1384 1385 1386 1387 1388 1389

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1390 1391 1392 1393 1394 1395 1396 1397
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1398
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1399 1400 1401 1402 1403 1404 1405 1406 1407
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1408
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1452
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1453
						 I915_CACHE_LLC);
1454 1455 1456 1457

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1458
		uint64_t pml4e;
1459 1460 1461
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1462
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1463 1464 1465 1466 1467 1468 1469 1470 1471
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1472 1473
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1474
	unsigned long *new_page_dirs, *new_page_tables;
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1494
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1495 1496 1497 1498

	return ret;
}

1499
/*
1500 1501 1502 1503
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1504
 *
1505
 */
1506
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1507
{
1508
	int ret;
1509

1510 1511 1512
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1513

1514 1515
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1516
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1517
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1518
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1519 1520
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1521
	ppgtt->debug_dump = gen8_dump_ppgtt;
1522

1523 1524 1525 1526
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1527

1528 1529
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1530
		ppgtt->base.total = 1ULL << 48;
1531
		ppgtt->switch_mm = gen8_48b_mm_switch;
1532
	} else {
1533
		ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
1534 1535 1536 1537
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1538
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1539 1540 1541
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1542

1543
		if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
1544 1545 1546 1547
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1548
	}
1549

1550
	if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
1551 1552
		gen8_ppgtt_notify_vgt(ppgtt, true);

1553
	return 0;
1554 1555 1556 1557

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1558 1559
}

B
Ben Widawsky 已提交
1560 1561 1562
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1563
	struct i915_page_table *unused;
1564
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1565
	uint32_t pd_entry;
1566
	uint32_t  pte, pde;
1567
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1568

1569
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1570
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1571

1572
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1573
		u32 expected;
1574
		gen6_pte_t *pt_vaddr;
1575
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1576
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1577 1578 1579 1580 1581 1582 1583 1584 1585
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1586 1587
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1588
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1589
			unsigned long va =
1590
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1609
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1610 1611 1612
	}
}

1613
/* Write pde (index) from the page directory @pd to the page table @pt */
1614 1615
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1616
{
1617 1618 1619 1620
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1621

1622
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1623
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1624

1625 1626
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1627

1628 1629 1630
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1631
				  struct i915_page_directory *pd,
1632 1633
				  uint32_t start, uint32_t length)
{
1634
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1635
	struct i915_page_table *pt;
1636
	uint32_t pde;
1637

1638
	gen6_for_each_pde(pt, pd, start, length, pde)
1639 1640 1641 1642
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1643
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1644 1645
}

1646
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1647
{
1648
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1649

1650
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1651 1652
}

1653
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1654
			 struct drm_i915_gem_request *req)
1655
{
1656
	struct intel_ring *ring = req->ring;
1657
	struct intel_engine_cs *engine = req->engine;
1658 1659 1660
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1661
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1662 1663 1664
	if (ret)
		return ret;

1665
	ret = intel_ring_begin(req, 6);
1666 1667 1668
	if (ret)
		return ret;

1669 1670 1671 1672 1673 1674 1675
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1676 1677 1678 1679

	return 0;
}

1680
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1681
			  struct drm_i915_gem_request *req)
1682
{
1683
	struct intel_ring *ring = req->ring;
1684
	struct intel_engine_cs *engine = req->engine;
1685 1686 1687
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1688
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1689 1690 1691
	if (ret)
		return ret;

1692
	ret = intel_ring_begin(req, 6);
1693 1694 1695
	if (ret)
		return ret;

1696 1697 1698 1699 1700 1701 1702
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1703

1704
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1705
	if (engine->id != RCS) {
1706
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1707 1708 1709 1710
		if (ret)
			return ret;
	}

1711 1712 1713
	return 0;
}

1714
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1715
			  struct drm_i915_gem_request *req)
1716
{
1717
	struct intel_engine_cs *engine = req->engine;
1718
	struct drm_i915_private *dev_priv = req->i915;
1719

1720 1721
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1722 1723 1724
	return 0;
}

1725
static void gen8_ppgtt_enable(struct drm_device *dev)
1726
{
1727
	struct drm_i915_private *dev_priv = to_i915(dev);
1728
	struct intel_engine_cs *engine;
1729
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1730

1731
	for_each_engine(engine, dev_priv, id) {
1732
		u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
1733
		I915_WRITE(RING_MODE_GEN7(engine),
1734
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1735 1736
	}
}
B
Ben Widawsky 已提交
1737

1738
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1739
{
1740
	struct drm_i915_private *dev_priv = to_i915(dev);
1741
	struct intel_engine_cs *engine;
1742
	uint32_t ecochk, ecobits;
1743
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1744

1745 1746
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1747

1748
	ecochk = I915_READ(GAM_ECOCHK);
1749
	if (IS_HASWELL(dev_priv)) {
1750 1751 1752 1753 1754 1755
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1756

1757
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1758
		/* GFX_MODE is per-ring on gen7+ */
1759
		I915_WRITE(RING_MODE_GEN7(engine),
1760
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1761
	}
1762
}
B
Ben Widawsky 已提交
1763

1764
static void gen6_ppgtt_enable(struct drm_device *dev)
1765
{
1766
	struct drm_i915_private *dev_priv = to_i915(dev);
1767
	uint32_t ecochk, gab_ctl, ecobits;
1768

1769 1770 1771
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1772

1773 1774 1775 1776 1777 1778 1779
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1780 1781
}

1782
/* PPGTT support for Sandybdrige/Gen6 and later */
1783
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1784
				   uint64_t start,
1785
				   uint64_t length)
1786
{
1787
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1788
	gen6_pte_t *pt_vaddr, scratch_pte;
1789 1790
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1791 1792
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1793
	unsigned last_pte, i;
1794

1795
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1796
				     I915_CACHE_LLC, 0);
1797

1798 1799
	while (num_entries) {
		last_pte = first_pte + num_entries;
1800 1801
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1802

1803
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1804

1805 1806
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1807

1808
		kunmap_px(ppgtt, pt_vaddr);
1809

1810 1811
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1812
		act_pt++;
1813
	}
1814 1815
}

1816
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1817
				      struct sg_table *pages,
1818
				      uint64_t start,
1819
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1820
{
1821
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1822
	unsigned first_entry = start >> PAGE_SHIFT;
1823 1824
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1825 1826 1827
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1828

1829
	for_each_sgt_dma(addr, sgt_iter, pages) {
1830
		if (pt_vaddr == NULL)
1831
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1832

1833
		pt_vaddr[act_pte] =
1834
			vm->pte_encode(addr, cache_level, flags);
1835

1836
		if (++act_pte == GEN6_PTES) {
1837
			kunmap_px(ppgtt, pt_vaddr);
1838
			pt_vaddr = NULL;
1839
			act_pt++;
1840
			act_pte = 0;
D
Daniel Vetter 已提交
1841 1842
		}
	}
1843

1844
	if (pt_vaddr)
1845
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1846 1847
}

1848
static int gen6_alloc_va_range(struct i915_address_space *vm,
1849
			       uint64_t start_in, uint64_t length_in)
1850
{
1851 1852
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
1853 1854
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1855
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1856
	struct i915_page_table *pt;
1857
	uint32_t start, length, start_save, length_save;
1858
	uint32_t pde;
1859 1860
	int ret;

1861 1862 1863 1864 1865
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1866 1867 1868 1869 1870 1871 1872 1873

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1874
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1875
		if (pt != vm->scratch_pt) {
1876 1877 1878 1879 1880 1881 1882
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1883
		pt = alloc_pt(dev);
1884 1885 1886 1887 1888 1889 1890 1891
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1892
		__set_bit(pde, new_page_tables);
1893
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1894 1895 1896 1897
	}

	start = start_save;
	length = length_save;
1898

1899
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1900 1901 1902 1903 1904 1905
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1906
		if (__test_and_clear_bit(pde, new_page_tables))
1907 1908
			gen6_write_pde(&ppgtt->pd, pde, pt);

1909 1910 1911 1912
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1913
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1914 1915 1916
				GEN6_PTES);
	}

1917 1918 1919 1920
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1921
	readl(ggtt->gsm);
1922

1923
	mark_tlbs_dirty(ppgtt);
1924
	return 0;
1925 1926 1927

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1928
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1929

1930
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1931
		free_pt(vm->dev, pt);
1932 1933 1934 1935
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1936 1937
}

1938 1939 1940
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
1941
	int ret;
1942

1943
	ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
1944 1945
	if (ret)
		return ret;
1946 1947 1948

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
1949
		cleanup_scratch_page(dev, &vm->scratch_page);
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
1963
	cleanup_scratch_page(dev, &vm->scratch_page);
1964 1965
}

1966
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1967
{
1968
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1969 1970
	struct i915_page_directory *pd = &ppgtt->pd;
	struct drm_device *dev = vm->dev;
1971 1972
	struct i915_page_table *pt;
	uint32_t pde;
1973

1974 1975
	drm_mm_remove_node(&ppgtt->node);

1976
	gen6_for_all_pdes(pt, pd, pde)
1977
		if (pt != vm->scratch_pt)
1978
			free_pt(dev, pt);
1979

1980
	gen6_free_scratch(vm);
1981 1982
}

1983
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1984
{
1985
	struct i915_address_space *vm = &ppgtt->base;
1986
	struct drm_device *dev = ppgtt->base.dev;
1987 1988
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1989
	bool retried = false;
1990
	int ret;
1991

B
Ben Widawsky 已提交
1992 1993 1994 1995
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
1996
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
1997

1998 1999 2000
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2001

2002
alloc:
2003
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
B
Ben Widawsky 已提交
2004 2005
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
2006
						  0, ggtt->base.total,
2007
						  DRM_MM_TOPDOWN);
2008
	if (ret == -ENOSPC && !retried) {
2009
		ret = i915_gem_evict_something(&ggtt->base,
2010
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2011
					       I915_CACHE_NONE,
2012
					       0, ggtt->base.total,
2013
					       0);
2014
		if (ret)
2015
			goto err_out;
2016 2017 2018 2019

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2020

2021
	if (ret)
2022 2023
		goto err_out;

2024

2025
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2026
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2027

2028
	return 0;
2029 2030

err_out:
2031
	gen6_free_scratch(vm);
2032
	return ret;
2033 2034 2035 2036
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2037
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2038
}
2039

2040 2041 2042
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2043
	struct i915_page_table *unused;
2044
	uint32_t pde;
2045

2046
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2047
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2048 2049
}

2050
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2051 2052
{
	struct drm_device *dev = ppgtt->base.dev;
2053 2054
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2055 2056
	int ret;

2057
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2058
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2059
		ppgtt->switch_mm = gen6_mm_switch;
2060
	else if (IS_HASWELL(dev_priv))
2061
		ppgtt->switch_mm = hsw_mm_switch;
2062
	else if (IS_GEN7(dev_priv))
2063
		ppgtt->switch_mm = gen7_mm_switch;
2064
	else
2065 2066 2067 2068 2069 2070
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2071
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2072 2073
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2074 2075
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2076 2077
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2078
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2079
	ppgtt->debug_dump = gen6_dump_ppgtt;
2080

2081
	ppgtt->pd.base.ggtt_offset =
2082
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2083

2084
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2085
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2086

2087
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2088

2089 2090
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2091
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2092 2093
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2094

2095
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2096
		  ppgtt->pd.base.ggtt_offset << 10);
2097

2098
	return 0;
2099 2100
}

2101 2102
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2103
{
2104
	ppgtt->base.dev = &dev_priv->drm;
2105

2106
	if (INTEL_INFO(dev_priv)->gen < 8)
2107
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2108
	else
2109
		return gen8_ppgtt_init(ppgtt);
2110
}
2111

2112 2113 2114 2115 2116 2117
static void i915_address_space_init(struct i915_address_space *vm,
				    struct drm_i915_private *dev_priv)
{
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2118
	INIT_LIST_HEAD(&vm->unbound_list);
2119 2120 2121
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2122 2123
static void gtt_write_workarounds(struct drm_device *dev)
{
2124
	struct drm_i915_private *dev_priv = to_i915(dev);
2125 2126 2127 2128 2129 2130

	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2131
	if (IS_BROADWELL(dev_priv))
2132
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2133
	else if (IS_CHERRYVIEW(dev_priv))
2134
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2135
	else if (IS_SKYLAKE(dev_priv))
2136
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2137
	else if (IS_BROXTON(dev_priv))
2138 2139 2140
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2141 2142 2143
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
			   struct drm_i915_file_private *file_priv)
2144
{
2145
	int ret;
B
Ben Widawsky 已提交
2146

2147
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2148
	if (ret == 0) {
B
Ben Widawsky 已提交
2149
		kref_init(&ppgtt->ref);
2150
		i915_address_space_init(&ppgtt->base, dev_priv);
2151
		ppgtt->base.file = file_priv;
2152
	}
2153 2154 2155 2156

	return ret;
}

2157 2158
int i915_ppgtt_init_hw(struct drm_device *dev)
{
2159 2160
	struct drm_i915_private *dev_priv = to_i915(dev);

2161 2162
	gtt_write_workarounds(dev);

2163 2164 2165 2166 2167 2168
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2169 2170 2171
	if (!USES_PPGTT(dev))
		return 0;

2172
	if (IS_GEN6(dev_priv))
2173
		gen6_ppgtt_enable(dev);
2174
	else if (IS_GEN7(dev_priv))
2175 2176 2177 2178
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
2179
		MISSING_CASE(INTEL_INFO(dev)->gen);
2180

2181 2182
	return 0;
}
2183

2184
struct i915_hw_ppgtt *
2185 2186
i915_ppgtt_create(struct drm_i915_private *dev_priv,
		  struct drm_i915_file_private *fpriv)
2187 2188 2189 2190 2191 2192 2193 2194
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2195
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv);
2196 2197 2198 2199 2200
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2201 2202
	trace_i915_ppgtt_create(&ppgtt->base);

2203 2204 2205
	return ppgtt;
}

2206 2207 2208 2209 2210
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2211 2212
	trace_i915_ppgtt_release(&ppgtt->base);

2213
	/* vmas should already be unbound and destroyed */
2214 2215
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2216
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2217

2218 2219 2220
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2221 2222 2223
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2224

2225 2226 2227
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2228
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2229 2230 2231 2232 2233
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2234
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2235 2236 2237 2238 2239
		return true;
#endif
	return false;
}

2240
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2241
{
2242
	struct intel_engine_cs *engine;
2243
	enum intel_engine_id id;
2244

2245
	if (INTEL_INFO(dev_priv)->gen < 6)
2246 2247
		return;

2248
	for_each_engine(engine, dev_priv, id) {
2249
		u32 fault_reg;
2250
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2251 2252
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2253
					 "\tAddr: 0x%08lx\n"
2254 2255 2256 2257 2258 2259 2260
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2261
			I915_WRITE(RING_FAULT_REG(engine),
2262 2263 2264
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2265 2266 2267 2268

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2269 2270
}

2271 2272
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2273
	if (INTEL_INFO(dev_priv)->gen < 6) {
2274 2275 2276 2277 2278 2279 2280
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2281 2282
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
2283 2284
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2285 2286 2287 2288 2289 2290 2291

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

2292
	i915_check_and_clear_faults(dev_priv);
2293

2294
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2295 2296

	i915_ggtt_flush(dev_priv);
2297 2298
}

2299
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
2300
{
2301 2302 2303 2304 2305 2306
	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
2307 2308
}

2309
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2310 2311 2312 2313
{
	writeq(pte, addr);
}

2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

2328
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2329 2330 2331 2332 2333 2334 2335

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

B
Ben Widawsky 已提交
2336 2337
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2338
				     uint64_t start,
2339
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2340
{
2341
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2342
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2343 2344 2345 2346
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
2347
	int rpm_atomic_seq;
2348
	int i = 0;
2349 2350

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2351

2352 2353 2354
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2355
		gtt_entry = gen8_pte_encode(addr, level);
2356
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2367
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2368 2369 2370 2371 2372 2373 2374

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2375 2376

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2377 2378
}

2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

2419
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2420 2421 2422 2423 2424 2425 2426

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

2427 2428 2429 2430 2431 2432
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2433
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2434
				     struct sg_table *st,
2435
				     uint64_t start,
2436
				     enum i915_cache_level level, u32 flags)
2437
{
2438
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2439
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2440 2441 2442 2443
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
2444
	int rpm_atomic_seq;
2445
	int i = 0;
2446 2447

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2448

2449 2450 2451
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2452
		gtt_entry = vm->pte_encode(addr, level, flags);
2453
		iowrite32(gtt_entry, &gtt_entries[i++]);
2454 2455 2456 2457 2458 2459 2460 2461
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2462 2463
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2464 2465 2466 2467 2468 2469 2470

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2471 2472

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2473 2474
}

2475
static void nop_clear_range(struct i915_address_space *vm,
2476
			    uint64_t start, uint64_t length)
2477 2478 2479
{
}

B
Ben Widawsky 已提交
2480
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2481
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2482
{
2483
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2484
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2485 2486
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2487
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2488 2489
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2490
	int i;
2491 2492 2493
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
B
Ben Widawsky 已提交
2494 2495 2496 2497 2498 2499

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2500
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
2501
				      I915_CACHE_LLC);
B
Ben Widawsky 已提交
2502 2503 2504
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
2505 2506

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
B
Ben Widawsky 已提交
2507 2508
}

2509
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2510
				  uint64_t start,
2511
				  uint64_t length)
2512
{
2513
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2514
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2515 2516
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2517
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2518 2519
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2520
	int i;
2521 2522 2523
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2524 2525 2526 2527 2528 2529

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2530
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2531
				     I915_CACHE_LLC, 0);
2532

2533 2534 2535
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
2536 2537

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2538 2539
}

2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
}

2558 2559 2560 2561
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2562
{
2563
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2564 2565
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2566 2567 2568
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2569

2570
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2571

2572 2573
	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);

2574 2575
}

2576
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2577
				  uint64_t start,
2578
				  uint64_t length)
2579
{
2580
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2581 2582
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2583 2584 2585 2586
	int rpm_atomic_seq;

	rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);

2587
	intel_gtt_clear_range(first_entry, num_entries);
2588 2589

	assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2590 2591
}

2592 2593 2594
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
{
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2608
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2609 2610 2611 2612 2613 2614 2615
				cache_level, pte_flags);

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2616
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2617 2618 2619 2620 2621 2622 2623

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2624
{
2625
	u32 pte_flags;
2626 2627 2628 2629 2630
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2631

2632
	/* Currently applicable only to VLV */
2633 2634
	pte_flags = 0;
	if (vma->obj->gt_ro)
2635
		pte_flags |= PTE_READ_ONLY;
2636

2637

2638
	if (flags & I915_VMA_GLOBAL_BIND) {
2639
		vma->vm->insert_entries(vma->vm,
2640
					vma->pages, vma->node.start,
2641
					cache_level, pte_flags);
2642
	}
2643

2644
	if (flags & I915_VMA_LOCAL_BIND) {
2645 2646 2647
		struct i915_hw_ppgtt *appgtt =
			to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
2648
					    vma->pages, vma->node.start,
2649
					    cache_level, pte_flags);
2650
	}
2651 2652

	return 0;
2653 2654
}

2655
static void ggtt_unbind_vma(struct i915_vma *vma)
2656
{
2657 2658
	struct i915_hw_ppgtt *appgtt = to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
	const u64 size = min(vma->size, vma->node.size);
2659

2660
	if (vma->flags & I915_VMA_GLOBAL_BIND)
2661
		vma->vm->clear_range(vma->vm,
2662
				     vma->node.start, size);
2663

2664
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2665
		appgtt->base.clear_range(&appgtt->base,
2666
					 vma->node.start, size);
2667 2668 2669
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2670
{
D
David Weinehall 已提交
2671 2672
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2673
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2674

2675
	if (unlikely(ggtt->do_idle_maps)) {
2676
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2677 2678 2679 2680 2681
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2682

D
David Weinehall 已提交
2683
	dma_unmap_sg(kdev, obj->pages->sgl, obj->pages->nents,
2684
		     PCI_DMA_BIDIRECTIONAL);
2685
}
2686

2687 2688
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2689 2690
				  u64 *start,
				  u64 *end)
2691 2692 2693 2694
{
	if (node->color != color)
		*start += 4096;

2695 2696 2697 2698 2699
	node = list_first_entry_or_null(&node->node_list,
					struct drm_mm_node,
					node_list);
	if (node && node->allocated && node->color != color)
		*end -= 4096;
2700
}
B
Ben Widawsky 已提交
2701

2702
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2703
{
2704 2705 2706 2707 2708 2709 2710 2711 2712
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2713
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2714
	unsigned long hole_start, hole_end;
2715
	struct i915_hw_ppgtt *ppgtt;
2716
	struct drm_mm_node *entry;
2717
	int ret;
2718

2719 2720 2721
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2722

2723 2724 2725 2726 2727 2728 2729 2730 2731
	/* Reserve a mappable slot for our lockless error capture */
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
						  &ggtt->error_capture,
						  4096, 0, -1,
						  0, ggtt->mappable_end,
						  0, 0);
	if (ret)
		return ret;

2732
	/* Clear any non-preallocated blocks */
2733
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2734 2735
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2736
		ggtt->base.clear_range(&ggtt->base, hole_start,
2737
				       hole_end - hole_start);
2738 2739 2740
	}

	/* And finally clear the reserved guard page */
2741
	ggtt->base.clear_range(&ggtt->base,
2742
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2743

2744
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2745
		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2746 2747 2748 2749
		if (!ppgtt) {
			ret = -ENOMEM;
			goto err;
		}
2750

2751
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2752 2753
		if (ret)
			goto err_ppgtt;
2754

2755
		if (ppgtt->base.allocate_va_range) {
2756 2757
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2758 2759
			if (ret)
				goto err_ppgtt_cleanup;
2760
		}
2761

2762 2763
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
2764
					ppgtt->base.total);
2765

2766
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2767 2768
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2769 2770
	}

2771
	return 0;
2772 2773 2774 2775 2776 2777 2778 2779

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2780 2781
}

2782 2783
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2784
 * @dev_priv: i915 device
2785
 */
2786
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2787
{
2788
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2789

2790 2791 2792
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2793
		kfree(ppgtt);
2794 2795
	}

2796
	i915_gem_cleanup_stolen(&dev_priv->drm);
2797

2798 2799 2800
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2801
	if (drm_mm_initialized(&ggtt->base.mm)) {
2802
		intel_vgt_deballoon(dev_priv);
2803

2804 2805
		drm_mm_takedown(&ggtt->base.mm);
		list_del(&ggtt->base.global_link);
2806 2807
	}

2808
	ggtt->base.cleanup(&ggtt->base);
2809 2810

	arch_phys_wc_del(ggtt->mtrr);
2811
	io_mapping_fini(&ggtt->mappable);
2812
}
2813

2814
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2815 2816 2817 2818 2819 2820
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2821
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2822 2823 2824 2825 2826
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2827 2828 2829 2830 2831 2832 2833

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2834 2835 2836
	return bdw_gmch_ctl << 20;
}

2837
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2848
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2849 2850 2851 2852 2853 2854
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2855
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2856 2857 2858 2859 2860 2861
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2892
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2893
{
2894 2895
	struct pci_dev *pdev = ggtt->base.dev->pdev;
	phys_addr_t phys_addr;
2896
	int ret;
B
Ben Widawsky 已提交
2897 2898

	/* For Modern GENs the PTEs and register space are split in the BAR */
2899
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2900

I
Imre Deak 已提交
2901 2902 2903 2904 2905 2906 2907
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2908
	if (IS_BROXTON(to_i915(ggtt->base.dev)))
2909
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2910
	else
2911
		ggtt->gsm = ioremap_wc(phys_addr, size);
2912
	if (!ggtt->gsm) {
2913
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2914 2915 2916
		return -ENOMEM;
	}

2917 2918 2919
	ret = setup_scratch_page(ggtt->base.dev,
				 &ggtt->base.scratch_page,
				 GFP_DMA32);
2920
	if (ret) {
B
Ben Widawsky 已提交
2921 2922
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2923
		iounmap(ggtt->gsm);
2924
		return ret;
B
Ben Widawsky 已提交
2925 2926
	}

2927
	return 0;
B
Ben Widawsky 已提交
2928 2929
}

B
Ben Widawsky 已提交
2930 2931 2932
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2933
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2946
	if (!USES_PPGTT(dev_priv))
2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2962 2963
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2964 2965
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2966 2967
}

2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

2999 3000
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3001 3002
}

3003 3004 3005 3006 3007
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3008
	cleanup_scratch_page(vm->dev, &vm->scratch_page);
3009 3010
}

3011
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3012
{
3013 3014
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3015
	unsigned int size;
B
Ben Widawsky 已提交
3016 3017 3018
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3019 3020
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3021

3022 3023
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3024

3025
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3026

3027
	if (INTEL_GEN(dev_priv) >= 9) {
3028
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3029
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3030
	} else if (IS_CHERRYVIEW(dev_priv)) {
3031
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3032
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3033
	} else {
3034
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3035
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3036
	}
B
Ben Widawsky 已提交
3037

3038
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3039

3040
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3041 3042 3043
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3044

3045
	ggtt->base.cleanup = gen6_gmch_remove;
3046 3047
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3048
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3049
	ggtt->base.clear_range = nop_clear_range;
3050
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3051 3052 3053 3054 3055 3056
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3057
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3058 3059
}

3060
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3061
{
3062 3063
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3064
	unsigned int size;
3065 3066
	u16 snb_gmch_ctl;

3067 3068
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3069

3070 3071
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3072
	 */
3073
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3074
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3075
		return -ENXIO;
3076 3077
	}

3078 3079 3080
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3081

3082
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3083

3084 3085
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3086

3087
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3088
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3089 3090 3091
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3104

3105
	return ggtt_probe_common(ggtt, size);
3106 3107
}

3108
static void i915_gmch_remove(struct i915_address_space *vm)
3109
{
3110
	intel_gmch_remove();
3111
}
3112

3113
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3114
{
3115
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3116 3117
	int ret;

3118
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3119 3120 3121 3122 3123
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3124 3125
	intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
		      &ggtt->mappable_base, &ggtt->mappable_end);
3126

3127
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3128
	ggtt->base.insert_page = i915_ggtt_insert_page;
3129 3130 3131 3132
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3133
	ggtt->base.cleanup = i915_gmch_remove;
3134

3135
	if (unlikely(ggtt->do_idle_maps))
3136 3137
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3138 3139 3140
	return 0;
}

3141
/**
3142
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3143
 * @dev_priv: i915 device
3144
 */
3145
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3146
{
3147
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3148 3149
	int ret;

3150
	ggtt->base.dev = &dev_priv->drm;
3151

3152 3153 3154 3155 3156 3157
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3158
	if (ret)
3159 3160
		return ret;

3161 3162
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3163
			  " of address space! Found %lldM!\n",
3164 3165 3166 3167 3168
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3169 3170 3171 3172 3173 3174 3175
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3176
	/* GMADR is the PCI mmio aperture into the global GTT. */
3177
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3178 3179 3180
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
3181 3182 3183 3184
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3185 3186

	return 0;
3187 3188 3189 3190
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3191
 * @dev_priv: i915 device
3192
 */
3193
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3194 3195 3196 3197
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
	ggtt->base.total -= PAGE_SIZE;
	i915_address_space_init(&ggtt->base, dev_priv);
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;

3209 3210 3211
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3212 3213 3214 3215 3216 3217
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3218 3219 3220 3221
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3222
	ret = i915_gem_init_stolen(&dev_priv->drm);
3223 3224 3225 3226
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3227 3228

out_gtt_cleanup:
3229
	ggtt->base.cleanup(&ggtt->base);
3230
	return ret;
3231
}
3232

3233
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3234
{
3235
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3236 3237 3238 3239 3240
		return -EIO;

	return 0;
}

3241 3242
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
3243 3244
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3245
	struct drm_i915_gem_object *obj, *on;
3246

3247
	i915_check_and_clear_faults(dev_priv);
3248 3249

	/* First fill our portion of the GTT with scratch pages */
3250
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3251

3252 3253 3254 3255 3256 3257 3258 3259
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
				 &dev_priv->mm.bound_list, global_list) {
		bool ggtt_bound = false;
		struct i915_vma *vma;

3260
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3261
			if (vma->vm != &ggtt->base)
3262
				continue;
3263

3264 3265 3266
			if (!i915_vma_unbind(vma))
				continue;

3267 3268
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3269
			ggtt_bound = true;
3270 3271
		}

3272
		if (ggtt_bound)
3273
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3274
	}
3275

3276 3277
	ggtt->base.closed = false;

3278
	if (INTEL_INFO(dev)->gen >= 8) {
3279
		if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3280 3281 3282 3283 3284 3285 3286 3287
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
3288 3289
		struct i915_address_space *vm;

3290 3291 3292
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3293
			struct i915_hw_ppgtt *ppgtt;
3294

3295
			if (i915_is_ggtt(vm))
3296
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3297 3298
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3299 3300 3301 3302 3303 3304 3305 3306 3307

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322
static void
i915_vma_retire(struct i915_gem_active *active,
		struct drm_i915_gem_request *rq)
{
	const unsigned int idx = rq->engine->id;
	struct i915_vma *vma =
		container_of(active, struct i915_vma, last_read[idx]);

	GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));

	i915_vma_clear_active(vma, idx);
	if (i915_vma_is_active(vma))
		return;

	list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3323
	if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
3324 3325 3326 3327 3328 3329 3330
		WARN_ON(i915_vma_unbind(vma));
}

void i915_vma_destroy(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->node.allocated);
	GEM_BUG_ON(i915_vma_is_active(vma));
3331
	GEM_BUG_ON(!i915_vma_is_closed(vma));
3332
	GEM_BUG_ON(vma->fence);
3333 3334

	list_del(&vma->vm_link);
3335
	if (!i915_vma_is_ggtt(vma))
3336 3337 3338 3339 3340 3341 3342
		i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));

	kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
}

void i915_vma_close(struct i915_vma *vma)
{
3343 3344
	GEM_BUG_ON(i915_vma_is_closed(vma));
	vma->flags |= I915_VMA_CLOSED;
3345 3346

	list_del_init(&vma->obj_link);
3347
	if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
3348
		WARN_ON(i915_vma_unbind(vma));
3349 3350
}

3351
static struct i915_vma *
C
Chris Wilson 已提交
3352 3353 3354
__i915_vma_create(struct drm_i915_gem_object *obj,
		  struct i915_address_space *vm,
		  const struct i915_ggtt_view *view)
3355
{
3356
	struct i915_vma *vma;
3357
	int i;
3358

3359 3360
	GEM_BUG_ON(vm->closed);

3361
	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
3362 3363
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
3364

3365
	INIT_LIST_HEAD(&vma->exec_list);
3366 3367
	for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
		init_request_active(&vma->last_read[i], i915_vma_retire);
3368
	init_request_active(&vma->last_fence, NULL);
3369
	list_add(&vma->vm_link, &vm->unbound_list);
3370 3371
	vma->vm = vm;
	vma->obj = obj;
3372
	vma->size = obj->base.size;
3373

C
Chris Wilson 已提交
3374
	if (view) {
3375 3376 3377 3378 3379 3380 3381 3382 3383
		vma->ggtt_view = *view;
		if (view->type == I915_GGTT_VIEW_PARTIAL) {
			vma->size = view->params.partial.size;
			vma->size <<= PAGE_SHIFT;
		} else if (view->type == I915_GGTT_VIEW_ROTATED) {
			vma->size =
				intel_rotation_info_size(&view->params.rotated);
			vma->size <<= PAGE_SHIFT;
		}
C
Chris Wilson 已提交
3384 3385 3386 3387
	}

	if (i915_is_ggtt(vm)) {
		vma->flags |= I915_VMA_GGTT;
3388
	} else {
3389
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
3390
	}
3391

3392
	list_add_tail(&vma->obj_link, &obj->vma_list);
3393 3394 3395
	return vma;
}

C
Chris Wilson 已提交
3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
static inline bool vma_matches(struct i915_vma *vma,
			       struct i915_address_space *vm,
			       const struct i915_ggtt_view *view)
{
	if (vma->vm != vm)
		return false;

	if (!i915_vma_is_ggtt(vma))
		return true;

	if (!view)
		return vma->ggtt_view.type == 0;

	if (vma->ggtt_view.type != view->type)
		return false;

	return memcmp(&vma->ggtt_view.params,
		      &view->params,
		      sizeof(view->params)) == 0;
}

3417 3418 3419 3420 3421 3422
struct i915_vma *
i915_vma_create(struct drm_i915_gem_object *obj,
		struct i915_address_space *vm,
		const struct i915_ggtt_view *view)
{
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
C
Chris Wilson 已提交
3423
	GEM_BUG_ON(i915_gem_obj_to_vma(obj, vm, view));
3424

C
Chris Wilson 已提交
3425
	return __i915_vma_create(obj, vm, view);
3426 3427
}

3428
struct i915_vma *
C
Chris Wilson 已提交
3429 3430 3431
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3432 3433 3434
{
	struct i915_vma *vma;

C
Chris Wilson 已提交
3435 3436 3437
	list_for_each_entry_reverse(vma, &obj->vma_list, obj_link)
		if (vma_matches(vma, vm, view))
			return vma;
3438

C
Chris Wilson 已提交
3439
	return NULL;
3440 3441 3442
}

struct i915_vma *
C
Chris Wilson 已提交
3443 3444 3445
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3446
{
C
Chris Wilson 已提交
3447
	struct i915_vma *vma;
3448

C
Chris Wilson 已提交
3449
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3450

C
Chris Wilson 已提交
3451
	vma = i915_gem_obj_to_vma(obj, vm, view);
3452
	if (!vma)
C
Chris Wilson 已提交
3453
		vma = __i915_vma_create(obj, vm, view);
3454

3455
	GEM_BUG_ON(i915_vma_is_closed(vma));
3456 3457
	return vma;
}
3458

3459
static struct scatterlist *
3460
rotate_pages(const dma_addr_t *in, unsigned int offset,
3461
	     unsigned int width, unsigned int height,
3462
	     unsigned int stride,
3463
	     struct sg_table *st, struct scatterlist *sg)
3464 3465 3466 3467 3468
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3469
		src_idx = stride * (height - 1) + column;
3470 3471 3472 3473 3474 3475 3476
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3477
			sg_dma_address(sg) = in[offset + src_idx];
3478 3479
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3480
			src_idx -= stride;
3481 3482
		}
	}
3483 3484

	return sg;
3485 3486 3487
}

static struct sg_table *
3488
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3489 3490
			  struct drm_i915_gem_object *obj)
{
3491
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3492
	unsigned int size = intel_rotation_info_size(rot_info);
3493 3494
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3495 3496 3497
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3498
	struct scatterlist *sg;
3499
	int ret = -ENOMEM;
3500 3501

	/* Allocate a temporary list of source pages for random access. */
3502
	page_addr_list = drm_malloc_gfp(n_pages,
3503 3504
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3505 3506 3507 3508 3509 3510 3511 3512
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3513
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3514 3515 3516 3517 3518
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
3519 3520
	for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
		page_addr_list[i++] = dma_addr;
3521

3522
	GEM_BUG_ON(i != n_pages);
3523 3524 3525
	st->nents = 0;
	sg = st->sgl;

3526 3527 3528 3529
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3530 3531
	}

3532 3533
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3534 3535 3536 3537 3538 3539 3540 3541 3542 3543

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3544 3545 3546
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3547 3548
	return ERR_PTR(ret);
}
3549

3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3591
static int
3592
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3593
{
3594 3595
	int ret = 0;

3596
	if (vma->pages)
3597 3598 3599
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3600
		vma->pages = vma->obj->pages;
3601
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3602
		vma->pages =
3603
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3604
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3605
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3606 3607 3608 3609
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3610
	if (!vma->pages) {
3611
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3612
			  vma->ggtt_view.type);
3613
		ret = -EINVAL;
3614 3615 3616
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3617 3618
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3619 3620
	}

3621
	return ret;
3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
3637
	u32 bind_flags;
3638 3639
	u32 vma_flags;
	int ret;
3640

3641 3642
	if (WARN_ON(flags == 0))
		return -EINVAL;
3643

3644
	bind_flags = 0;
3645
	if (flags & PIN_GLOBAL)
3646
		bind_flags |= I915_VMA_GLOBAL_BIND;
3647
	if (flags & PIN_USER)
3648
		bind_flags |= I915_VMA_LOCAL_BIND;
3649

3650
	vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
3651
	if (flags & PIN_UPDATE)
3652
		bind_flags |= vma_flags;
3653
	else
3654
		bind_flags &= ~vma_flags;
3655 3656 3657
	if (bind_flags == 0)
		return 0;

3658
	if (vma_flags == 0 && vma->vm->allocate_va_range) {
3659
		trace_i915_va_alloc(vma);
3660 3661 3662 3663 3664 3665 3666 3667
		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
3668 3669
	if (ret)
		return ret;
3670

3671
	vma->flags |= bind_flags;
3672 3673
	return 0;
}
3674

3675 3676 3677 3678
void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
{
	void __iomem *ptr;

3679 3680 3681
	/* Access through the GTT requires the device to be awake. */
	assert_rpm_wakelock_held(to_i915(vma->vm->dev));

3682
	lockdep_assert_held(&vma->vm->dev->struct_mutex);
3683
	if (WARN_ON(!i915_vma_is_map_and_fenceable(vma)))
3684
		return IO_ERR_PTR(-ENODEV);
3685

3686 3687
	GEM_BUG_ON(!i915_vma_is_ggtt(vma));
	GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
3688 3689 3690

	ptr = vma->iomap;
	if (ptr == NULL) {
3691
		ptr = io_mapping_map_wc(&i915_vm_to_ggtt(vma->vm)->mappable,
3692 3693 3694
					vma->node.start,
					vma->node.size);
		if (ptr == NULL)
3695
			return IO_ERR_PTR(-ENOMEM);
3696 3697 3698 3699

		vma->iomap = ptr;
	}

3700
	__i915_vma_pin(vma);
3701 3702
	return ptr;
}
3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714

void i915_vma_unpin_and_release(struct i915_vma **p_vma)
{
	struct i915_vma *vma;

	vma = fetch_and_zero(p_vma);
	if (!vma)
		return;

	i915_vma_unpin(vma);
	i915_vma_put(vma);
}