i915_gem_gtt.c 59.2 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29 30 31 32
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"

33 34
const struct i915_ggtt_view i915_ggtt_view_normal;

35 36
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
37

38 39
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
40 41 42 43 44 45 46 47
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
	if (IS_GEN8(dev))
		has_full_ppgtt = false; /* XXX why? */

48 49 50 51 52 53
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
54 55 56 57 58
		return 0;

	if (enable_ppgtt == 1)
		return 1;

59
	if (enable_ppgtt == 2 && has_full_ppgtt)
60 61
		return 2;

62 63 64 65
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
66
		return 0;
67 68 69
	}
#endif

70
	/* Early VLV doesn't have this */
71 72
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
73 74 75 76
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

77
	return has_aliasing_ppgtt ? 1 : 0;
78 79
}

B
Ben Widawsky 已提交
80

81 82 83 84 85
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);

B
Ben Widawsky 已提交
86 87 88 89 90 91
static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
					     enum i915_cache_level level,
					     bool valid)
{
	gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
	pte |= addr;
92 93 94

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
95
		pte |= PPAT_UNCACHED_INDEX;
96 97 98 99 100 101 102 103 104
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
105 106 107
	return pte;
}

B
Ben Widawsky 已提交
108 109 110 111 112 113 114 115 116 117 118 119 120
static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
					     dma_addr_t addr,
					     enum i915_cache_level level)
{
	gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

121
static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
122
				     enum i915_cache_level level,
123
				     bool valid, u32 unused)
124
{
125
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
126
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
127 128

	switch (level) {
129 130 131 132 133 134 135 136
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
137
		MISSING_CASE(level);
138 139 140 141 142 143
	}

	return pte;
}

static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
144
				     enum i915_cache_level level,
145
				     bool valid, u32 unused)
146
{
147
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
148 149 150 151 152
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
153 154 155 156 157
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
158
		pte |= GEN6_PTE_UNCACHED;
159 160
		break;
	default:
161
		MISSING_CASE(level);
162 163
	}

164 165 166
	return pte;
}

167
static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
168
				     enum i915_cache_level level,
169
				     bool valid, u32 flags)
170
{
171
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
172 173
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

174 175
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
176 177 178 179 180 181 182

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

183
static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
184
				     enum i915_cache_level level,
185
				     bool valid, u32 unused)
186
{
187
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
188
	pte |= HSW_PTE_ADDR_ENCODE(addr);
189 190

	if (level != I915_CACHE_NONE)
191
		pte |= HSW_WB_LLC_AGE3;
192 193 194 195

	return pte;
}

196
static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
197
				      enum i915_cache_level level,
198
				      bool valid, u32 unused)
199
{
200
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
201 202
	pte |= HSW_PTE_ADDR_ENCODE(addr);

203 204 205 206
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
207
		pte |= HSW_WT_ELLC_LLC_AGE3;
208 209
		break;
	default:
210
		pte |= HSW_WB_ELLC_LLC_AGE3;
211 212
		break;
	}
213 214 215 216

	return pte;
}

217
/* Broadwell Page Directory Pointer Descriptors */
218
static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
219
			   uint64_t val)
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
{
	int ret;

	BUG_ON(entry >= 4);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
	intel_ring_emit(ring, (u32)(val >> 32));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
	intel_ring_emit(ring, (u32)(val));
	intel_ring_advance(ring);

	return 0;
}

240
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
241
			  struct intel_engine_cs *ring)
242
{
243
	int i, ret;
244 245 246 247 248 249

	/* bit of a hack to find the actual last used pd */
	int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;

	for (i = used_pd - 1; i >= 0; i--) {
		dma_addr_t addr = ppgtt->pd_dma_addr[i];
250
		ret = gen8_write_pdp(ring, i, addr);
251 252
		if (ret)
			return ret;
253
	}
B
Ben Widawsky 已提交
254

255
	return 0;
256 257
}

258
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
259 260
				   uint64_t start,
				   uint64_t length,
261 262 263 264 265
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr, scratch_pte;
266 267 268
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
269
	unsigned num_entries = length >> PAGE_SHIFT;
270 271 272 273 274 275
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
276
		struct page *page_table = ppgtt->gen8_pt_pages[pdpe][pde];
277

278
		last_pte = pte + num_entries;
279 280 281 282 283
		if (last_pte > GEN8_PTES_PER_PAGE)
			last_pte = GEN8_PTES_PER_PAGE;

		pt_vaddr = kmap_atomic(page_table);

284
		for (i = pte; i < last_pte; i++) {
285
			pt_vaddr[i] = scratch_pte;
286 287
			num_entries--;
		}
288

289 290
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
291 292
		kunmap_atomic(pt_vaddr);

293 294 295 296 297
		pte = 0;
		if (++pde == GEN8_PDES_PER_PAGE) {
			pdpe++;
			pde = 0;
		}
298 299 300
	}
}

301 302
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
303
				      uint64_t start,
304
				      enum i915_cache_level cache_level, u32 unused)
305 306 307 308
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr;
309 310 311
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
312 313
	struct sg_page_iter sg_iter;

314
	pt_vaddr = NULL;
315

316
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
317 318 319
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPS))
			break;

320
		if (pt_vaddr == NULL)
321
			pt_vaddr = kmap_atomic(ppgtt->gen8_pt_pages[pdpe][pde]);
322

323
		pt_vaddr[pte] =
324 325
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
326
		if (++pte == GEN8_PTES_PER_PAGE) {
327 328
			if (!HAS_LLC(ppgtt->base.dev))
				drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
329
			kunmap_atomic(pt_vaddr);
330
			pt_vaddr = NULL;
331 332 333 334 335
			if (++pde == GEN8_PDES_PER_PAGE) {
				pdpe++;
				pde = 0;
			}
			pte = 0;
336 337
		}
	}
338 339 340
	if (pt_vaddr) {
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
341
		kunmap_atomic(pt_vaddr);
342
	}
343 344
}

345 346 347 348 349 350 351 352 353 354 355 356 357
static void gen8_free_page_tables(struct page **pt_pages)
{
	int i;

	if (pt_pages == NULL)
		return;

	for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
		if (pt_pages[i])
			__free_pages(pt_pages[i], 0);
}

static void gen8_ppgtt_free(const struct i915_hw_ppgtt *ppgtt)
358 359 360
{
	int i;

361 362 363
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		gen8_free_page_tables(ppgtt->gen8_pt_pages[i]);
		kfree(ppgtt->gen8_pt_pages[i]);
364
		kfree(ppgtt->gen8_pt_dma_addr[i]);
365
	}
366 367 368 369 370 371

	__free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
}

static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
{
372
	struct pci_dev *hwdev = ppgtt->base.dev->pdev;
373 374 375 376 377 378 379 380
	int i, j;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		/* TODO: In the future we'll support sparse mappings, so this
		 * will have to change. */
		if (!ppgtt->pd_dma_addr[i])
			continue;

381 382
		pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
			       PCI_DMA_BIDIRECTIONAL);
383 384 385 386

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			if (addr)
387 388
				pci_unmap_page(hwdev, addr, PAGE_SIZE,
					       PCI_DMA_BIDIRECTIONAL);
389 390 391 392
		}
	}
}

B
Ben Widawsky 已提交
393 394 395 396 397
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

398 399
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
400 401
}

402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
static struct page **__gen8_alloc_page_tables(void)
{
	struct page **pt_pages;
	int i;

	pt_pages = kcalloc(GEN8_PDES_PER_PAGE, sizeof(struct page *), GFP_KERNEL);
	if (!pt_pages)
		return ERR_PTR(-ENOMEM);

	for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
		pt_pages[i] = alloc_page(GFP_KERNEL);
		if (!pt_pages[i])
			goto bail;
	}

	return pt_pages;

bail:
	gen8_free_page_tables(pt_pages);
	kfree(pt_pages);
	return ERR_PTR(-ENOMEM);
}

425 426 427
static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt,
					   const int max_pdp)
{
428 429
	struct page **pt_pages[GEN8_LEGACY_PDPS];
	int i, ret;
430

431 432 433 434 435 436 437 438 439 440 441 442 443
	for (i = 0; i < max_pdp; i++) {
		pt_pages[i] = __gen8_alloc_page_tables();
		if (IS_ERR(pt_pages[i])) {
			ret = PTR_ERR(pt_pages[i]);
			goto unwind_out;
		}
	}

	/* NB: Avoid touching gen8_pt_pages until last to keep the allocation,
	 * "atomic" - for cleanup purposes.
	 */
	for (i = 0; i < max_pdp; i++)
		ppgtt->gen8_pt_pages[i] = pt_pages[i];
444 445

	return 0;
446 447 448 449 450 451 452 453

unwind_out:
	while (i--) {
		gen8_free_page_tables(pt_pages[i]);
		kfree(pt_pages[i]);
	}

	return ret;
454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
}

static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
						     sizeof(dma_addr_t),
						     GFP_KERNEL);
		if (!ppgtt->gen8_pt_dma_addr[i])
			return -ENOMEM;
	}

	return 0;
}

static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
						const int max_pdp)
{
	ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
	if (!ppgtt->pd_pages)
		return -ENOMEM;

	ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
	BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);

	return 0;
}

static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
			    const int max_pdp)
{
	int ret;

	ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
	if (ret)
		return ret;

	ret = gen8_ppgtt_allocate_page_tables(ppgtt, max_pdp);
	if (ret) {
		__free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
		return ret;
	}

	ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;

	ret = gen8_ppgtt_allocate_dma(ppgtt);
	if (ret)
		gen8_ppgtt_free(ppgtt);

	return ret;
}

static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
					     const int pd)
{
	dma_addr_t pd_addr;
	int ret;

	pd_addr = pci_map_page(ppgtt->base.dev->pdev,
			       &ppgtt->pd_pages[pd], 0,
			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);

	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
	if (ret)
		return ret;

	ppgtt->pd_dma_addr[pd] = pd_addr;

	return 0;
}

static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
					const int pd,
					const int pt)
{
	dma_addr_t pt_addr;
	struct page *p;
	int ret;

535
	p = ppgtt->gen8_pt_pages[pd][pt];
536 537 538 539 540 541 542 543 544 545 546
	pt_addr = pci_map_page(ppgtt->base.dev->pdev,
			       p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
	if (ret)
		return ret;

	ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;

	return 0;
}

B
Ben Widawsky 已提交
547
/**
548 549 550 551
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
552
 *
553 554
 * FIXME: split allocation into smaller pieces. For now we only ever do this
 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
B
Ben Widawsky 已提交
555
 * TODO: Do something with the size parameter
556
 */
B
Ben Widawsky 已提交
557 558 559
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
{
	const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
560
	const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
561
	int i, j, ret;
B
Ben Widawsky 已提交
562 563 564 565

	if (size % (1<<30))
		DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);

566 567 568 569
	/* 1. Do all our allocations for page directories and page tables. */
	ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
	if (ret)
		return ret;
570

B
Ben Widawsky 已提交
571
	/*
572
	 * 2. Create DMA mappings for the page directories and page tables.
B
Ben Widawsky 已提交
573 574
	 */
	for (i = 0; i < max_pdp; i++) {
575
		ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
576 577
		if (ret)
			goto bail;
B
Ben Widawsky 已提交
578 579

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
580
			ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
581 582
			if (ret)
				goto bail;
B
Ben Widawsky 已提交
583 584 585
		}
	}

586 587 588 589 590
	/*
	 * 3. Map all the page directory entires to point to the page tables
	 * we've allocated.
	 *
	 * For now, the PPGTT helper functions all require that the PDEs are
B
Ben Widawsky 已提交
591
	 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
592 593
	 * will never need to touch the PDEs again.
	 */
B
Ben Widawsky 已提交
594 595 596 597 598 599 600 601
	for (i = 0; i < max_pdp; i++) {
		gen8_ppgtt_pde_t *pd_vaddr;
		pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
						      I915_CACHE_LLC);
		}
602 603
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
B
Ben Widawsky 已提交
604 605 606
		kunmap_atomic(pd_vaddr);
	}

607 608 609 610 611
	ppgtt->switch_mm = gen8_mm_switch;
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.start = 0;
612
	ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
613

614
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
615

B
Ben Widawsky 已提交
616 617 618
	DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
			 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
	DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
619 620
			 ppgtt->num_pd_entries,
			 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
B
Ben Widawsky 已提交
621
	return 0;
B
Ben Widawsky 已提交
622

623 624 625
bail:
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
626 627 628
	return ret;
}

B
Ben Widawsky 已提交
629 630 631 632 633 634 635 636 637
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;
	gen6_gtt_pte_t __iomem *pd_addr;
	gen6_gtt_pte_t scratch_pte;
	uint32_t pd_entry;
	int pte, pde;

638
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684

	pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);

	seq_printf(m, "  VM %p (pd_offset %x-%x):\n", vm,
		   ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
	for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
		u32 expected;
		gen6_gtt_pte_t *pt_vaddr;
		dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
		pd_entry = readl(pd_addr + pde);
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

		pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
		for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
			unsigned long va =
				(pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

B
Ben Widawsky 已提交
685
static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
686
{
687
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
B
Ben Widawsky 已提交
688 689 690 691
	gen6_gtt_pte_t __iomem *pd_addr;
	uint32_t pd_entry;
	int i;

B
Ben Widawsky 已提交
692
	WARN_ON(ppgtt->pd_offset & 0x3f);
B
Ben Widawsky 已提交
693 694 695 696 697 698 699 700 701 702 703 704
	pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

		pt_addr = ppgtt->pt_dma_addr[i];
		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);
B
Ben Widawsky 已提交
705 706
}

707
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
708
{
709 710 711 712 713
	BUG_ON(ppgtt->pd_offset & 0x3f);

	return (ppgtt->pd_offset / 64) << 16;
}

714
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
715
			 struct intel_engine_cs *ring)
716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

739
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
740
			  struct intel_engine_cs *ring)
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

761 762 763 764 765 766 767
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

768 769 770
	return 0;
}

771
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
772
			  struct intel_engine_cs *ring)
773 774 775 776
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

777

778 779 780 781 782 783 784 785
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

786
static void gen8_ppgtt_enable(struct drm_device *dev)
787 788
{
	struct drm_i915_private *dev_priv = dev->dev_private;
789
	struct intel_engine_cs *ring;
790
	int j;
B
Ben Widawsky 已提交
791

792 793 794 795 796
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
797

798
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
799
{
800
	struct drm_i915_private *dev_priv = dev->dev_private;
801
	struct intel_engine_cs *ring;
802
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
803
	int i;
B
Ben Widawsky 已提交
804

805 806
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
807

808 809 810 811 812 813 814 815
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
816

817
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
818
		/* GFX_MODE is per-ring on gen7+ */
819 820
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
821
	}
822
}
B
Ben Widawsky 已提交
823

824
static void gen6_ppgtt_enable(struct drm_device *dev)
825
{
826
	struct drm_i915_private *dev_priv = dev->dev_private;
827
	uint32_t ecochk, gab_ctl, ecobits;
828

829 830 831
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
832

833 834 835 836 837 838 839
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
840 841
}

842
/* PPGTT support for Sandybdrige/Gen6 and later */
843
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
844 845
				   uint64_t start,
				   uint64_t length,
846
				   bool use_scratch)
847
{
848 849
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
850
	gen6_gtt_pte_t *pt_vaddr, scratch_pte;
851 852
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
853
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
854 855
	unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	unsigned last_pte, i;
856

857
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
858

859 860 861 862 863
	while (num_entries) {
		last_pte = first_pte + num_entries;
		if (last_pte > I915_PPGTT_PT_ENTRIES)
			last_pte = I915_PPGTT_PT_ENTRIES;

864
		pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
865

866 867
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
868 869 870

		kunmap_atomic(pt_vaddr);

871 872
		num_entries -= last_pte - first_pte;
		first_pte = 0;
873
		act_pt++;
874
	}
875 876
}

877
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
878
				      struct sg_table *pages,
879
				      uint64_t start,
880
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
881
{
882 883
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
884
	gen6_gtt_pte_t *pt_vaddr;
885
	unsigned first_entry = start >> PAGE_SHIFT;
886
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
887 888 889
	unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	struct sg_page_iter sg_iter;

890
	pt_vaddr = NULL;
891
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
892 893
		if (pt_vaddr == NULL)
			pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
894

895 896
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
897 898
				       cache_level, true, flags);

899 900
		if (++act_pte == I915_PPGTT_PT_ENTRIES) {
			kunmap_atomic(pt_vaddr);
901
			pt_vaddr = NULL;
902
			act_pt++;
903
			act_pte = 0;
D
Daniel Vetter 已提交
904 905
		}
	}
906 907
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
908 909
}

910
static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
911
{
912 913 914 915
	int i;

	if (ppgtt->pt_dma_addr) {
		for (i = 0; i < ppgtt->num_pd_entries; i++)
916
			pci_unmap_page(ppgtt->base.dev->pdev,
917 918 919
				       ppgtt->pt_dma_addr[i],
				       4096, PCI_DMA_BIDIRECTIONAL);
	}
920 921 922 923 924
}

static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
{
	int i;
925 926 927 928 929 930 931

	kfree(ppgtt->pt_dma_addr);
	for (i = 0; i < ppgtt->num_pd_entries; i++)
		__free_page(ppgtt->pt_pages[i]);
	kfree(ppgtt->pt_pages);
}

932 933 934 935 936 937 938 939 940 941 942
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	drm_mm_remove_node(&ppgtt->node);

	gen6_ppgtt_unmap_pages(ppgtt);
	gen6_ppgtt_free(ppgtt);
}

943
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
944
{
945
	struct drm_device *dev = ppgtt->base.dev;
946
	struct drm_i915_private *dev_priv = dev->dev_private;
947
	bool retried = false;
948
	int ret;
949

B
Ben Widawsky 已提交
950 951 952 953 954
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
955
alloc:
B
Ben Widawsky 已提交
956 957 958 959
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
960
						  DRM_MM_TOPDOWN);
961 962 963
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
964 965 966
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
967 968 969 970 971 972
		if (ret)
			return ret;

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
973 974 975

	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
976

977
	ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
978 979 980 981 982 983 984
	return ret;
}

static int gen6_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
{
	int i;

D
Daniel Vetter 已提交
985
	ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
986
				  GFP_KERNEL);
987 988

	if (!ppgtt->pt_pages)
989
		return -ENOMEM;
990 991 992

	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
		if (!ppgtt->pt_pages[i]) {
			gen6_ppgtt_free(ppgtt);
			return -ENOMEM;
		}
	}

	return 0;
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
	int ret;

	ret = gen6_ppgtt_allocate_page_directories(ppgtt);
	if (ret)
		return ret;

	ret = gen6_ppgtt_allocate_page_tables(ppgtt);
	if (ret) {
		drm_mm_remove_node(&ppgtt->node);
		return ret;
1014 1015
	}

D
Daniel Vetter 已提交
1016
	ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
B
Ben Widawsky 已提交
1017
				     GFP_KERNEL);
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
	if (!ppgtt->pt_dma_addr) {
		drm_mm_remove_node(&ppgtt->node);
		gen6_ppgtt_free(ppgtt);
		return -ENOMEM;
	}

	return 0;
}

static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	int i;
1031

B
Ben Widawsky 已提交
1032 1033
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;
D
Daniel Vetter 已提交
1034

B
Ben Widawsky 已提交
1035 1036
		pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
				       PCI_DMA_BIDIRECTIONAL);
1037

B
Ben Widawsky 已提交
1038
		if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1039 1040
			gen6_ppgtt_unmap_pages(ppgtt);
			return -EIO;
D
Daniel Vetter 已提交
1041
		}
1042

B
Ben Widawsky 已提交
1043
		ppgtt->pt_dma_addr[i] = pt_addr;
1044 1045
	}

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	return 0;
}

static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

	ret = gen6_ppgtt_setup_page_tables(ppgtt);
	if (ret) {
		gen6_ppgtt_free(ppgtt);
		return ret;
	}

	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1079
	ppgtt->base.total =  ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
B
Ben Widawsky 已提交
1080
	ppgtt->debug_dump = gen6_dump_ppgtt;
1081

B
Ben Widawsky 已提交
1082 1083
	ppgtt->pd_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
1084

1085
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1086

1087 1088 1089
	DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1090

1091 1092 1093 1094
	gen6_write_pdes(ppgtt);
	DRM_DEBUG("Adding PPGTT at offset %x\n",
		  ppgtt->pd_offset << 10);

1095
	return 0;
1096 1097
}

1098
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1099 1100 1101
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1102
	ppgtt->base.dev = dev;
1103
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1104

B
Ben Widawsky 已提交
1105
	if (INTEL_INFO(dev)->gen < 8)
1106
		return gen6_ppgtt_init(ppgtt);
1107
	else if (IS_GEN8(dev) || IS_GEN9(dev))
1108
		return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
B
Ben Widawsky 已提交
1109 1110
	else
		BUG();
1111 1112 1113 1114 1115
}
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1116

1117 1118
	ret = __hw_ppgtt_init(dev, ppgtt);
	if (ret == 0) {
B
Ben Widawsky 已提交
1119
		kref_init(&ppgtt->ref);
1120 1121
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1122
		i915_init_vm(dev_priv, &ppgtt->base);
1123
	}
1124 1125 1126 1127

	return ret;
}

1128 1129 1130 1131 1132 1133 1134
int i915_ppgtt_init_hw(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int i, ret = 0;

1135 1136 1137 1138 1139 1140
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1151
		MISSING_CASE(INTEL_INFO(dev)->gen);
1152 1153 1154

	if (ppgtt) {
		for_each_ring(ring, dev_priv, i) {
1155
			ret = ppgtt->switch_mm(ppgtt, ring);
1156 1157
			if (ret != 0)
				return ret;
1158
		}
1159
	}
1160 1161 1162

	return ret;
}
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1181 1182
	trace_i915_ppgtt_create(&ppgtt->base);

1183 1184 1185
	return ppgtt;
}

1186 1187 1188 1189 1190
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1191 1192
	trace_i915_ppgtt_release(&ppgtt->base);

1193 1194 1195 1196
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

1197 1198 1199
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

1200 1201 1202
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
1203

1204
static void
1205 1206 1207
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1208
{
1209 1210 1211 1212
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		flags |= PTE_READ_ONLY;

1213
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1214
				cache_level, flags);
1215 1216
}

1217
static void ppgtt_unbind_vma(struct i915_vma *vma)
1218
{
1219
	vma->vm->clear_range(vma->vm,
1220 1221
			     vma->node.start,
			     vma->obj->base.size,
1222
			     true);
1223 1224
}

1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1241 1242 1243 1244
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1245
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1246
		dev_priv->mm.interruptible = false;
1247
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1259
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1260 1261 1262
		dev_priv->mm.interruptible = interruptible;
}

1263 1264 1265
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1266
	struct intel_engine_cs *ring;
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
1277
					 "\tAddr: 0x%08lx\n"
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1315 1316
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1317
				       true);
1318 1319

	i915_ggtt_flush(dev_priv);
1320 1321
}

1322 1323 1324
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1325
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1326
	struct i915_address_space *vm;
1327

1328 1329
	i915_check_and_clear_faults(dev);

1330
	/* First fill our portion of the GTT with scratch pages */
1331
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1332 1333
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1334
				       true);
1335

1336
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1337 1338 1339 1340 1341
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1342
		i915_gem_clflush_object(obj, obj->pin_display);
1343 1344 1345
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
1346 1347 1348
		 *
		 * Bind is not expected to fail since this is only called on
		 * resume and assumption is all requirements exist already.
1349
		 */
1350
		vma->bound &= ~GLOBAL_BIND;
1351
		WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
1352 1353
	}

B
Ben Widawsky 已提交
1354

1355
	if (INTEL_INFO(dev)->gen >= 8) {
1356 1357 1358 1359 1360
		if (IS_CHERRYVIEW(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1361
		return;
1362
	}
B
Ben Widawsky 已提交
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372

	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		/* TODO: Perhaps it shouldn't be gen6 specific */
		if (i915_is_ggtt(vm)) {
			if (dev_priv->mm.aliasing_ppgtt)
				gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
			continue;
		}

		gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
1373 1374
	}

1375
	i915_ggtt_flush(dev_priv);
1376
}
1377

1378
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1379
{
1380
	if (obj->has_dma_mapping)
1381
		return 0;
1382 1383 1384 1385 1386 1387 1388

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1389 1390
}

B
Ben Widawsky 已提交
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1403
				     uint64_t start,
1404
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1405 1406
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1407
	unsigned first_entry = start >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1408 1409 1410 1411
	gen8_gtt_pte_t __iomem *gtt_entries =
		(gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
	int i = 0;
	struct sg_page_iter sg_iter;
1412
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1441 1442 1443 1444 1445 1446
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1447
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1448
				     struct sg_table *st,
1449
				     uint64_t start,
1450
				     enum i915_cache_level level, u32 flags)
1451
{
1452
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1453
	unsigned first_entry = start >> PAGE_SHIFT;
1454 1455
	gen6_gtt_pte_t __iomem *gtt_entries =
		(gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1456 1457
	int i = 0;
	struct sg_page_iter sg_iter;
1458
	dma_addr_t addr = 0;
1459

1460
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1461
		addr = sg_page_iter_dma_address(&sg_iter);
1462
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1463
		i++;
1464 1465 1466 1467 1468 1469 1470 1471
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1472 1473 1474 1475
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1476 1477 1478 1479 1480 1481 1482

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1483 1484
}

B
Ben Widawsky 已提交
1485
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1486 1487
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1488 1489 1490
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1491 1492
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1511
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1512 1513
				  uint64_t start,
				  uint64_t length,
1514
				  bool use_scratch)
1515
{
1516
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1517 1518
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1519 1520
	gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1521
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1522 1523 1524 1525 1526 1527 1528
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1529
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
1530

1531 1532 1533 1534 1535
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1536 1537 1538 1539

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1540
{
1541
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1542 1543 1544
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1545
	BUG_ON(!i915_is_ggtt(vma->vm));
1546
	intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
1547
	vma->bound = GLOBAL_BIND;
1548 1549
}

1550
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1551 1552
				  uint64_t start,
				  uint64_t length,
1553
				  bool unused)
1554
{
1555 1556
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1557 1558 1559
	intel_gtt_clear_range(first_entry, num_entries);
}

1560 1561 1562 1563
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1564

1565
	BUG_ON(!i915_is_ggtt(vma->vm));
1566
	vma->bound = 0;
1567 1568
	intel_gtt_clear_range(first, size);
}
1569

1570 1571 1572
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1573
{
1574
	struct drm_device *dev = vma->vm->dev;
1575
	struct drm_i915_private *dev_priv = dev->dev_private;
1576
	struct drm_i915_gem_object *obj = vma->obj;
1577

1578 1579 1580 1581
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		flags |= PTE_READ_ONLY;

1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1594
		if (!(vma->bound & GLOBAL_BIND) ||
1595
		    (cache_level != obj->cache_level)) {
1596
			vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
1597
						vma->node.start,
1598
						cache_level, flags);
1599
			vma->bound |= GLOBAL_BIND;
1600 1601
		}
	}
1602

1603
	if (dev_priv->mm.aliasing_ppgtt &&
1604
	    (!(vma->bound & LOCAL_BIND) ||
1605 1606 1607
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
1608
					    vma->ggtt_view.pages,
1609
					    vma->node.start,
1610
					    cache_level, flags);
1611
		vma->bound |= LOCAL_BIND;
1612
	}
1613 1614
}

1615
static void ggtt_unbind_vma(struct i915_vma *vma)
1616
{
1617
	struct drm_device *dev = vma->vm->dev;
1618
	struct drm_i915_private *dev_priv = dev->dev_private;
1619 1620
	struct drm_i915_gem_object *obj = vma->obj;

1621
	if (vma->bound & GLOBAL_BIND) {
1622 1623 1624
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
1625
				     true);
1626
		vma->bound &= ~GLOBAL_BIND;
1627
	}
1628

1629
	if (vma->bound & LOCAL_BIND) {
1630 1631
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
1632 1633
					 vma->node.start,
					 obj->base.size,
1634
					 true);
1635
		vma->bound &= ~LOCAL_BIND;
1636
	}
1637 1638 1639
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1640
{
B
Ben Widawsky 已提交
1641 1642 1643 1644 1645 1646
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1647 1648 1649 1650
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1651 1652

	undo_idling(dev_priv, interruptible);
1653
}
1654

1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
				  unsigned long *start,
				  unsigned long *end)
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
1671

D
Daniel Vetter 已提交
1672 1673 1674 1675
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
1676
{
1677 1678 1679 1680 1681 1682 1683 1684 1685
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
1686 1687
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
1688 1689 1690
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
1691
	int ret;
1692

1693 1694
	BUG_ON(mappable_end > end);

1695
	/* Subtract the guard page ... */
1696
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
1697
	if (!HAS_LLC(dev))
1698
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
1699

1700
	/* Mark any preallocated objects as occupied */
1701
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1702
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1703

B
Ben Widawsky 已提交
1704
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
1705 1706 1707
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
1708
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
1709 1710 1711 1712
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
1713
		vma->bound |= GLOBAL_BIND;
1714 1715
	}

1716 1717
	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;
1718

1719
	/* Clear any non-preallocated blocks */
1720
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
1721 1722
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
1723 1724
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
1725 1726 1727
	}

	/* And finally clear the reserved guard page */
1728
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
1729

1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret != 0)
			return ret;

		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

1744
	return 0;
1745 1746
}

1747 1748 1749 1750 1751
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

1752
	gtt_size = dev_priv->gtt.base.total;
1753
	mappable_size = dev_priv->gtt.mappable_end;
1754

1755
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
1756 1757
}

1758 1759 1760 1761 1762
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

1763 1764 1765 1766 1767 1768
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

1769 1770 1771 1772 1773 1774 1775
	if (drm_mm_initialized(&vm->mm)) {
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
1776

1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
1796 1797
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
1798 1799 1800 1801 1802 1803 1804

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1805 1806 1807 1808
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
1809
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1810
	__free_page(page);
1811 1812 1813 1814 1815 1816 1817 1818 1819
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

1820 1821 1822 1823 1824 1825
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
1826 1827 1828 1829 1830 1831 1832

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

1833 1834 1835
	return bdw_gmch_ctl << 20;
}

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

1847
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
1848 1849 1850 1851 1852 1853
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

1854 1855 1856 1857 1858 1859 1860
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
1891 1892 1893 1894
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1895
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
1896 1897 1898
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
1899
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
1900 1901
		(pci_resource_len(dev->pdev, 0) / 2);

1902
	dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
1918 1919 1920
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
1921
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
1950 1951 1952 1953 1954 1955
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2011 2012 2013 2014
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2015 2016 2017 2018 2019 2020
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2021

B
Ben Widawsky 已提交
2022
	*gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2023

2024 2025 2026 2027
	if (IS_CHERRYVIEW(dev))
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2028

B
Ben Widawsky 已提交
2029 2030
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2031 2032
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
2033 2034 2035 2036

	return ret;
}

2037 2038
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2039 2040 2041
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2042 2043
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2044
	unsigned int gtt_size;
2045 2046 2047
	u16 snb_gmch_ctl;
	int ret;

2048 2049 2050
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2051 2052
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2053
	 */
2054
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2055 2056 2057
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2058 2059 2060 2061 2062 2063
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2064
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2065

B
Ben Widawsky 已提交
2066 2067
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
	*gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
2068

B
Ben Widawsky 已提交
2069
	ret = ggtt_probe_common(dev, gtt_size);
2070

2071 2072
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2073

2074 2075 2076
	return ret;
}

2077
static void gen6_gmch_remove(struct i915_address_space *vm)
2078
{
2079 2080

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2081

2082 2083
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2084
}
2085 2086 2087

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2088 2089 2090
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2101
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2102 2103

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2104
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2105

2106 2107 2108
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2109 2110 2111
	return 0;
}

2112
static void i915_gmch_remove(struct i915_address_space *vm)
2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2124
		gtt->gtt_probe = i915_gmch_probe;
2125
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2126
	} else if (INTEL_INFO(dev)->gen < 8) {
2127
		gtt->gtt_probe = gen6_gmch_probe;
2128
		gtt->base.cleanup = gen6_gmch_remove;
2129
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2130
			gtt->base.pte_encode = iris_pte_encode;
2131
		else if (IS_HASWELL(dev))
2132
			gtt->base.pte_encode = hsw_pte_encode;
2133
		else if (IS_VALLEYVIEW(dev))
2134
			gtt->base.pte_encode = byt_pte_encode;
2135 2136
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2137
		else
2138
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2139 2140 2141
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2142 2143
	}

2144
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2145
			     &gtt->mappable_base, &gtt->mappable_end);
2146
	if (ret)
2147 2148
		return ret;

2149 2150
	gtt->base.dev = dev;

2151
	/* GMADR is the PCI mmio aperture into the global GTT. */
2152 2153
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
2154 2155
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2156 2157 2158 2159
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2160 2161 2162 2163 2164 2165 2166 2167
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2168 2169 2170

	return 0;
}
2171 2172

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2173 2174
					      struct i915_address_space *vm,
					      const struct i915_ggtt_view *view)
2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;
2185
	vma->ggtt_view = *view;
2186 2187

	switch (INTEL_INFO(vm->dev)->gen) {
2188
	case 9:
2189 2190 2191
	case 8:
	case 7:
	case 6:
2192 2193 2194 2195 2196 2197 2198
		if (i915_is_ggtt(vm)) {
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211
		break;
	case 5:
	case 4:
	case 3:
	case 2:
		BUG_ON(!i915_is_ggtt(vm));
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
		break;
	default:
		BUG();
	}

2212 2213
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2214
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2215 2216 2217 2218 2219

	return vma;
}

struct i915_vma *
2220 2221 2222
i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
				       struct i915_address_space *vm,
				       const struct i915_ggtt_view *view)
2223 2224 2225
{
	struct i915_vma *vma;

2226
	vma = i915_gem_obj_to_vma_view(obj, vm, view);
2227
	if (!vma)
2228
		vma = __i915_gem_vma_create(obj, vm, view);
2229 2230 2231

	return vma;
}
2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275

static inline
int i915_get_vma_pages(struct i915_vma *vma)
{
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
		DRM_ERROR("Failed to get pages for VMA view type %u!\n",
			  vma->ggtt_view.type);
		return -EINVAL;
	}

	return 0;
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
	int ret = i915_get_vma_pages(vma);

	if (ret)
		return ret;

	vma->bind_vma(vma, cache_level, flags);

	return 0;
}