i915_gem_gtt.c 52.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2010 Daniel Vetter
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include <linux/seq_file.h>
26 27
#include <drm/drmP.h>
#include <drm/i915_drm.h>
28 29 30 31
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"

32 33
#define GEN6_PPGTT_PD_ENTRIES 512
#define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
B
Ben Widawsky 已提交
34
typedef uint64_t gen8_gtt_pte_t;
B
Ben Widawsky 已提交
35
typedef gen8_gtt_pte_t gen8_ppgtt_pde_t;
36

37 38
/* PPGTT stuff */
#define GEN6_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0xff0))
39
#define HSW_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0x7f0))
40 41 42 43 44 45 46 47 48

#define GEN6_PDE_VALID			(1 << 0)
/* gen6+ has bit 11-4 for physical addr bit 39-32 */
#define GEN6_PDE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)

#define GEN6_PTE_VALID			(1 << 0)
#define GEN6_PTE_UNCACHED		(1 << 1)
#define HSW_PTE_UNCACHED		(0)
#define GEN6_PTE_CACHE_LLC		(2 << 1)
49
#define GEN7_PTE_CACHE_L3_LLC		(3 << 1)
50
#define GEN6_PTE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
51 52 53 54 55 56 57
#define HSW_PTE_ADDR_ENCODE(addr)	HSW_GTT_ADDR_ENCODE(addr)

/* Cacheability Control is a 4-bit value. The low three bits are stored in *
 * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
 */
#define HSW_CACHEABILITY_CONTROL(bits)	((((bits) & 0x7) << 1) | \
					 (((bits) & 0x8) << (11 - 3)))
58
#define HSW_WB_LLC_AGE3			HSW_CACHEABILITY_CONTROL(0x2)
59
#define HSW_WB_LLC_AGE0			HSW_CACHEABILITY_CONTROL(0x3)
60
#define HSW_WB_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0xb)
61
#define HSW_WB_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x8)
62
#define HSW_WT_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0x6)
63
#define HSW_WT_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x7)
64

65
#define GEN8_PTES_PER_PAGE		(PAGE_SIZE / sizeof(gen8_gtt_pte_t))
B
Ben Widawsky 已提交
66 67 68
#define GEN8_PDES_PER_PAGE		(PAGE_SIZE / sizeof(gen8_ppgtt_pde_t))
#define GEN8_LEGACY_PDPS		4

B
Ben Widawsky 已提交
69 70 71 72 73
#define PPAT_UNCACHED_INDEX		(_PAGE_PWT | _PAGE_PCD)
#define PPAT_CACHED_PDE_INDEX		0 /* WB LLC */
#define PPAT_CACHED_INDEX		_PAGE_PAT /* WB LLCeLLC */
#define PPAT_DISPLAY_ELLC_INDEX		_PAGE_PCD /* WT eLLC */

74 75 76 77
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);
78
static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt);
79

B
Ben Widawsky 已提交
80 81 82 83 84 85
static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
					     enum i915_cache_level level,
					     bool valid)
{
	gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
	pte |= addr;
B
Ben Widawsky 已提交
86 87 88 89
	if (level != I915_CACHE_NONE)
		pte |= PPAT_CACHED_INDEX;
	else
		pte |= PPAT_UNCACHED_INDEX;
B
Ben Widawsky 已提交
90 91 92
	return pte;
}

B
Ben Widawsky 已提交
93 94 95 96 97 98 99 100 101 102 103 104 105
static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
					     dma_addr_t addr,
					     enum i915_cache_level level)
{
	gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

106
static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
107 108
				     enum i915_cache_level level,
				     bool valid)
109
{
110
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
111
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
112 113

	switch (level) {
114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
		WARN_ON(1);
	}

	return pte;
}

static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
129 130
				     enum i915_cache_level level,
				     bool valid)
131
{
132
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
133 134 135 136 137
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
138 139 140 141 142
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
143
		pte |= GEN6_PTE_UNCACHED;
144 145
		break;
	default:
146
		WARN_ON(1);
147 148
	}

149 150 151
	return pte;
}

152 153 154
#define BYT_PTE_WRITEABLE		(1 << 1)
#define BYT_PTE_SNOOPED_BY_CPU_CACHES	(1 << 2)

155
static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
156 157
				     enum i915_cache_level level,
				     bool valid)
158
{
159
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
160 161 162 163 164 165 166 167 168 169 170 171 172
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	/* Mark the page as writeable.  Other platforms don't have a
	 * setting for read-only/writable, so this matches that behavior.
	 */
	pte |= BYT_PTE_WRITEABLE;

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

173
static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
174 175
				     enum i915_cache_level level,
				     bool valid)
176
{
177
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
178
	pte |= HSW_PTE_ADDR_ENCODE(addr);
179 180

	if (level != I915_CACHE_NONE)
181
		pte |= HSW_WB_LLC_AGE3;
182 183 184 185

	return pte;
}

186
static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
187 188
				      enum i915_cache_level level,
				      bool valid)
189
{
190
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
191 192
	pte |= HSW_PTE_ADDR_ENCODE(addr);

193 194 195 196
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
197
		pte |= HSW_WT_ELLC_LLC_AGE3;
198 199
		break;
	default:
200
		pte |= HSW_WB_ELLC_LLC_AGE3;
201 202
		break;
	}
203 204 205 206

	return pte;
}

207 208
/* Broadwell Page Directory Pointer Descriptors */
static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry,
209
			   uint64_t val, bool synchronous)
210
{
211
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
212 213 214 215
	int ret;

	BUG_ON(entry >= 4);

216 217 218 219 220 221
	if (synchronous) {
		I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32);
		I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val);
		return 0;
	}

222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
	intel_ring_emit(ring, (u32)(val >> 32));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
	intel_ring_emit(ring, (u32)(val));
	intel_ring_advance(ring);

	return 0;
}

237 238 239
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_ring_buffer *ring,
			  bool synchronous)
240
{
241
	int i, ret;
242 243 244 245 246 247

	/* bit of a hack to find the actual last used pd */
	int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;

	for (i = used_pd - 1; i >= 0; i--) {
		dma_addr_t addr = ppgtt->pd_dma_addr[i];
248 249 250
		ret = gen8_write_pdp(ring, i, addr, synchronous);
		if (ret)
			return ret;
251
	}
B
Ben Widawsky 已提交
252

253
	return 0;
254 255
}

256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
				   unsigned first_entry,
				   unsigned num_entries,
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr, scratch_pte;
	unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
	unsigned first_pte = first_entry % GEN8_PTES_PER_PAGE;
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
		struct page *page_table = &ppgtt->gen8_pt_pages[act_pt];

		last_pte = first_pte + num_entries;
		if (last_pte > GEN8_PTES_PER_PAGE)
			last_pte = GEN8_PTES_PER_PAGE;

		pt_vaddr = kmap_atomic(page_table);

		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;

		kunmap_atomic(pt_vaddr);

		num_entries -= last_pte - first_pte;
		first_pte = 0;
		act_pt++;
	}
}

291 292 293 294 295 296 297 298 299 300 301 302
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      unsigned first_entry,
				      enum i915_cache_level cache_level)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr;
	unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
	unsigned act_pte = first_entry % GEN8_PTES_PER_PAGE;
	struct sg_page_iter sg_iter;

303
	pt_vaddr = NULL;
304
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
305 306
		if (pt_vaddr == NULL)
			pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
307

308 309 310
		pt_vaddr[act_pte] =
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
311 312
		if (++act_pte == GEN8_PTES_PER_PAGE) {
			kunmap_atomic(pt_vaddr);
313
			pt_vaddr = NULL;
314 315 316 317
			act_pt++;
			act_pte = 0;
		}
	}
318 319
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
320 321
}

322 323 324 325 326 327 328 329 330 331 332 333 334
static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for (i = 0; i < ppgtt->num_pd_pages ; i++)
		kfree(ppgtt->gen8_pt_dma_addr[i]);

	__free_pages(ppgtt->gen8_pt_pages, get_order(ppgtt->num_pt_pages << PAGE_SHIFT));
	__free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
}

static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
{
335
	struct pci_dev *hwdev = ppgtt->base.dev->pdev;
336 337 338 339 340 341 342 343
	int i, j;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		/* TODO: In the future we'll support sparse mappings, so this
		 * will have to change. */
		if (!ppgtt->pd_dma_addr[i])
			continue;

344 345
		pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
			       PCI_DMA_BIDIRECTIONAL);
346 347 348 349

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			if (addr)
350 351
				pci_unmap_page(hwdev, addr, PAGE_SIZE,
					       PCI_DMA_BIDIRECTIONAL);
352 353 354 355
		}
	}
}

B
Ben Widawsky 已提交
356 357 358 359 360
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

361
	list_del(&vm->global_link);
362 363
	drm_mm_takedown(&vm->mm);

364 365
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
366 367 368
}

/**
369 370 371 372
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
373
 *
374 375
 * FIXME: split allocation into smaller pieces. For now we only ever do this
 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
B
Ben Widawsky 已提交
376
 * TODO: Do something with the size parameter
377
 */
B
Ben Widawsky 已提交
378 379 380 381 382
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
{
	struct page *pt_pages;
	const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
	const int num_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
383 384
	struct pci_dev *hwdev = ppgtt->base.dev->pdev;
	int i, j, ret;
B
Ben Widawsky 已提交
385 386 387 388

	if (size % (1<<30))
		DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);

389
	/* 1. Do all our allocations for page directories and page tables */
B
Ben Widawsky 已提交
390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
	ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
	if (!ppgtt->pd_pages)
		return -ENOMEM;

	pt_pages = alloc_pages(GFP_KERNEL, get_order(num_pt_pages << PAGE_SHIFT));
	if (!pt_pages) {
		__free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
		return -ENOMEM;
	}

	ppgtt->gen8_pt_pages = pt_pages;
	ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
	ppgtt->num_pt_pages = 1 << get_order(num_pt_pages << PAGE_SHIFT);
	ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
	BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);

406 407 408 409 410 411 412 413 414 415
	for (i = 0; i < max_pdp; i++) {
		ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
						     sizeof(dma_addr_t),
						     GFP_KERNEL);
		if (!ppgtt->gen8_pt_dma_addr[i]) {
			ret = -ENOMEM;
			goto bail;
		}
	}

B
Ben Widawsky 已提交
416
	/*
417 418
	 * 2. Create all the DMA mappings for the page directories and page
	 * tables
B
Ben Widawsky 已提交
419 420
	 */
	for (i = 0; i < max_pdp; i++) {
421
		dma_addr_t pd_addr, pt_addr;
B
Ben Widawsky 已提交
422

423 424 425 426 427 428
		/* Get the page directory mappings */
		pd_addr = pci_map_page(hwdev, &ppgtt->pd_pages[i], 0,
				       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
		ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
		if (ret)
			goto bail;
B
Ben Widawsky 已提交
429

430
		ppgtt->pd_dma_addr[i] = pd_addr;
B
Ben Widawsky 已提交
431

432
		/* And the page table mappings per page directory */
B
Ben Widawsky 已提交
433 434 435
		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			struct page *p = &pt_pages[i * GEN8_PDES_PER_PAGE + j];

436 437 438 439 440
			pt_addr = pci_map_page(hwdev, p, 0, PAGE_SIZE,
					       PCI_DMA_BIDIRECTIONAL);
			ret = pci_dma_mapping_error(hwdev, pt_addr);
			if (ret)
				goto bail;
B
Ben Widawsky 已提交
441

442
			ppgtt->gen8_pt_dma_addr[i][j] = pt_addr;
B
Ben Widawsky 已提交
443 444 445
		}
	}

446 447 448 449 450
	/*
	 * 3. Map all the page directory entires to point to the page tables
	 * we've allocated.
	 *
	 * For now, the PPGTT helper functions all require that the PDEs are
B
Ben Widawsky 已提交
451
	 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
452 453
	 * will never need to touch the PDEs again.
	 */
B
Ben Widawsky 已提交
454 455 456 457 458 459 460 461 462 463 464
	for (i = 0; i < max_pdp; i++) {
		gen8_ppgtt_pde_t *pd_vaddr;
		pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
						      I915_CACHE_LLC);
		}
		kunmap_atomic(pd_vaddr);
	}

465 466 467 468 469 470 471 472
	ppgtt->enable = gen8_ppgtt_enable;
	ppgtt->switch_mm = gen8_mm_switch;
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.start = 0;
	ppgtt->base.total = ppgtt->num_pt_pages * GEN8_PTES_PER_PAGE * PAGE_SIZE;

473 474 475 476
	ppgtt->base.clear_range(&ppgtt->base, 0,
				ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE,
				true);

B
Ben Widawsky 已提交
477 478 479 480 481 482
	DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
			 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
	DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
			 ppgtt->num_pt_pages,
			 (ppgtt->num_pt_pages - num_pt_pages) +
			 size % (1<<30));
B
Ben Widawsky 已提交
483
	return 0;
B
Ben Widawsky 已提交
484

485 486 487
bail:
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
488 489 490
	return ret;
}

B
Ben Widawsky 已提交
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;
	gen6_gtt_pte_t __iomem *pd_addr;
	gen6_gtt_pte_t scratch_pte;
	uint32_t pd_entry;
	int pte, pde;

	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);

	pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);

	seq_printf(m, "  VM %p (pd_offset %x-%x):\n", vm,
		   ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
	for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
		u32 expected;
		gen6_gtt_pte_t *pt_vaddr;
		dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
		pd_entry = readl(pd_addr + pde);
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

		pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
		for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
			unsigned long va =
				(pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

B
Ben Widawsky 已提交
547
static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
548
{
549
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
B
Ben Widawsky 已提交
550 551 552 553
	gen6_gtt_pte_t __iomem *pd_addr;
	uint32_t pd_entry;
	int i;

B
Ben Widawsky 已提交
554
	WARN_ON(ppgtt->pd_offset & 0x3f);
B
Ben Widawsky 已提交
555 556 557 558 559 560 561 562 563 564 565 566
	pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

		pt_addr = ppgtt->pt_dma_addr[i];
		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);
B
Ben Widawsky 已提交
567 568
}

569
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
570
{
571 572 573 574 575
	BUG_ON(ppgtt->pd_offset & 0x3f);

	return (ppgtt->pd_offset / 64) << 16;
}

576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
			 struct intel_ring_buffer *ring,
			 bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* If we're in reset, we can assume the GPU is sufficiently idle to
	 * manually frob these bits. Ideally we could use the ring functions,
	 * except our error handling makes it quite difficult (can't use
	 * intel_ring_begin, ring->flush, or intel_ring_advance)
	 *
	 * FIXME: We should try not to special case reset
	 */
	if (synchronous ||
	    i915_reset_in_progress(&dev_priv->gpu_error)) {
		WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
		POSTING_READ(RING_PP_DIR_BASE(ring));
		return 0;
	}

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_ring_buffer *ring,
			  bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* If we're in reset, we can assume the GPU is sufficiently idle to
	 * manually frob these bits. Ideally we could use the ring functions,
	 * except our error handling makes it quite difficult (can't use
	 * intel_ring_begin, ring->flush, or intel_ring_advance)
	 *
	 * FIXME: We should try not to special case reset
	 */
	if (synchronous ||
	    i915_reset_in_progress(&dev_priv->gpu_error)) {
		WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
		POSTING_READ(RING_PP_DIR_BASE(ring));
		return 0;
	}

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

661 662 663 664 665 666 667
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

668 669 670
	return 0;
}

671 672 673 674 675 676 677
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_ring_buffer *ring,
			  bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

678 679 680
	if (!synchronous)
		return 0;

681 682 683 684 685 686 687 688 689 690 691 692
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
693
	struct intel_ring_buffer *ring;
694
	int j, ret;
B
Ben Widawsky 已提交
695

696 697 698
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
699

700 701 702 703
		/* We promise to do a switch later with FULL PPGTT. If this is
		 * aliasing, this is the one and only switch we'll do */
		if (USES_FULL_PPGTT(dev))
			continue;
B
Ben Widawsky 已提交
704

705 706 707 708
		ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			goto err_out;
	}
B
Ben Widawsky 已提交
709

710
	return 0;
B
Ben Widawsky 已提交
711

712 713 714 715 716 717
err_out:
	for_each_ring(ring, dev_priv, j)
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
	return ret;
}
B
Ben Widawsky 已提交
718

719
static int gen7_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
720
{
721
	struct drm_device *dev = ppgtt->base.dev;
B
Ben Widawsky 已提交
722 723
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
724
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
725
	int i;
B
Ben Widawsky 已提交
726

727 728
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
729

730 731 732 733 734 735 736 737
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
738

739
	for_each_ring(ring, dev_priv, i) {
740
		int ret;
B
Ben Widawsky 已提交
741
		/* GFX_MODE is per-ring on gen7+ */
742 743
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
744 745 746 747 748 749

		/* We promise to do a switch later with FULL PPGTT. If this is
		 * aliasing, this is the one and only switch we'll do */
		if (USES_FULL_PPGTT(dev))
			continue;

750 751 752
		ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
753 754
	}

755 756
	return 0;
}
B
Ben Widawsky 已提交
757

758 759 760 761 762 763 764
static int gen6_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	uint32_t ecochk, gab_ctl, ecobits;
	int i;
765

766 767 768
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
769

770 771 772 773 774 775 776
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
777

778
	for_each_ring(ring, dev_priv, i) {
779 780 781
		int ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
782
	}
783

784
	return 0;
B
Ben Widawsky 已提交
785 786
}

787
/* PPGTT support for Sandybdrige/Gen6 and later */
788
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
789
				   unsigned first_entry,
790 791
				   unsigned num_entries,
				   bool use_scratch)
792
{
793 794
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
795
	gen6_gtt_pte_t *pt_vaddr, scratch_pte;
796
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
797 798
	unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	unsigned last_pte, i;
799

800
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
801

802 803 804 805 806
	while (num_entries) {
		last_pte = first_pte + num_entries;
		if (last_pte > I915_PPGTT_PT_ENTRIES)
			last_pte = I915_PPGTT_PT_ENTRIES;

807
		pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
808

809 810
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
811 812 813

		kunmap_atomic(pt_vaddr);

814 815
		num_entries -= last_pte - first_pte;
		first_pte = 0;
816
		act_pt++;
817
	}
818 819
}

820
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
821 822 823 824
				      struct sg_table *pages,
				      unsigned first_entry,
				      enum i915_cache_level cache_level)
{
825 826
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
827
	gen6_gtt_pte_t *pt_vaddr;
828
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
829 830 831
	unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	struct sg_page_iter sg_iter;

832
	pt_vaddr = NULL;
833
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
834 835
		if (pt_vaddr == NULL)
			pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
836

837 838 839
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
				       cache_level, true);
840 841
		if (++act_pte == I915_PPGTT_PT_ENTRIES) {
			kunmap_atomic(pt_vaddr);
842
			pt_vaddr = NULL;
843
			act_pt++;
844
			act_pte = 0;
D
Daniel Vetter 已提交
845 846
		}
	}
847 848
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
849 850
}

851
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
852
{
853 854
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
855 856
	int i;

857
	list_del(&vm->global_link);
858
	drm_mm_takedown(&ppgtt->base.mm);
B
Ben Widawsky 已提交
859
	drm_mm_remove_node(&ppgtt->node);
860

861 862
	if (ppgtt->pt_dma_addr) {
		for (i = 0; i < ppgtt->num_pd_entries; i++)
863
			pci_unmap_page(ppgtt->base.dev->pdev,
864 865 866 867 868 869 870 871 872 873 874 875
				       ppgtt->pt_dma_addr[i],
				       4096, PCI_DMA_BIDIRECTIONAL);
	}

	kfree(ppgtt->pt_dma_addr);
	for (i = 0; i < ppgtt->num_pd_entries; i++)
		__free_page(ppgtt->pt_pages[i]);
	kfree(ppgtt->pt_pages);
}

static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
{
B
Ben Widawsky 已提交
876 877
#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
#define GEN6_PD_SIZE (GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE)
878
	struct drm_device *dev = ppgtt->base.dev;
879
	struct drm_i915_private *dev_priv = dev->dev_private;
880
	bool retried = false;
B
Ben Widawsky 已提交
881
	int i, ret;
882

B
Ben Widawsky 已提交
883 884 885 886 887
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
888
alloc:
B
Ben Widawsky 已提交
889 890 891 892 893
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
						  DRM_MM_SEARCH_DEFAULT);
894 895 896
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
897
					       I915_CACHE_NONE, 0);
898 899 900 901 902 903
		if (ret)
			return ret;

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
904 905 906

	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
907

908
	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
909
	ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
910
	if (IS_GEN6(dev)) {
911
		ppgtt->enable = gen6_ppgtt_enable;
912
		ppgtt->switch_mm = gen6_mm_switch;
913 914 915
	} else if (IS_HASWELL(dev)) {
		ppgtt->enable = gen7_ppgtt_enable;
		ppgtt->switch_mm = hsw_mm_switch;
916
	} else if (IS_GEN7(dev)) {
917
		ppgtt->enable = gen7_ppgtt_enable;
918 919
		ppgtt->switch_mm = gen7_mm_switch;
	} else
920
		BUG();
921 922 923 924
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
925 926
	ppgtt->base.start = 0;
	ppgtt->base.total = GEN6_PPGTT_PD_ENTRIES * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
D
Daniel Vetter 已提交
927
	ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
928
				  GFP_KERNEL);
B
Ben Widawsky 已提交
929 930
	if (!ppgtt->pt_pages) {
		drm_mm_remove_node(&ppgtt->node);
931
		return -ENOMEM;
B
Ben Widawsky 已提交
932
	}
933 934 935 936 937 938 939

	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
		if (!ppgtt->pt_pages[i])
			goto err_pt_alloc;
	}

D
Daniel Vetter 已提交
940
	ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
B
Ben Widawsky 已提交
941 942 943
				     GFP_KERNEL);
	if (!ppgtt->pt_dma_addr)
		goto err_pt_alloc;
944

B
Ben Widawsky 已提交
945 946
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;
D
Daniel Vetter 已提交
947

B
Ben Widawsky 已提交
948 949
		pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
				       PCI_DMA_BIDIRECTIONAL);
950

B
Ben Widawsky 已提交
951 952 953
		if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
			ret = -EIO;
			goto err_pd_pin;
954

D
Daniel Vetter 已提交
955
		}
B
Ben Widawsky 已提交
956
		ppgtt->pt_dma_addr[i] = pt_addr;
957 958
	}

959
	ppgtt->base.clear_range(&ppgtt->base, 0,
960
				ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES, true);
B
Ben Widawsky 已提交
961
	ppgtt->debug_dump = gen6_dump_ppgtt;
962

B
Ben Widawsky 已提交
963 964 965 966 967
	DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
	ppgtt->pd_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983

	return 0;

err_pd_pin:
	if (ppgtt->pt_dma_addr) {
		for (i--; i >= 0; i--)
			pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
				       4096, PCI_DMA_BIDIRECTIONAL);
	}
err_pt_alloc:
	kfree(ppgtt->pt_dma_addr);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		if (ppgtt->pt_pages[i])
			__free_page(ppgtt->pt_pages[i]);
	}
	kfree(ppgtt->pt_pages);
B
Ben Widawsky 已提交
984
	drm_mm_remove_node(&ppgtt->node);
985 986 987 988

	return ret;
}

989
int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
990 991
{
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
992
	int ret = 0;
993

994
	ppgtt->base.dev = dev;
995

B
Ben Widawsky 已提交
996 997
	if (INTEL_INFO(dev)->gen < 8)
		ret = gen6_ppgtt_init(ppgtt);
998
	else if (IS_GEN8(dev))
B
Ben Widawsky 已提交
999
		ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
B
Ben Widawsky 已提交
1000 1001 1002
	else
		BUG();

B
Ben Widawsky 已提交
1003
	if (!ret) {
1004
		struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1005
		kref_init(&ppgtt->ref);
1006 1007
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1008 1009
		i915_init_vm(dev_priv, &ppgtt->base);
		if (INTEL_INFO(dev)->gen < 8) {
1010
			gen6_write_pdes(ppgtt);
1011 1012 1013
			DRM_DEBUG("Adding PPGTT at offset %x\n",
				  ppgtt->pd_offset << 10);
		}
1014
	}
1015 1016 1017 1018

	return ret;
}

1019
static void
1020 1021 1022
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1023
{
1024
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1025

1026
	WARN_ON(flags);
1027

1028
	vma->vm->insert_entries(vma->vm, vma->obj->pages, entry, cache_level);
1029 1030
}

1031
static void ppgtt_unbind_vma(struct i915_vma *vma)
1032
{
1033
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1034

1035 1036 1037 1038
	vma->vm->clear_range(vma->vm,
			     entry,
			     vma->obj->base.size >> PAGE_SHIFT,
			     true);
1039 1040
}

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1057 1058 1059 1060
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1061
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1062
		dev_priv->mm.interruptible = false;
1063
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1075
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1076 1077 1078
		dev_priv->mm.interruptible = interruptible;
}

1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
					 "\tAddr: 0x%08lx\\n"
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
				       dev_priv->gtt.base.start / PAGE_SIZE,
				       dev_priv->gtt.base.total / PAGE_SIZE,
				       false);
}

1126 1127 1128
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1129
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1130
	struct i915_address_space *vm;
1131

1132 1133
	i915_check_and_clear_faults(dev);

1134
	/* First fill our portion of the GTT with scratch pages */
1135 1136
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
				       dev_priv->gtt.base.start / PAGE_SIZE,
1137 1138
				       dev_priv->gtt.base.total / PAGE_SIZE,
				       true);
1139

1140
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1141 1142 1143 1144 1145
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1146
		i915_gem_clflush_object(obj, obj->pin_display);
1147 1148 1149 1150 1151 1152
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
		 */
		obj->has_global_gtt_mapping = 0;
		vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
1153 1154
	}

B
Ben Widawsky 已提交
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167

	if (INTEL_INFO(dev)->gen >= 8)
		return;

	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		/* TODO: Perhaps it shouldn't be gen6 specific */
		if (i915_is_ggtt(vm)) {
			if (dev_priv->mm.aliasing_ppgtt)
				gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
			continue;
		}

		gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
1168 1169
	}

1170
	i915_gem_chipset_flush(dev);
1171
}
1172

1173
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1174
{
1175
	if (obj->has_dma_mapping)
1176
		return 0;
1177 1178 1179 1180 1181 1182 1183

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1184 1185
}

B
Ben Widawsky 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
				     unsigned int first_entry,
				     enum i915_cache_level level)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
	gen8_gtt_pte_t __iomem *gtt_entries =
		(gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
	int i = 0;
	struct sg_page_iter sg_iter;
	dma_addr_t addr;

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1235 1236 1237 1238 1239 1240
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1241
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1242 1243 1244
				     struct sg_table *st,
				     unsigned int first_entry,
				     enum i915_cache_level level)
1245
{
1246
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1247 1248
	gen6_gtt_pte_t __iomem *gtt_entries =
		(gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1249 1250
	int i = 0;
	struct sg_page_iter sg_iter;
1251 1252
	dma_addr_t addr;

1253
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1254
		addr = sg_page_iter_dma_address(&sg_iter);
1255
		iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
1256
		i++;
1257 1258 1259 1260 1261 1262 1263 1264 1265
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
1266
		WARN_ON(readl(&gtt_entries[i-1]) !=
1267
			vm->pte_encode(addr, level, true));
1268 1269 1270 1271 1272 1273 1274

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1275 1276
}

B
Ben Widawsky 已提交
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
				  unsigned int first_entry,
				  unsigned int num_entries,
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
	gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1301
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1302
				  unsigned int first_entry,
1303 1304
				  unsigned int num_entries,
				  bool use_scratch)
1305
{
1306
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1307 1308
	gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1309
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1310 1311 1312 1313 1314 1315 1316
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1317 1318
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);

1319 1320 1321 1322 1323
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1324 1325 1326 1327

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1328
{
1329
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1330 1331 1332
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1333 1334 1335
	BUG_ON(!i915_is_ggtt(vma->vm));
	intel_gtt_insert_sg_entries(vma->obj->pages, entry, flags);
	vma->obj->has_global_gtt_mapping = 1;
1336 1337
}

1338
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1339
				  unsigned int first_entry,
1340 1341
				  unsigned int num_entries,
				  bool unused)
1342 1343 1344 1345
{
	intel_gtt_clear_range(first_entry, num_entries);
}

1346 1347 1348 1349
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1350

1351 1352 1353 1354
	BUG_ON(!i915_is_ggtt(vma->vm));
	vma->obj->has_global_gtt_mapping = 0;
	intel_gtt_clear_range(first, size);
}
1355

1356 1357 1358
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1359
{
1360
	struct drm_device *dev = vma->vm->dev;
1361
	struct drm_i915_private *dev_priv = dev->dev_private;
1362 1363
	struct drm_i915_gem_object *obj = vma->obj;
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1364

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
		if (!obj->has_global_gtt_mapping ||
		    (cache_level != obj->cache_level)) {
			vma->vm->insert_entries(vma->vm, obj->pages, entry,
						cache_level);
			obj->has_global_gtt_mapping = 1;
		}
	}
1384

1385 1386 1387 1388 1389 1390 1391 1392
	if (dev_priv->mm.aliasing_ppgtt &&
	    (!obj->has_aliasing_ppgtt_mapping ||
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
					    vma->obj->pages, entry, cache_level);
		vma->obj->has_aliasing_ppgtt_mapping = 1;
	}
1393 1394
}

1395
static void ggtt_unbind_vma(struct i915_vma *vma)
1396
{
1397
	struct drm_device *dev = vma->vm->dev;
1398
	struct drm_i915_private *dev_priv = dev->dev_private;
1399 1400 1401 1402 1403 1404 1405 1406 1407
	struct drm_i915_gem_object *obj = vma->obj;
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;

	if (obj->has_global_gtt_mapping) {
		vma->vm->clear_range(vma->vm, entry,
				     vma->obj->base.size >> PAGE_SHIFT,
				     true);
		obj->has_global_gtt_mapping = 0;
	}
1408

1409 1410 1411 1412 1413 1414 1415 1416
	if (obj->has_aliasing_ppgtt_mapping) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
					 entry,
					 obj->base.size >> PAGE_SHIFT,
					 true);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
1417 1418 1419
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1420
{
B
Ben Widawsky 已提交
1421 1422 1423 1424 1425 1426
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1427 1428 1429 1430
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1431 1432

	undo_idling(dev_priv, interruptible);
1433
}
1434

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
				  unsigned long *start,
				  unsigned long *end)
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
1451

1452 1453 1454 1455
void i915_gem_setup_global_gtt(struct drm_device *dev,
			       unsigned long start,
			       unsigned long mappable_end,
			       unsigned long end)
1456
{
1457 1458 1459 1460 1461 1462 1463 1464 1465
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
1466 1467
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
1468 1469 1470
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
1471

1472 1473
	BUG_ON(mappable_end > end);

1474
	/* Subtract the guard page ... */
1475
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
1476
	if (!HAS_LLC(dev))
1477
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
1478

1479
	/* Mark any preallocated objects as occupied */
1480
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1481
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1482
		int ret;
B
Ben Widawsky 已提交
1483
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
1484 1485 1486
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
1487
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
1488
		if (ret)
1489
			DRM_DEBUG_KMS("Reservation failed\n");
1490 1491 1492
		obj->has_global_gtt_mapping = 1;
	}

1493 1494
	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;
1495

1496
	/* Clear any non-preallocated blocks */
1497
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
1498
		const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
1499 1500
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
1501
		ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count, true);
1502 1503 1504
	}

	/* And finally clear the reserved guard page */
1505
	ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1, true);
1506 1507
}

1508 1509 1510 1511 1512
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

1513
	gtt_size = dev_priv->gtt.base.total;
1514
	mappable_size = dev_priv->gtt.mappable_end;
1515

1516
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
}

static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
1539 1540
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
1541 1542 1543 1544 1545 1546 1547

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1548 1549 1550 1551
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
1552
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1553 1554
	put_page(page);
	__free_page(page);
1555 1556 1557 1558 1559 1560 1561 1562 1563
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

1564 1565 1566 1567 1568 1569
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
B
Ben Widawsky 已提交
1570
	if (bdw_gmch_ctl > 4) {
1571
		WARN_ON(!i915.preliminary_hw_support);
B
Ben Widawsky 已提交
1572 1573 1574
		return 4<<20;
	}

1575 1576 1577
	return bdw_gmch_ctl << 20;
}

1578
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
1579 1580 1581 1582 1583 1584
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

1585 1586 1587 1588 1589 1590 1591
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

B
Ben Widawsky 已提交
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	phys_addr_t gtt_bus_addr;
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
	gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
		(pci_resource_len(dev->pdev, 0) / 2);

	dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv)
{
#define GEN8_PPAT_UC		(0<<0)
#define GEN8_PPAT_WC		(1<<0)
#define GEN8_PPAT_WT		(2<<0)
#define GEN8_PPAT_WB		(3<<0)
#define GEN8_PPAT_ELLC_OVERRIDE	(0<<2)
/* FIXME(BDW): Bspec is completely confused about cache control bits. */
#define GEN8_PPAT_LLC		(1<<2)
#define GEN8_PPAT_LLCELLC	(2<<2)
#define GEN8_PPAT_LLCeLLC	(3<<2)
#define GEN8_PPAT_AGE(x)	(x<<4)
#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

	*stolen = gen8_get_stolen_size(snb_gmch_ctl);

	gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
B
Ben Widawsky 已提交
1675
	*gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
1676

B
Ben Widawsky 已提交
1677 1678
	gen8_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1679 1680
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
1681 1682
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
1683 1684 1685 1686

	return ret;
}

1687 1688
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
1689 1690 1691
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
1692 1693
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1694
	unsigned int gtt_size;
1695 1696 1697
	u16 snb_gmch_ctl;
	int ret;

1698 1699 1700
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

1701 1702
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
1703
	 */
1704
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
1705 1706 1707
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
1708 1709 1710 1711 1712 1713
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

1714
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
1715

B
Ben Widawsky 已提交
1716 1717
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
	*gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
1718

B
Ben Widawsky 已提交
1719
	ret = ggtt_probe_common(dev, gtt_size);
1720

1721 1722
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
1723

1724 1725 1726
	return ret;
}

1727
static void gen6_gmch_remove(struct i915_address_space *vm)
1728
{
1729 1730

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
1731 1732

	drm_mm_takedown(&vm->mm);
1733 1734
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
1735
}
1736 1737 1738

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
1739 1740 1741
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

1752
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
1753 1754

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
1755
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
1756

1757 1758 1759
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

1760 1761 1762
	return 0;
}

1763
static void i915_gmch_remove(struct i915_address_space *vm)
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
1775
		gtt->gtt_probe = i915_gmch_probe;
1776
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
1777
	} else if (INTEL_INFO(dev)->gen < 8) {
1778
		gtt->gtt_probe = gen6_gmch_probe;
1779
		gtt->base.cleanup = gen6_gmch_remove;
1780
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
1781
			gtt->base.pte_encode = iris_pte_encode;
1782
		else if (IS_HASWELL(dev))
1783
			gtt->base.pte_encode = hsw_pte_encode;
1784
		else if (IS_VALLEYVIEW(dev))
1785
			gtt->base.pte_encode = byt_pte_encode;
1786 1787
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
1788
		else
1789
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
1790 1791 1792
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
1793 1794
	}

1795
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
1796
			     &gtt->mappable_base, &gtt->mappable_end);
1797
	if (ret)
1798 1799
		return ret;

1800 1801
	gtt->base.dev = dev;

1802
	/* GMADR is the PCI mmio aperture into the global GTT. */
1803 1804
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
1805 1806
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
1807 1808 1809

	return 0;
}
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
					      struct i915_address_space *vm)
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

	switch (INTEL_INFO(vm->dev)->gen) {
	case 8:
	case 7:
	case 6:
1828 1829 1830 1831 1832 1833 1834
		if (i915_is_ggtt(vm)) {
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
		break;
	case 5:
	case 4:
	case 3:
	case 2:
		BUG_ON(!i915_is_ggtt(vm));
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
		break;
	default:
		BUG();
	}

	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm);

	return vma;
}