i915_gem_gtt.c 105.2 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

L
Laura Abbott 已提交
34 35
#include <asm/set_memory.h>

36 37
#include <drm/drmP.h>
#include <drm/i915_drm.h>
38

39
#include "i915_drv.h"
40
#include "i915_vgpu.h"
41 42
#include "i915_trace.h"
#include "intel_drv.h"
43
#include "intel_frontbuffer.h"
44

45 46
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
83 84 85
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

108 109 110
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

135 136
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
137
{
138 139
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
140
	bool has_full_48bit_ppgtt;
141

142 143 144
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
145

146
	if (intel_vgpu_active(dev_priv)) {
147
		/* GVT-g has no support for 32bit ppgtt */
148
		has_full_ppgtt = false;
149
		has_full_48bit_ppgtt = intel_vgpu_has_full_48bit_ppgtt(dev_priv);
150
	}
151

152 153 154
	if (!has_aliasing_ppgtt)
		return 0;

155 156 157 158
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
159
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
160 161 162 163 164
		return 0;

	if (enable_ppgtt == 1)
		return 1;

165
	if (enable_ppgtt == 2 && has_full_ppgtt)
166 167
		return 2;

168 169 170
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

171
	/* Disable ppgtt on SNB if VT-d is on. */
172
	if (IS_GEN6(dev_priv) && intel_vtd_active()) {
173
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
174
		return 0;
175 176
	}

177
	/* Early VLV doesn't have this */
178
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
179 180 181 182
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

183
	if (INTEL_GEN(dev_priv) >= 8 && i915_modparams.enable_execlists) {
184 185 186 187 188 189 190 191
		if (has_full_48bit_ppgtt)
			return 3;

		if (has_full_ppgtt)
			return 2;
	}

	return has_aliasing_ppgtt ? 1 : 0;
192 193
}

194 195 196
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
197
{
198 199 200
	u32 pte_flags;
	int ret;

201 202 203 204 205 206
	if (!(vma->flags & I915_VMA_LOCAL_BIND)) {
		ret = vma->vm->allocate_va_range(vma->vm, vma->node.start,
						 vma->size);
		if (ret)
			return ret;
	}
207 208

	/* Currently applicable only to VLV */
209
	pte_flags = 0;
210 211 212
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

213
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
214 215

	return 0;
216 217 218 219
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
220
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
221
}
222

223 224 225 226 227 228
static int ppgtt_set_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->pages);

	vma->pages = vma->obj->mm.pages;

229 230
	vma->page_sizes = vma->obj->mm.page_sizes;

231 232 233 234 235 236 237 238 239 240 241 242
	return 0;
}

static void clear_pages(struct i915_vma *vma)
{
	GEM_BUG_ON(!vma->pages);

	if (vma->pages != vma->obj->mm.pages) {
		sg_free_table(vma->pages);
		kfree(vma->pages);
	}
	vma->pages = NULL;
243 244

	memset(&vma->page_sizes, 0, sizeof(vma->page_sizes));
245 246
}

247
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
248
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
249
{
250
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
251
	pte |= addr;
252 253 254

	switch (level) {
	case I915_CACHE_NONE:
255
		pte |= PPAT_UNCACHED;
256 257
		break;
	case I915_CACHE_WT:
258
		pte |= PPAT_DISPLAY_ELLC;
259 260
		break;
	default:
261
		pte |= PPAT_CACHED;
262 263 264
		break;
	}

B
Ben Widawsky 已提交
265 266 267
	return pte;
}

268 269
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
270
{
271
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
272 273
	pde |= addr;
	if (level != I915_CACHE_NONE)
274
		pde |= PPAT_CACHED_PDE;
B
Ben Widawsky 已提交
275
	else
276
		pde |= PPAT_UNCACHED;
B
Ben Widawsky 已提交
277 278 279
	return pde;
}

280 281 282
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

283 284
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
285
				 u32 unused)
286
{
287
	gen6_pte_t pte = GEN6_PTE_VALID;
288
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
289 290

	switch (level) {
291 292 293 294 295 296 297 298
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
299
		MISSING_CASE(level);
300 301 302 303 304
	}

	return pte;
}

305 306
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
307
				 u32 unused)
308
{
309
	gen6_pte_t pte = GEN6_PTE_VALID;
310 311 312 313 314
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
315 316 317 318 319
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
320
		pte |= GEN6_PTE_UNCACHED;
321 322
		break;
	default:
323
		MISSING_CASE(level);
324 325
	}

326 327 328
	return pte;
}

329 330
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
331
				 u32 flags)
332
{
333
	gen6_pte_t pte = GEN6_PTE_VALID;
334 335
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

336 337
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
338 339 340 341 342 343 344

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

345 346
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
347
				 u32 unused)
348
{
349
	gen6_pte_t pte = GEN6_PTE_VALID;
350
	pte |= HSW_PTE_ADDR_ENCODE(addr);
351 352

	if (level != I915_CACHE_NONE)
353
		pte |= HSW_WB_LLC_AGE3;
354 355 356 357

	return pte;
}

358 359
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
360
				  u32 unused)
361
{
362
	gen6_pte_t pte = GEN6_PTE_VALID;
363 364
	pte |= HSW_PTE_ADDR_ENCODE(addr);

365 366 367 368
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
369
		pte |= HSW_WT_ELLC_LLC_AGE3;
370 371
		break;
	default:
372
		pte |= HSW_WB_ELLC_LLC_AGE3;
373 374
		break;
	}
375 376 377 378

	return pte;
}

379
static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
380
{
381
	struct pagevec *pvec = &vm->free_pages;
382

383 384
	if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
		i915_gem_shrink_all(vm->i915);
385

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

	if (!vm->pt_kmap_wc)
		return alloc_page(gfp);

	/* A placeholder for a specific mutex to guard the WC stash */
	lockdep_assert_held(&vm->i915->drm.struct_mutex);

	/* Look in our global stash of WC pages... */
	pvec = &vm->i915->mm.wc_stash;
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

	/* Otherwise batch allocate pages to amoritize cost of set_pages_wc. */
	do {
		struct page *page;
403

404 405 406 407 408 409 410 411
		page = alloc_page(gfp);
		if (unlikely(!page))
			break;

		pvec->pages[pvec->nr++] = page;
	} while (pagevec_space(pvec));

	if (unlikely(!pvec->nr))
412 413
		return NULL;

414
	set_pages_array_wc(pvec->pages, pvec->nr);
415

416
	return pvec->pages[--pvec->nr];
417 418
}

419 420
static void vm_free_pages_release(struct i915_address_space *vm,
				  bool immediate)
421
{
422 423 424
	struct pagevec *pvec = &vm->free_pages;

	GEM_BUG_ON(!pagevec_count(pvec));
425

426 427 428 429 430 431
	if (vm->pt_kmap_wc) {
		struct pagevec *stash = &vm->i915->mm.wc_stash;

		/* When we use WC, first fill up the global stash and then
		 * only if full immediately free the overflow.
		 */
432

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
		lockdep_assert_held(&vm->i915->drm.struct_mutex);
		if (pagevec_space(stash)) {
			do {
				stash->pages[stash->nr++] =
					pvec->pages[--pvec->nr];
				if (!pvec->nr)
					return;
			} while (pagevec_space(stash));

			/* As we have made some room in the VM's free_pages,
			 * we can wait for it to fill again. Unless we are
			 * inside i915_address_space_fini() and must
			 * immediately release the pages!
			 */
			if (!immediate)
				return;
		}

		set_pages_array_wb(pvec->pages, pvec->nr);
	}

	__pagevec_release(pvec);
455 456 457 458 459
}

static void vm_free_page(struct i915_address_space *vm, struct page *page)
{
	if (!pagevec_add(&vm->free_pages, page))
460
		vm_free_pages_release(vm, false);
461
}
462

463 464 465 466 467 468 469
static int __setup_page_dma(struct i915_address_space *vm,
			    struct i915_page_dma *p,
			    gfp_t gfp)
{
	p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
	if (unlikely(!p->page))
		return -ENOMEM;
470

471 472 473 474 475
	p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
		vm_free_page(vm, p->page);
		return -ENOMEM;
476
	}
477 478

	return 0;
479 480
}

481
static int setup_page_dma(struct i915_address_space *vm,
482
			  struct i915_page_dma *p)
483
{
484
	return __setup_page_dma(vm, p, I915_GFP_DMA);
485 486
}

487
static void cleanup_page_dma(struct i915_address_space *vm,
488
			     struct i915_page_dma *p)
489
{
490 491
	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	vm_free_page(vm, p->page);
492 493
}

494
#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
495

496 497 498 499
#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
500

501 502 503
static void fill_page_dma(struct i915_address_space *vm,
			  struct i915_page_dma *p,
			  const u64 val)
504
{
505
	u64 * const vaddr = kmap_atomic(p->page);
506

507
	memset64(vaddr, val, PAGE_SIZE / sizeof(val));
508

509
	kunmap_atomic(vaddr);
510 511
}

512 513 514
static void fill_page_dma_32(struct i915_address_space *vm,
			     struct i915_page_dma *p,
			     const u32 v)
515
{
516
	fill_page_dma(vm, p, (u64)v << 32 | v);
517 518
}

519
static int
520
setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
521
{
522
	struct page *page = NULL;
523
	dma_addr_t addr;
524
	int order;
525

526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
	/*
	 * In order to utilize 64K pages for an object with a size < 2M, we will
	 * need to support a 64K scratch page, given that every 16th entry for a
	 * page-table operating in 64K mode must point to a properly aligned 64K
	 * region, including any PTEs which happen to point to scratch.
	 *
	 * This is only relevant for the 48b PPGTT where we support
	 * huge-gtt-pages, see also i915_vma_insert().
	 *
	 * TODO: we should really consider write-protecting the scratch-page and
	 * sharing between ppgtt
	 */
	if (i915_vm_is_48bit(vm) &&
	    HAS_PAGE_SIZES(vm->i915, I915_GTT_PAGE_SIZE_64K)) {
		order = get_order(I915_GTT_PAGE_SIZE_64K);
541
		page = alloc_pages(gfp | __GFP_ZERO | __GFP_NOWARN, order);
542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
		if (page) {
			addr = dma_map_page(vm->dma, page, 0,
					    I915_GTT_PAGE_SIZE_64K,
					    PCI_DMA_BIDIRECTIONAL);
			if (unlikely(dma_mapping_error(vm->dma, addr))) {
				__free_pages(page, order);
				page = NULL;
			}

			if (!IS_ALIGNED(addr, I915_GTT_PAGE_SIZE_64K)) {
				dma_unmap_page(vm->dma, addr,
					       I915_GTT_PAGE_SIZE_64K,
					       PCI_DMA_BIDIRECTIONAL);
				__free_pages(page, order);
				page = NULL;
			}
		}
	}
560

561 562 563 564 565 566 567 568 569 570 571 572
	if (!page) {
		order = 0;
		page = alloc_page(gfp | __GFP_ZERO);
		if (unlikely(!page))
			return -ENOMEM;

		addr = dma_map_page(vm->dma, page, 0, PAGE_SIZE,
				    PCI_DMA_BIDIRECTIONAL);
		if (unlikely(dma_mapping_error(vm->dma, addr))) {
			__free_page(page);
			return -ENOMEM;
		}
573 574 575 576
	}

	vm->scratch_page.page = page;
	vm->scratch_page.daddr = addr;
577 578
	vm->scratch_page.order = order;

579
	return 0;
580 581
}

582
static void cleanup_scratch_page(struct i915_address_space *vm)
583
{
584 585
	struct i915_page_dma *p = &vm->scratch_page;

586 587 588
	dma_unmap_page(vm->dma, p->daddr, BIT(p->order) << PAGE_SHIFT,
		       PCI_DMA_BIDIRECTIONAL);
	__free_pages(p->page, p->order);
589 590
}

591
static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
592
{
593
	struct i915_page_table *pt;
594

595 596
	pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pt))
597 598
		return ERR_PTR(-ENOMEM);

599 600 601 602
	if (unlikely(setup_px(vm, pt))) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}
603

604
	pt->used_ptes = 0;
605 606 607
	return pt;
}

608
static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
609
{
610
	cleanup_px(vm, pt);
611 612 613 614 615 616
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
617 618
	fill_px(vm, pt,
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
619 620 621 622 623
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
624 625
	fill32_px(vm, pt,
		  vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
626 627
}

628
static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
629
{
630
	struct i915_page_directory *pd;
631

632 633
	pd = kzalloc(sizeof(*pd), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pd))
634 635
		return ERR_PTR(-ENOMEM);

636 637 638 639
	if (unlikely(setup_px(vm, pd))) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}
640

641
	pd->used_pdes = 0;
642 643 644
	return pd;
}

645
static void free_pd(struct i915_address_space *vm,
646
		    struct i915_page_directory *pd)
647
{
648 649
	cleanup_px(vm, pd);
	kfree(pd);
650 651 652 653 654
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
655
	unsigned int i;
656

657 658 659 660
	fill_px(vm, pd,
		gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
	for (i = 0; i < I915_PDES; i++)
		pd->page_table[i] = vm->scratch_pt;
661 662
}

663
static int __pdp_init(struct i915_address_space *vm,
664 665
		      struct i915_page_directory_pointer *pdp)
{
666
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
667
	unsigned int i;
668

669
	pdp->page_directory = kmalloc_array(pdpes, sizeof(*pdp->page_directory),
670 671
					    GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pdp->page_directory))
672 673
		return -ENOMEM;

674 675 676
	for (i = 0; i < pdpes; i++)
		pdp->page_directory[i] = vm->scratch_pd;

677 678 679 680 681 682 683 684 685
	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

686 687 688 689 690
static inline bool use_4lvl(const struct i915_address_space *vm)
{
	return i915_vm_is_48bit(vm);
}

691 692
static struct i915_page_directory_pointer *
alloc_pdp(struct i915_address_space *vm)
693 694 695 696
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

697
	WARN_ON(!use_4lvl(vm));
698 699 700 701 702

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

703
	ret = __pdp_init(vm, pdp);
704 705 706
	if (ret)
		goto fail_bitmap;

707
	ret = setup_px(vm, pdp);
708 709 710 711 712 713 714 715 716 717 718 719 720
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

721
static void free_pdp(struct i915_address_space *vm,
722 723 724
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
725 726 727 728 729 730

	if (!use_4lvl(vm))
		return;

	cleanup_px(vm, pdp);
	kfree(pdp);
731 732
}

733 734 735 736 737 738 739
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

740
	fill_px(vm, pdp, scratch_pdpe);
741 742 743 744 745
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
746
	unsigned int i;
747

748 749 750 751
	fill_px(vm, pml4,
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC));
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++)
		pml4->pdps[i] = vm->scratch_pdp;
752 753
}

754
/* Broadwell Page Directory Pointer Descriptors */
755
static int gen8_write_pdp(struct drm_i915_gem_request *req,
756 757
			  unsigned entry,
			  dma_addr_t addr)
758
{
759
	struct intel_engine_cs *engine = req->engine;
760
	u32 *cs;
761 762 763

	BUG_ON(entry >= 4);

764 765 766
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
767

768 769 770 771 772 773 774
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
775 776 777 778

	return 0;
}

779 780
static int gen8_mm_switch_3lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
781
{
782
	int i, ret;
783

784
	for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
785 786
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

787
		ret = gen8_write_pdp(req, i, pd_daddr);
788 789
		if (ret)
			return ret;
790
	}
B
Ben Widawsky 已提交
791

792
	return 0;
793 794
}

795 796
static int gen8_mm_switch_4lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
797 798 799 800
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

801 802 803 804 805 806 807
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
808
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
809 810
}

811 812 813 814
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
815
				struct i915_page_table *pt,
816
				u64 start, u64 length)
817
{
818
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
819 820
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
821 822 823
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
824

825
	GEM_BUG_ON(num_entries > pt->used_ptes);
M
Mika Kuoppala 已提交
826

827 828 829
	pt->used_ptes -= num_entries;
	if (!pt->used_ptes)
		return true;
830

831
	vaddr = kmap_atomic_px(pt);
M
Mika Kuoppala 已提交
832
	while (pte < pte_end)
833
		vaddr[pte++] = scratch_pte;
834
	kunmap_atomic(vaddr);
835 836

	return false;
837
}
838

839 840 841 842 843 844 845 846 847 848 849 850 851 852
static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       struct i915_page_table *pt,
			       unsigned int pde)
{
	gen8_pde_t *vaddr;

	pd->page_table[pde] = pt;

	vaddr = kmap_atomic_px(pd);
	vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

853
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
854
				struct i915_page_directory *pd,
855
				u64 start, u64 length)
856 857
{
	struct i915_page_table *pt;
858
	u32 pde;
859 860

	gen8_for_each_pde(pt, pd, start, length, pde) {
861 862
		GEM_BUG_ON(pt == vm->scratch_pt);

863 864
		if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
			continue;
865

866
		gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
867
		GEM_BUG_ON(!pd->used_pdes);
868
		pd->used_pdes--;
869 870

		free_pt(vm, pt);
871 872
	}

873 874
	return !pd->used_pdes;
}
875

876 877 878 879 880 881 882 883
static void gen8_ppgtt_set_pdpe(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				struct i915_page_directory *pd,
				unsigned int pdpe)
{
	gen8_ppgtt_pdpe_t *vaddr;

	pdp->page_directory[pdpe] = pd;
884
	if (!use_4lvl(vm))
885 886 887 888 889
		return;

	vaddr = kmap_atomic_px(pdp);
	vaddr[pdpe] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
890
}
891

892 893 894 895
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
896
				 struct i915_page_directory_pointer *pdp,
897
				 u64 start, u64 length)
898 899
{
	struct i915_page_directory *pd;
900
	unsigned int pdpe;
901

902
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
903 904
		GEM_BUG_ON(pd == vm->scratch_pd);

905 906
		if (!gen8_ppgtt_clear_pd(vm, pd, start, length))
			continue;
907

908
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
909
		GEM_BUG_ON(!pdp->used_pdpes);
910
		pdp->used_pdpes--;
911

912 913
		free_pd(vm, pd);
	}
914

915
	return !pdp->used_pdpes;
916
}
917

918 919 920 921 922 923
static void gen8_ppgtt_clear_3lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
{
	gen8_ppgtt_clear_pdp(vm, &i915_vm_to_ppgtt(vm)->pdp, start, length);
}

924 925 926 927 928 929 930 931 932 933 934 935 936
static void gen8_ppgtt_set_pml4e(struct i915_pml4 *pml4,
				 struct i915_page_directory_pointer *pdp,
				 unsigned int pml4e)
{
	gen8_ppgtt_pml4e_t *vaddr;

	pml4->pdps[pml4e] = pdp;

	vaddr = kmap_atomic_px(pml4);
	vaddr[pml4e] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

937 938 939 940
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
941 942
static void gen8_ppgtt_clear_4lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
943
{
944 945
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
946
	struct i915_page_directory_pointer *pdp;
947
	unsigned int pml4e;
948

949
	GEM_BUG_ON(!use_4lvl(vm));
950

951
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
952 953
		GEM_BUG_ON(pdp == vm->scratch_pdp);

954 955
		if (!gen8_ppgtt_clear_pdp(vm, pdp, start, length))
			continue;
956

957 958 959
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);

		free_pdp(vm, pdp);
960 961 962
	}
}

963 964 965 966 967
struct sgt_dma {
	struct scatterlist *sg;
	dma_addr_t dma, max;
};

968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984
struct gen8_insert_pte {
	u16 pml4e;
	u16 pdpe;
	u16 pde;
	u16 pte;
};

static __always_inline struct gen8_insert_pte gen8_insert_pte(u64 start)
{
	return (struct gen8_insert_pte) {
		 gen8_pml4e_index(start),
		 gen8_pdpe_index(start),
		 gen8_pde_index(start),
		 gen8_pte_index(start),
	};
}

985 986
static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
987
			      struct i915_page_directory_pointer *pdp,
988
			      struct sgt_dma *iter,
989
			      struct gen8_insert_pte *idx,
990 991
			      enum i915_cache_level cache_level)
{
992 993 994 995
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
996

997
	GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
998 999
	pd = pdp->page_directory[idx->pdpe];
	vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
1000
	do {
1001 1002
		vaddr[idx->pte] = pte_encode | iter->dma;

1003 1004 1005 1006 1007 1008 1009
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
1010

1011 1012
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
1013
		}
1014

1015 1016 1017 1018 1019 1020
		if (++idx->pte == GEN8_PTES) {
			idx->pte = 0;

			if (++idx->pde == I915_PDES) {
				idx->pde = 0;

1021
				/* Limited by sg length for 3lvl */
1022 1023
				if (++idx->pdpe == GEN8_PML4ES_PER_PML4) {
					idx->pdpe = 0;
1024
					ret = true;
1025
					break;
1026 1027
				}

1028
				GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
1029
				pd = pdp->page_directory[idx->pdpe];
1030
			}
1031

1032
			kunmap_atomic(vaddr);
1033
			vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
1034
		}
1035
	} while (1);
1036
	kunmap_atomic(vaddr);
1037

1038
	return ret;
1039 1040
}

1041
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
1042
				   struct i915_vma *vma,
1043 1044
				   enum i915_cache_level cache_level,
				   u32 unused)
1045
{
1046
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1047
	struct sgt_dma iter = {
1048
		.sg = vma->pages->sgl,
1049 1050 1051
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
1052
	struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
1053

1054 1055
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter, &idx,
				      cache_level);
1056 1057

	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
1058
}
1059

1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
static void gen8_ppgtt_insert_huge_entries(struct i915_vma *vma,
					   struct i915_page_directory_pointer **pdps,
					   struct sgt_dma *iter,
					   enum i915_cache_level cache_level)
{
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	u64 start = vma->node.start;
	dma_addr_t rem = iter->sg->length;

	do {
		struct gen8_insert_pte idx = gen8_insert_pte(start);
		struct i915_page_directory_pointer *pdp = pdps[idx.pml4e];
		struct i915_page_directory *pd = pdp->page_directory[idx.pdpe];
		unsigned int page_size;
1074
		bool maybe_64K = false;
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
		gen8_pte_t encode = pte_encode;
		gen8_pte_t *vaddr;
		u16 index, max;

		if (vma->page_sizes.sg & I915_GTT_PAGE_SIZE_2M &&
		    IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_2M) &&
		    rem >= I915_GTT_PAGE_SIZE_2M && !idx.pte) {
			index = idx.pde;
			max = I915_PDES;
			page_size = I915_GTT_PAGE_SIZE_2M;

			encode |= GEN8_PDE_PS_2M;

			vaddr = kmap_atomic_px(pd);
		} else {
			struct i915_page_table *pt = pd->page_table[idx.pde];

			index = idx.pte;
			max = GEN8_PTES;
			page_size = I915_GTT_PAGE_SIZE;

1096 1097 1098 1099 1100 1101 1102
			if (!index &&
			    vma->page_sizes.sg & I915_GTT_PAGE_SIZE_64K &&
			    IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
			    (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
			     rem >= (max - index) << PAGE_SHIFT))
				maybe_64K = true;

1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
			vaddr = kmap_atomic_px(pt);
		}

		do {
			GEM_BUG_ON(iter->sg->length < page_size);
			vaddr[index++] = encode | iter->dma;

			start += page_size;
			iter->dma += page_size;
			rem -= page_size;
			if (iter->dma >= iter->max) {
				iter->sg = __sg_next(iter->sg);
				if (!iter->sg)
					break;

				rem = iter->sg->length;
				iter->dma = sg_dma_address(iter->sg);
				iter->max = iter->dma + rem;

1122 1123 1124 1125 1126 1127
				if (maybe_64K && index < max &&
				    !(IS_ALIGNED(iter->dma, I915_GTT_PAGE_SIZE_64K) &&
				      (IS_ALIGNED(rem, I915_GTT_PAGE_SIZE_64K) ||
				       rem >= (max - index) << PAGE_SHIFT)))
					maybe_64K = false;

1128 1129 1130 1131 1132 1133
				if (unlikely(!IS_ALIGNED(iter->dma, page_size)))
					break;
			}
		} while (rem >= page_size && index < max);

		kunmap_atomic(vaddr);
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149

		/*
		 * Is it safe to mark the 2M block as 64K? -- Either we have
		 * filled whole page-table with 64K entries, or filled part of
		 * it and have reached the end of the sg table and we have
		 * enough padding.
		 */
		if (maybe_64K &&
		    (index == max ||
		     (i915_vm_has_scratch_64K(vma->vm) &&
		      !iter->sg && IS_ALIGNED(vma->node.start +
					      vma->node.size,
					      I915_GTT_PAGE_SIZE_2M)))) {
			vaddr = kmap_atomic_px(pd);
			vaddr[idx.pde] |= GEN8_PDE_IPS_64K;
			kunmap_atomic(vaddr);
1150
			page_size = I915_GTT_PAGE_SIZE_64K;
1151
		}
1152 1153

		vma->page_sizes.gtt |= page_size;
1154 1155 1156
	} while (iter->sg);
}

1157
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
1158
				   struct i915_vma *vma,
1159 1160 1161 1162 1163
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct sgt_dma iter = {
1164
		.sg = vma->pages->sgl,
1165 1166 1167 1168
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
1169

1170 1171 1172 1173 1174 1175 1176 1177
	if (vma->page_sizes.sg > I915_GTT_PAGE_SIZE) {
		gen8_ppgtt_insert_huge_entries(vma, pdps, &iter, cache_level);
	} else {
		struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);

		while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++],
						     &iter, &idx, cache_level))
			GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
1178 1179

		vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
1180
	}
1181 1182
}

1183
static void gen8_free_page_tables(struct i915_address_space *vm,
1184
				  struct i915_page_directory *pd)
1185 1186 1187
{
	int i;

1188
	if (!px_page(pd))
1189 1190
		return;

1191 1192 1193
	for (i = 0; i < I915_PDES; i++) {
		if (pd->page_table[i] != vm->scratch_pt)
			free_pt(vm, pd->page_table[i]);
1194
	}
B
Ben Widawsky 已提交
1195 1196
}

1197 1198
static int gen8_init_scratch(struct i915_address_space *vm)
{
1199
	int ret;
1200

1201
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1202 1203
	if (ret)
		return ret;
1204

1205
	vm->scratch_pt = alloc_pt(vm);
1206
	if (IS_ERR(vm->scratch_pt)) {
1207 1208
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
1209 1210
	}

1211
	vm->scratch_pd = alloc_pd(vm);
1212
	if (IS_ERR(vm->scratch_pd)) {
1213 1214
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
1215 1216
	}

1217
	if (use_4lvl(vm)) {
1218
		vm->scratch_pdp = alloc_pdp(vm);
1219
		if (IS_ERR(vm->scratch_pdp)) {
1220 1221
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
1222 1223 1224
		}
	}

1225 1226
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
1227
	if (use_4lvl(vm))
1228
		gen8_initialize_pdp(vm, vm->scratch_pdp);
1229 1230

	return 0;
1231 1232

free_pd:
1233
	free_pd(vm, vm->scratch_pd);
1234
free_pt:
1235
	free_pt(vm, vm->scratch_pt);
1236
free_scratch_page:
1237
	cleanup_scratch_page(vm);
1238 1239

	return ret;
1240 1241
}

1242 1243
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
1244 1245
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1246 1247 1248
	enum vgt_g2v_type msg;
	int i;

1249 1250
	if (use_4lvl(vm)) {
		const u64 daddr = px_dma(&ppgtt->pml4);
1251

1252 1253
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1254 1255 1256 1257

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
1258
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
1259
			const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
1260

1261 1262
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1274 1275
static void gen8_free_scratch(struct i915_address_space *vm)
{
1276
	if (use_4lvl(vm))
1277 1278 1279 1280
		free_pdp(vm, vm->scratch_pdp);
	free_pd(vm, vm->scratch_pd);
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1281 1282
}

1283
static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
1284
				    struct i915_page_directory_pointer *pdp)
1285
{
1286
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
1287 1288
	int i;

1289
	for (i = 0; i < pdpes; i++) {
1290
		if (pdp->page_directory[i] == vm->scratch_pd)
1291 1292
			continue;

1293 1294
		gen8_free_page_tables(vm, pdp->page_directory[i]);
		free_pd(vm, pdp->page_directory[i]);
1295
	}
1296

1297
	free_pdp(vm, pdp);
1298 1299 1300 1301 1302 1303
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

1304 1305
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++) {
		if (ppgtt->pml4.pdps[i] == ppgtt->base.scratch_pdp)
1306 1307
			continue;

1308
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
1309 1310
	}

1311
	cleanup_px(&ppgtt->base, &ppgtt->pml4);
1312 1313 1314 1315
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1316
	struct drm_i915_private *dev_priv = vm->i915;
1317
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1318

1319
	if (intel_vgpu_active(dev_priv))
1320 1321
		gen8_ppgtt_notify_vgt(ppgtt, false);

1322
	if (use_4lvl(vm))
1323
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1324 1325
	else
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
1326

1327
	gen8_free_scratch(vm);
1328 1329
}

1330 1331 1332
static int gen8_ppgtt_alloc_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       u64 start, u64 length)
1333
{
1334
	struct i915_page_table *pt;
1335
	u64 from = start;
1336
	unsigned int pde;
1337

1338
	gen8_for_each_pde(pt, pd, start, length, pde) {
1339 1340
		int count = gen8_pte_count(start, length);

1341
		if (pt == vm->scratch_pt) {
1342 1343 1344
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind;
1345

1346 1347
			if (count < GEN8_PTES)
				gen8_initialize_pt(vm, pt);
1348 1349 1350

			gen8_ppgtt_set_pde(vm, pd, pt, pde);
			pd->used_pdes++;
1351
			GEM_BUG_ON(pd->used_pdes > I915_PDES);
1352
		}
1353

1354
		pt->used_ptes += count;
1355
	}
1356
	return 0;
1357

1358 1359
unwind:
	gen8_ppgtt_clear_pd(vm, pd, from, start - from);
B
Ben Widawsky 已提交
1360
	return -ENOMEM;
1361 1362
}

1363 1364 1365
static int gen8_ppgtt_alloc_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				u64 start, u64 length)
1366
{
1367
	struct i915_page_directory *pd;
1368 1369
	u64 from = start;
	unsigned int pdpe;
1370 1371
	int ret;

1372
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1373 1374 1375 1376
		if (pd == vm->scratch_pd) {
			pd = alloc_pd(vm);
			if (IS_ERR(pd))
				goto unwind;
1377

1378
			gen8_initialize_pd(vm, pd);
1379
			gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
1380
			pdp->used_pdpes++;
1381
			GEM_BUG_ON(pdp->used_pdpes > i915_pdpes_per_pdp(vm));
1382 1383

			mark_tlbs_dirty(i915_vm_to_ppgtt(vm));
1384 1385 1386
		}

		ret = gen8_ppgtt_alloc_pd(vm, pd, start, length);
1387 1388
		if (unlikely(ret))
			goto unwind_pd;
1389
	}
1390

B
Ben Widawsky 已提交
1391
	return 0;
1392

1393 1394 1395 1396 1397 1398 1399
unwind_pd:
	if (!pd->used_pdes) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		GEM_BUG_ON(!pdp->used_pdpes);
		pdp->used_pdpes--;
		free_pd(vm, pd);
	}
1400 1401 1402
unwind:
	gen8_ppgtt_clear_pdp(vm, pdp, from, start - from);
	return -ENOMEM;
1403 1404
}

1405 1406
static int gen8_ppgtt_alloc_3lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
1407
{
1408 1409 1410
	return gen8_ppgtt_alloc_pdp(vm,
				    &i915_vm_to_ppgtt(vm)->pdp, start, length);
}
1411

1412 1413 1414 1415 1416 1417 1418 1419 1420
static int gen8_ppgtt_alloc_4lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
	struct i915_page_directory_pointer *pdp;
	u64 from = start;
	u32 pml4e;
	int ret;
1421

1422
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1423 1424 1425 1426
		if (pml4->pdps[pml4e] == vm->scratch_pdp) {
			pdp = alloc_pdp(vm);
			if (IS_ERR(pdp))
				goto unwind;
1427

1428 1429 1430
			gen8_initialize_pdp(vm, pdp);
			gen8_ppgtt_set_pml4e(pml4, pdp, pml4e);
		}
1431

1432
		ret = gen8_ppgtt_alloc_pdp(vm, pdp, start, length);
1433 1434
		if (unlikely(ret))
			goto unwind_pdp;
1435 1436 1437 1438
	}

	return 0;

1439 1440 1441 1442 1443
unwind_pdp:
	if (!pdp->used_pdpes) {
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
		free_pdp(vm, pdp);
	}
1444 1445 1446
unwind:
	gen8_ppgtt_clear_4lvl(vm, from, start - from);
	return -ENOMEM;
1447 1448
}

1449 1450
static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
1451
			  u64 start, u64 length,
1452 1453 1454
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
1455
	struct i915_address_space *vm = &ppgtt->base;
1456
	struct i915_page_directory *pd;
1457
	u32 pdpe;
1458

1459
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1460
		struct i915_page_table *pt;
1461 1462 1463
		u64 pd_len = length;
		u64 pd_start = start;
		u32 pde;
1464

1465
		if (pdp->page_directory[pdpe] == ppgtt->base.scratch_pd)
1466 1467 1468
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1469
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1470
			u32 pte;
1471 1472
			gen8_pte_t *pt_vaddr;

1473
			if (pd->page_table[pde] == ppgtt->base.scratch_pt)
1474 1475
				continue;

1476
			pt_vaddr = kmap_atomic_px(pt);
1477
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
1478 1479 1480
				u64 va = (pdpe << GEN8_PDPE_SHIFT |
					  pde << GEN8_PDE_SHIFT |
					  pte << GEN8_PTE_SHIFT);
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1507 1508
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1509
	u64 start = 0, length = ppgtt->base.total;
1510

1511
	if (use_4lvl(vm)) {
1512
		u64 pml4e;
1513 1514 1515
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1516
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1517
			if (pml4->pdps[pml4e] == ppgtt->base.scratch_pdp)
1518 1519 1520
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
1521
			gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
1522
		}
1523 1524
	} else {
		gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
1525 1526 1527
	}
}

1528
static int gen8_preallocate_top_level_pdp(struct i915_hw_ppgtt *ppgtt)
1529
{
1530 1531 1532 1533 1534 1535
	struct i915_address_space *vm = &ppgtt->base;
	struct i915_page_directory_pointer *pdp = &ppgtt->pdp;
	struct i915_page_directory *pd;
	u64 start = 0, length = ppgtt->base.total;
	u64 from = start;
	unsigned int pdpe;
1536

1537 1538 1539 1540
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		pd = alloc_pd(vm);
		if (IS_ERR(pd))
			goto unwind;
1541

1542 1543 1544 1545
		gen8_initialize_pd(vm, pd);
		gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
		pdp->used_pdpes++;
	}
1546

1547 1548
	pdp->used_pdpes++; /* never remove */
	return 0;
1549

1550 1551 1552 1553 1554 1555 1556 1557
unwind:
	start -= from;
	gen8_for_each_pdpe(pd, pdp, from, start, pdpe) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		free_pd(vm, pd);
	}
	pdp->used_pdpes = 0;
	return -ENOMEM;
1558 1559
}

1560
/*
1561 1562 1563 1564
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1565
 *
1566
 */
1567
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1568
{
1569 1570
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1571
	int ret;
1572

1573 1574 1575 1576
	ppgtt->base.total = USES_FULL_48BIT_PPGTT(dev_priv) ?
		1ULL << 48 :
		1ULL << 32;

1577 1578 1579 1580 1581 1582
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
		ppgtt->base.pt_kmap_wc = true;

1583 1584 1585 1586 1587 1588
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret) {
		ppgtt->base.total = 0;
		return ret;
	}

1589
	if (use_4lvl(vm)) {
1590
		ret = setup_px(&ppgtt->base, &ppgtt->pml4);
1591 1592
		if (ret)
			goto free_scratch;
1593

1594 1595
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1596
		ppgtt->switch_mm = gen8_mm_switch_4lvl;
1597
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_4lvl;
1598
		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1599
		ppgtt->base.clear_range = gen8_ppgtt_clear_4lvl;
1600
	} else {
1601
		ret = __pdp_init(&ppgtt->base, &ppgtt->pdp);
1602 1603 1604
		if (ret)
			goto free_scratch;

1605
		if (intel_vgpu_active(dev_priv)) {
1606 1607 1608
			ret = gen8_preallocate_top_level_pdp(ppgtt);
			if (ret) {
				__pdp_fini(&ppgtt->pdp);
1609
				goto free_scratch;
1610
			}
1611
		}
1612

1613
		ppgtt->switch_mm = gen8_mm_switch_3lvl;
1614
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_3lvl;
1615
		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1616
		ppgtt->base.clear_range = gen8_ppgtt_clear_3lvl;
1617
	}
1618

1619
	if (intel_vgpu_active(dev_priv))
1620 1621
		gen8_ppgtt_notify_vgt(ppgtt, true);

1622 1623 1624
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1625 1626
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
1627 1628
	ppgtt->debug_dump = gen8_dump_ppgtt;

1629
	return 0;
1630 1631 1632 1633

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1634 1635
}

B
Ben Widawsky 已提交
1636 1637 1638
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1639
	struct i915_page_table *unused;
1640
	gen6_pte_t scratch_pte;
1641 1642
	u32 pd_entry, pte, pde;
	u32 start = 0, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1643

1644
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1645
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1646

1647
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1648
		u32 expected;
1649
		gen6_pte_t *pt_vaddr;
1650
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1651
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1652 1653 1654 1655 1656 1657 1658 1659 1660
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1661
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
1662

1663
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1664
			unsigned long va =
1665
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1684
		kunmap_atomic(pt_vaddr);
B
Ben Widawsky 已提交
1685 1686 1687
	}
}

1688
/* Write pde (index) from the page directory @pd to the page table @pt */
C
Chris Wilson 已提交
1689 1690 1691
static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
				  const unsigned int pde,
				  const struct i915_page_table *pt)
B
Ben Widawsky 已提交
1692
{
1693
	/* Caller needs to make sure the write completes if necessary */
C
Chris Wilson 已提交
1694 1695
	writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
		       ppgtt->pd_addr + pde);
1696
}
B
Ben Widawsky 已提交
1697

1698 1699
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
C
Chris Wilson 已提交
1700
static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
1701
				  u32 start, u32 length)
1702
{
1703
	struct i915_page_table *pt;
C
Chris Wilson 已提交
1704
	unsigned int pde;
1705

C
Chris Wilson 已提交
1706 1707
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
		gen6_write_pde(ppgtt, pde, pt);
1708

C
Chris Wilson 已提交
1709
	mark_tlbs_dirty(ppgtt);
1710
	wmb();
B
Ben Widawsky 已提交
1711 1712
}

1713
static inline u32 get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1714
{
1715 1716
	GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
	return ppgtt->pd.base.ggtt_offset << 10;
1717 1718
}

1719
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1720
			 struct drm_i915_gem_request *req)
1721
{
1722
	struct intel_engine_cs *engine = req->engine;
1723
	u32 *cs;
1724 1725

	/* NB: TLBs must be flushed and invalidated before a switch */
1726 1727 1728
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1729

1730 1731 1732 1733 1734 1735 1736
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1737 1738 1739 1740

	return 0;
}

1741
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1742
			  struct drm_i915_gem_request *req)
1743
{
1744
	struct intel_engine_cs *engine = req->engine;
1745
	u32 *cs;
1746 1747

	/* NB: TLBs must be flushed and invalidated before a switch */
1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1759 1760 1761 1762

	return 0;
}

1763
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1764
			  struct drm_i915_gem_request *req)
1765
{
1766
	struct intel_engine_cs *engine = req->engine;
1767
	struct drm_i915_private *dev_priv = req->i915;
1768

1769 1770
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1771 1772 1773
	return 0;
}

1774
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1775
{
1776
	struct intel_engine_cs *engine;
1777
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1778

1779
	for_each_engine(engine, dev_priv, id) {
1780 1781
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1782
		I915_WRITE(RING_MODE_GEN7(engine),
1783
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1784 1785
	}
}
B
Ben Widawsky 已提交
1786

1787
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1788
{
1789
	struct intel_engine_cs *engine;
1790
	u32 ecochk, ecobits;
1791
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1792

1793 1794
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1795

1796
	ecochk = I915_READ(GAM_ECOCHK);
1797
	if (IS_HASWELL(dev_priv)) {
1798 1799 1800 1801 1802 1803
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1804

1805
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1806
		/* GFX_MODE is per-ring on gen7+ */
1807
		I915_WRITE(RING_MODE_GEN7(engine),
1808
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1809
	}
1810
}
B
Ben Widawsky 已提交
1811

1812
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1813
{
1814
	u32 ecochk, gab_ctl, ecobits;
1815

1816 1817 1818
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1819

1820 1821 1822 1823 1824 1825 1826
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1827 1828
}

1829
/* PPGTT support for Sandybdrige/Gen6 and later */
1830
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1831
				   u64 start, u64 length)
1832
{
1833
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1834 1835 1836 1837 1838 1839
	unsigned int first_entry = start >> PAGE_SHIFT;
	unsigned int pde = first_entry / GEN6_PTES;
	unsigned int pte = first_entry % GEN6_PTES;
	unsigned int num_entries = length >> PAGE_SHIFT;
	gen6_pte_t scratch_pte =
		vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
1840

1841
	while (num_entries) {
1842 1843 1844
		struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
		unsigned int end = min(pte + num_entries, GEN6_PTES);
		gen6_pte_t *vaddr;
1845

1846
		num_entries -= end - pte;
1847

1848 1849 1850 1851 1852
		/* Note that the hw doesn't support removing PDE on the fly
		 * (they are cached inside the context with no means to
		 * invalidate the cache), so we can only reset the PTE
		 * entries back to scratch.
		 */
1853

1854 1855 1856 1857 1858
		vaddr = kmap_atomic_px(pt);
		do {
			vaddr[pte++] = scratch_pte;
		} while (pte < end);
		kunmap_atomic(vaddr);
1859

1860
		pte = 0;
1861
	}
1862 1863
}

1864
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
1865
				      struct i915_vma *vma,
1866 1867
				      enum i915_cache_level cache_level,
				      u32 flags)
D
Daniel Vetter 已提交
1868
{
1869
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1870
	unsigned first_entry = vma->node.start >> PAGE_SHIFT;
1871 1872
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1873 1874 1875 1876
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
	struct sgt_dma iter;
	gen6_pte_t *vaddr;

1877
	vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1878
	iter.sg = vma->pages->sgl;
1879 1880 1881 1882
	iter.dma = sg_dma_address(iter.sg);
	iter.max = iter.dma + iter.sg->length;
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1883

1884 1885 1886 1887 1888
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1889

1890 1891 1892
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1893

1894
		if (++act_pte == GEN6_PTES) {
1895 1896
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
1897
			act_pte = 0;
D
Daniel Vetter 已提交
1898
		}
1899
	} while (1);
1900
	kunmap_atomic(vaddr);
1901 1902

	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;
D
Daniel Vetter 已提交
1903 1904
}

1905
static int gen6_alloc_va_range(struct i915_address_space *vm,
1906
			       u64 start, u64 length)
1907
{
1908
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1909
	struct i915_page_table *pt;
1910 1911 1912
	u64 from = start;
	unsigned int pde;
	bool flush = false;
1913

1914
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1915 1916 1917 1918
		if (pt == vm->scratch_pt) {
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind_out;
1919

1920 1921 1922 1923
			gen6_initialize_pt(vm, pt);
			ppgtt->pd.page_table[pde] = pt;
			gen6_write_pde(ppgtt, pde, pt);
			flush = true;
1924 1925 1926
		}
	}

1927 1928 1929
	if (flush) {
		mark_tlbs_dirty(ppgtt);
		wmb();
1930 1931 1932
	}

	return 0;
1933 1934

unwind_out:
1935 1936
	gen6_ppgtt_clear_range(vm, from, start);
	return -ENOMEM;
1937 1938
}

1939 1940
static int gen6_init_scratch(struct i915_address_space *vm)
{
1941
	int ret;
1942

1943
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1944 1945
	if (ret)
		return ret;
1946

1947
	vm->scratch_pt = alloc_pt(vm);
1948
	if (IS_ERR(vm->scratch_pt)) {
1949
		cleanup_scratch_page(vm);
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
1960 1961
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1962 1963
}

1964
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1965
{
1966
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1967
	struct i915_page_directory *pd = &ppgtt->pd;
1968
	struct i915_page_table *pt;
1969
	u32 pde;
1970

1971 1972
	drm_mm_remove_node(&ppgtt->node);

1973
	gen6_for_all_pdes(pt, pd, pde)
1974
		if (pt != vm->scratch_pt)
1975
			free_pt(vm, pt);
1976

1977
	gen6_free_scratch(vm);
1978 1979
}

1980
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1981
{
1982
	struct i915_address_space *vm = &ppgtt->base;
1983
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1984
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1985
	int ret;
1986

B
Ben Widawsky 已提交
1987 1988 1989 1990
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
1991
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
1992

1993 1994 1995
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
1996

1997 1998 1999 2000 2001
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
2002
	if (ret)
2003 2004
		goto err_out;

2005
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2006
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2007

2008 2009 2010 2011 2012 2013
	ppgtt->pd.base.ggtt_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);

	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);

2014
	return 0;
2015 2016

err_out:
2017
	gen6_free_scratch(vm);
2018
	return ret;
2019 2020 2021 2022
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2023
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2024
}
2025

2026
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2027
				  u64 start, u64 length)
2028
{
2029
	struct i915_page_table *unused;
2030
	u32 pde;
2031

2032
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2033
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2034 2035
}

2036
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2037
{
2038
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2039
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2040 2041
	int ret;

2042
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2043
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2044
		ppgtt->switch_mm = gen6_mm_switch;
2045
	else if (IS_HASWELL(dev_priv))
2046
		ppgtt->switch_mm = hsw_mm_switch;
2047
	else if (IS_GEN7(dev_priv))
2048
		ppgtt->switch_mm = gen7_mm_switch;
2049
	else
2050 2051 2052 2053 2054 2055
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2056
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
2057

2058
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
C
Chris Wilson 已提交
2059
	gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
2060

2061 2062 2063 2064 2065 2066
	ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
	if (ret) {
		gen6_ppgtt_cleanup(&ppgtt->base);
		return ret;
	}

2067 2068 2069 2070
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2071 2072
	ppgtt->base.set_pages = ppgtt_set_pages;
	ppgtt->base.clear_pages = clear_pages;
2073 2074 2075
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->debug_dump = gen6_dump_ppgtt;

2076
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2077 2078
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2079

2080 2081
	DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
			 ppgtt->pd.base.ggtt_offset << 10);
2082

2083
	return 0;
2084 2085
}

2086 2087
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2088
{
2089
	ppgtt->base.i915 = dev_priv;
2090
	ppgtt->base.dma = &dev_priv->drm.pdev->dev;
2091

2092
	if (INTEL_INFO(dev_priv)->gen < 8)
2093
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2094
	else
2095
		return gen8_ppgtt_init(ppgtt);
2096
}
2097

2098
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2099 2100
				    struct drm_i915_private *dev_priv,
				    const char *name)
2101
{
C
Chris Wilson 已提交
2102
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2103

2104
	drm_mm_init(&vm->mm, 0, vm->total);
2105 2106
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

2107 2108
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2109
	INIT_LIST_HEAD(&vm->unbound_list);
2110

2111
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
2112
	pagevec_init(&vm->free_pages, false);
2113 2114
}

2115 2116
static void i915_address_space_fini(struct i915_address_space *vm)
{
2117
	if (pagevec_count(&vm->free_pages))
2118
		vm_free_pages_release(vm, true);
2119

2120 2121 2122 2123 2124
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2125
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2126 2127 2128 2129 2130
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
2131
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk,cfl,cnl */
2132
	if (IS_BROADWELL(dev_priv))
2133
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2134
	else if (IS_CHERRYVIEW(dev_priv))
2135
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2136
	else if (IS_GEN9_BC(dev_priv) || IS_GEN10(dev_priv))
2137
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2138
	else if (IS_GEN9_LP(dev_priv))
2139
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156

	/*
	 * To support 64K PTEs we need to first enable the use of the
	 * Intermediate-Page-Size(IPS) bit of the PDE field via some magical
	 * mmio, otherwise the page-walker will simply ignore the IPS bit. This
	 * shouldn't be needed after GEN10.
	 *
	 * 64K pages were first introduced from BDW+, although technically they
	 * only *work* from gen9+. For pre-BDW we instead have the option for
	 * 32K pages, but we don't currently have any support for it in our
	 * driver.
	 */
	if (HAS_PAGE_SIZES(dev_priv, I915_GTT_PAGE_SIZE_64K) &&
	    INTEL_GEN(dev_priv) <= 10)
		I915_WRITE(GEN8_GAMW_ECO_DEV_RW_IA,
			   I915_READ(GEN8_GAMW_ECO_DEV_RW_IA) |
			   GAMW_ECO_ENABLE_64K_IPS_FIELD);
2157 2158
}

2159
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2160
{
2161
	gtt_write_workarounds(dev_priv);
2162

2163 2164 2165
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
2166
	if (i915_modparams.enable_execlists)
2167 2168
		return 0;

2169
	if (!USES_PPGTT(dev_priv))
2170 2171
		return 0;

2172
	if (IS_GEN6(dev_priv))
2173
		gen6_ppgtt_enable(dev_priv);
2174
	else if (IS_GEN7(dev_priv))
2175 2176 2177
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2178
	else
2179
		MISSING_CASE(INTEL_GEN(dev_priv));
2180

2181 2182
	return 0;
}
2183

2184
struct i915_hw_ppgtt *
2185
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2186 2187
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2188 2189 2190 2191 2192 2193 2194 2195
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2196
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2197 2198 2199 2200 2201
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2202 2203 2204 2205
	kref_init(&ppgtt->ref);
	i915_address_space_init(&ppgtt->base, dev_priv, name);
	ppgtt->base.file = fpriv;

2206 2207
	trace_i915_ppgtt_create(&ppgtt->base);

2208 2209 2210
	return ppgtt;
}

2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

2232
void i915_ppgtt_release(struct kref *kref)
2233 2234 2235 2236
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2237 2238
	trace_i915_ppgtt_release(&ppgtt->base);

2239
	/* vmas should already be unbound and destroyed */
2240 2241
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2242
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2243 2244

	ppgtt->base.cleanup(&ppgtt->base);
2245
	i915_address_space_fini(&ppgtt->base);
2246 2247
	kfree(ppgtt);
}
2248

2249 2250 2251
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2252
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2253 2254 2255 2256
{
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2257
	return IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_vtd_active();
2258 2259
}

2260
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2261
{
2262
	struct intel_engine_cs *engine;
2263
	enum intel_engine_id id;
2264

2265
	if (INTEL_INFO(dev_priv)->gen < 6)
2266 2267
		return;

2268
	for_each_engine(engine, dev_priv, id) {
2269
		u32 fault_reg;
2270
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2271 2272
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2273
					 "\tAddr: 0x%08lx\n"
2274 2275 2276 2277 2278 2279 2280
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2281
			I915_WRITE(RING_FAULT_REG(engine),
2282 2283 2284
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2285 2286 2287 2288

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2289 2290
}

2291
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2292
{
2293
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2294 2295 2296 2297

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2298
	if (INTEL_GEN(dev_priv) < 6)
2299 2300
		return;

2301
	i915_check_and_clear_faults(dev_priv);
2302

2303
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
2304

2305
	i915_ggtt_invalidate(dev_priv);
2306 2307
}

2308 2309
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2310
{
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
2325
				 obj->base.size >> PAGE_SHIFT, NULL,
2326 2327 2328
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2329

2330
	return -ENOSPC;
2331 2332
}

2333
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2334 2335 2336 2337
{
	writeq(pte, addr);
}

2338 2339
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2340
				  u64 offset,
2341 2342 2343
				  enum i915_cache_level level,
				  u32 unused)
{
2344
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2345
	gen8_pte_t __iomem *pte =
2346
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2347

2348
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2349

2350
	ggtt->invalidate(vm->i915);
2351 2352
}

B
Ben Widawsky 已提交
2353
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2354
				     struct i915_vma *vma,
2355 2356
				     enum i915_cache_level level,
				     u32 unused)
B
Ben Widawsky 已提交
2357
{
2358
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2359 2360
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2361
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2362
	dma_addr_t addr;
2363

2364
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
2365 2366
	gtt_entries += vma->node.start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, vma->pages)
2367
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2368

2369
	wmb();
B
Ben Widawsky 已提交
2370 2371 2372 2373 2374

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2375
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2376 2377
}

2378 2379
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2380
				  u64 offset,
2381 2382 2383
				  enum i915_cache_level level,
				  u32 flags)
{
2384
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2385
	gen6_pte_t __iomem *pte =
2386
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2387

2388
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2389

2390
	ggtt->invalidate(vm->i915);
2391 2392
}

2393 2394 2395 2396 2397 2398
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2399
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2400
				     struct i915_vma *vma,
2401 2402
				     enum i915_cache_level level,
				     u32 flags)
2403
{
2404
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2405
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
2406
	unsigned int i = vma->node.start >> PAGE_SHIFT;
2407
	struct sgt_iter iter;
2408
	dma_addr_t addr;
2409
	for_each_sgt_dma(addr, iter, vma->pages)
2410 2411
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
	wmb();
2412 2413 2414 2415 2416

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2417
	ggtt->invalidate(vm->i915);
2418 2419
}

2420
static void nop_clear_range(struct i915_address_space *vm,
2421
			    u64 start, u64 length)
2422 2423 2424
{
}

B
Ben Widawsky 已提交
2425
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2426
				  u64 start, u64 length)
B
Ben Widawsky 已提交
2427
{
2428
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2429 2430
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2431 2432 2433
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2434 2435
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
}

2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
static void bxt_vtd_ggtt_wa(struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = vm->i915;

	/*
	 * Make sure the internal GAM fifo has been cleared of all GTT
	 * writes before exiting stop_machine(). This guarantees that
	 * any aperture accesses waiting to start in another process
	 * cannot back up behind the GTT writes causing a hang.
	 * The register can be any arbitrary GAM register.
	 */
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

struct insert_page {
	struct i915_address_space *vm;
	dma_addr_t addr;
	u64 offset;
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_page__cb(void *_arg)
{
	struct insert_page *arg = _arg;

	gen8_ggtt_insert_page(arg->vm, arg->addr, arg->offset, arg->level, 0);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_page__BKL(struct i915_address_space *vm,
					  dma_addr_t addr,
					  u64 offset,
					  enum i915_cache_level level,
					  u32 unused)
{
	struct insert_page arg = { vm, addr, offset, level };

	stop_machine(bxt_vtd_ggtt_insert_page__cb, &arg, NULL);
}

struct insert_entries {
	struct i915_address_space *vm;
2491
	struct i915_vma *vma;
2492 2493 2494 2495 2496 2497 2498
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;

2499
	gen8_ggtt_insert_entries(arg->vm, arg->vma, arg->level, 0);
2500 2501 2502 2503 2504 2505
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2506
					     struct i915_vma *vma,
2507 2508 2509
					     enum i915_cache_level level,
					     u32 unused)
{
2510
	struct insert_entries arg = { vm, vma, level };
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539

	stop_machine(bxt_vtd_ggtt_insert_entries__cb, &arg, NULL);
}

struct clear_range {
	struct i915_address_space *vm;
	u64 start;
	u64 length;
};

static int bxt_vtd_ggtt_clear_range__cb(void *_arg)
{
	struct clear_range *arg = _arg;

	gen8_ggtt_clear_range(arg->vm, arg->start, arg->length);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_clear_range__BKL(struct i915_address_space *vm,
					  u64 start,
					  u64 length)
{
	struct clear_range arg = { vm, start, length };

	stop_machine(bxt_vtd_ggtt_clear_range__cb, &arg, NULL);
}

2540
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2541
				  u64 start, u64 length)
2542
{
2543
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2544 2545
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2546
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2547 2548
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2549 2550 2551 2552 2553 2554 2555
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2556
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2557
				     I915_CACHE_LLC, 0);
2558

2559 2560 2561 2562
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
}

2563 2564
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2565
				  u64 offset,
2566 2567 2568 2569 2570 2571 2572 2573 2574
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2575
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2576
				     struct i915_vma *vma,
2577 2578
				     enum i915_cache_level cache_level,
				     u32 unused)
2579 2580 2581 2582
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2583 2584
	intel_gtt_insert_sg_entries(vma->pages, vma->node.start >> PAGE_SHIFT,
				    flags);
2585 2586
}

2587
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2588
				  u64 start, u64 length)
2589
{
2590
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2591 2592
}

2593 2594 2595
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2596
{
2597
	struct drm_i915_private *i915 = vma->vm->i915;
2598
	struct drm_i915_gem_object *obj = vma->obj;
2599
	u32 pte_flags;
2600 2601

	/* Currently applicable only to VLV */
2602
	pte_flags = 0;
2603 2604 2605
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2606
	intel_runtime_pm_get(i915);
2607
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2608
	intel_runtime_pm_put(i915);
2609

2610 2611
	vma->page_sizes.gtt = I915_GTT_PAGE_SIZE;

2612 2613 2614 2615 2616
	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2617
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2618 2619 2620 2621

	return 0;
}

2622 2623 2624 2625 2626 2627 2628 2629 2630
static void ggtt_unbind_vma(struct i915_vma *vma)
{
	struct drm_i915_private *i915 = vma->vm->i915;

	intel_runtime_pm_get(i915);
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
	intel_runtime_pm_put(i915);
}

2631 2632 2633
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2634
{
2635
	struct drm_i915_private *i915 = vma->vm->i915;
2636
	u32 pte_flags;
2637
	int ret;
2638

2639
	/* Currently applicable only to VLV */
2640 2641
	pte_flags = 0;
	if (vma->obj->gt_ro)
2642
		pte_flags |= PTE_READ_ONLY;
2643

2644 2645 2646
	if (flags & I915_VMA_LOCAL_BIND) {
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;

2647 2648
		if (!(vma->flags & I915_VMA_LOCAL_BIND) &&
		    appgtt->base.allocate_va_range) {
2649 2650
			ret = appgtt->base.allocate_va_range(&appgtt->base,
							     vma->node.start,
2651
							     vma->size);
2652
			if (ret)
2653
				return ret;
2654 2655
		}

2656 2657
		appgtt->base.insert_entries(&appgtt->base, vma, cache_level,
					    pte_flags);
2658 2659
	}

2660
	if (flags & I915_VMA_GLOBAL_BIND) {
2661
		intel_runtime_pm_get(i915);
2662
		vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2663
		intel_runtime_pm_put(i915);
2664
	}
2665

2666
	return 0;
2667 2668
}

2669
static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
2670
{
2671
	struct drm_i915_private *i915 = vma->vm->i915;
2672

2673 2674
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2675
		vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2676 2677
		intel_runtime_pm_put(i915);
	}
2678

2679 2680 2681 2682 2683
	if (vma->flags & I915_VMA_LOCAL_BIND) {
		struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;

		vm->clear_range(vm, vma->node.start, vma->size);
	}
2684 2685
}

2686 2687
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2688
{
D
David Weinehall 已提交
2689 2690
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2691
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2692

2693
	if (unlikely(ggtt->do_idle_maps)) {
2694
		if (i915_gem_wait_for_idle(dev_priv, 0)) {
2695 2696 2697 2698 2699
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2700

2701
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2702
}
2703

2704 2705 2706 2707 2708 2709 2710 2711 2712 2713
static int ggtt_set_pages(struct i915_vma *vma)
{
	int ret;

	GEM_BUG_ON(vma->pages);

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

2714 2715
	vma->page_sizes = vma->obj->mm.page_sizes;

2716 2717 2718
	return 0;
}

C
Chris Wilson 已提交
2719
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2720
				  unsigned long color,
2721 2722
				  u64 *start,
				  u64 *end)
2723
{
2724
	if (node->allocated && node->color != color)
2725
		*start += I915_GTT_PAGE_SIZE;
2726

2727 2728 2729 2730 2731
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2732
	node = list_next_entry(node, node_list);
2733
	if (node->color != color)
2734
		*end -= I915_GTT_PAGE_SIZE;
2735
}
B
Ben Widawsky 已提交
2736

2737 2738 2739 2740 2741 2742
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

2743
	ppgtt = i915_ppgtt_create(i915, ERR_PTR(-EPERM), "[alias]");
2744 2745
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
2746

2747 2748 2749 2750 2751
	if (WARN_ON(ppgtt->base.total < ggtt->base.total)) {
		err = -ENODEV;
		goto err_ppgtt;
	}

2752
	if (ppgtt->base.allocate_va_range) {
2753 2754 2755 2756 2757
		/* Note we only pre-allocate as far as the end of the global
		 * GTT. On 48b / 4-level page-tables, the difference is very,
		 * very significant! We have to preallocate as GVT/vgpu does
		 * not like the page directory disappearing.
		 */
2758
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
2759
						    0, ggtt->base.total);
2760
		if (err)
2761
			goto err_ppgtt;
2762 2763 2764
	}

	i915->mm.aliasing_ppgtt = ppgtt;
2765

2766 2767 2768
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

2769 2770 2771
	WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
	ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;

2772 2773 2774
	return 0;

err_ppgtt:
2775
	i915_ppgtt_put(ppgtt);
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

2788
	i915_ppgtt_put(ppgtt);
2789 2790

	ggtt->base.bind_vma = ggtt_bind_vma;
2791
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2792 2793
}

2794
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2795
{
2796 2797 2798 2799 2800 2801 2802 2803 2804
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2805
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2806
	unsigned long hole_start, hole_end;
2807
	struct drm_mm_node *entry;
2808
	int ret;
2809

2810 2811 2812
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2813

2814
	/* Reserve a mappable slot for our lockless error capture */
2815 2816 2817 2818
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2819 2820 2821
	if (ret)
		return ret;

2822
	/* Clear any non-preallocated blocks */
2823
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2824 2825
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2826
		ggtt->base.clear_range(&ggtt->base, hole_start,
2827
				       hole_end - hole_start);
2828 2829 2830
	}

	/* And finally clear the reserved guard page */
2831
	ggtt->base.clear_range(&ggtt->base,
2832
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2833

2834
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2835
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2836
		if (ret)
2837
			goto err;
2838 2839
	}

2840
	return 0;
2841 2842 2843 2844

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2845 2846
}

2847 2848
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2849
 * @dev_priv: i915 device
2850
 */
2851
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2852
{
2853
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2854
	struct i915_vma *vma, *vn;
2855
	struct pagevec *pvec;
2856 2857 2858 2859 2860 2861 2862 2863

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2864

2865
	i915_gem_cleanup_stolen(&dev_priv->drm);
2866

2867 2868 2869
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_fini_aliasing_ppgtt(dev_priv);

2870 2871 2872
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2873
	if (drm_mm_initialized(&ggtt->base.mm)) {
2874
		intel_vgt_deballoon(dev_priv);
2875
		i915_address_space_fini(&ggtt->base);
2876 2877
	}

2878
	ggtt->base.cleanup(&ggtt->base);
2879 2880 2881 2882 2883 2884 2885

	pvec = &dev_priv->mm.wc_stash;
	if (pvec->nr) {
		set_pages_array_wb(pvec->pages, pvec->nr);
		__pagevec_release(pvec);
	}

2886
	mutex_unlock(&dev_priv->drm.struct_mutex);
2887 2888

	arch_phys_wc_del(ggtt->mtrr);
2889
	io_mapping_fini(&ggtt->mappable);
2890
}
2891

2892
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2893 2894 2895 2896 2897 2898
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2899
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2900 2901 2902 2903 2904
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2905 2906 2907 2908 2909 2910 2911

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2912 2913 2914
	return bdw_gmch_ctl << 20;
}

2915
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2916 2917 2918 2919 2920 2921 2922 2923 2924 2925
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2926
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2927 2928 2929
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2930
	return (size_t)snb_gmch_ctl << 25; /* 32 MB units */
2931 2932
}

2933
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2934 2935 2936
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2937
	return (size_t)bdw_gmch_ctl << 25; /* 32 MB units */
2938 2939
}

2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
2951
		return (size_t)gmch_ctrl << 25;
2952
	else if (gmch_ctrl < 0x17)
2953
		return (size_t)(gmch_ctrl - 0x11 + 2) << 22;
2954
	else
2955
		return (size_t)(gmch_ctrl - 0x17 + 9) << 22;
2956 2957
}

2958 2959 2960 2961 2962 2963
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
2964
		return (size_t)gen9_gmch_ctl << 25; /* 32 MB units */
2965 2966
	else
		/* 4MB increments starting at 0xf0 for 4MB */
2967
		return (size_t)(gen9_gmch_ctl - 0xf0 + 1) << 22;
2968 2969
}

2970
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2971
{
2972 2973
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2974
	phys_addr_t phys_addr;
2975
	int ret;
B
Ben Widawsky 已提交
2976 2977

	/* For Modern GENs the PTEs and register space are split in the BAR */
2978
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2979

I
Imre Deak 已提交
2980
	/*
2981 2982 2983
	 * On BXT+/CNL+ writes larger than 64 bit to the GTT pagetable range
	 * will be dropped. For WC mappings in general we have 64 byte burst
	 * writes when the WC buffer is flushed, so we can't use it, but have to
I
Imre Deak 已提交
2984 2985 2986
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2987
	if (IS_GEN9_LP(dev_priv) || INTEL_GEN(dev_priv) >= 10)
2988
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2989
	else
2990
		ggtt->gsm = ioremap_wc(phys_addr, size);
2991
	if (!ggtt->gsm) {
2992
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2993 2994 2995
		return -ENOMEM;
	}

2996
	ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
2997
	if (ret) {
B
Ben Widawsky 已提交
2998 2999
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
3000
		iounmap(ggtt->gsm);
3001
		return ret;
B
Ben Widawsky 已提交
3002 3003
	}

3004
	return 0;
B
Ben Widawsky 已提交
3005 3006
}

3007 3008
static struct intel_ppat_entry *
__alloc_ppat_entry(struct intel_ppat *ppat, unsigned int index, u8 value)
R
Rodrigo Vivi 已提交
3009
{
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152
	struct intel_ppat_entry *entry = &ppat->entries[index];

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(test_bit(index, ppat->used));

	entry->ppat = ppat;
	entry->value = value;
	kref_init(&entry->ref);
	set_bit(index, ppat->used);
	set_bit(index, ppat->dirty);

	return entry;
}

static void __free_ppat_entry(struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(!test_bit(index, ppat->used));

	entry->value = ppat->clear_value;
	clear_bit(index, ppat->used);
	set_bit(index, ppat->dirty);
}

/**
 * intel_ppat_get - get a usable PPAT entry
 * @i915: i915 device instance
 * @value: the PPAT value required by the caller
 *
 * The function tries to search if there is an existing PPAT entry which
 * matches with the required value. If perfectly matched, the existing PPAT
 * entry will be used. If only partially matched, it will try to check if
 * there is any available PPAT index. If yes, it will allocate a new PPAT
 * index for the required entry and update the HW. If not, the partially
 * matched entry will be used.
 */
const struct intel_ppat_entry *
intel_ppat_get(struct drm_i915_private *i915, u8 value)
{
	struct intel_ppat *ppat = &i915->ppat;
	struct intel_ppat_entry *entry;
	unsigned int scanned, best_score;
	int i;

	GEM_BUG_ON(!ppat->max_entries);

	scanned = best_score = 0;
	for_each_set_bit(i, ppat->used, ppat->max_entries) {
		unsigned int score;

		score = ppat->match(ppat->entries[i].value, value);
		if (score > best_score) {
			entry = &ppat->entries[i];
			if (score == INTEL_PPAT_PERFECT_MATCH) {
				kref_get(&entry->ref);
				return entry;
			}
			best_score = score;
		}
		scanned++;
	}

	if (scanned == ppat->max_entries) {
		if (!best_score)
			return ERR_PTR(-ENOSPC);

		kref_get(&entry->ref);
		return entry;
	}

	i = find_first_zero_bit(ppat->used, ppat->max_entries);
	entry = __alloc_ppat_entry(ppat, i, value);
	ppat->update_hw(i915);
	return entry;
}

static void release_ppat(struct kref *kref)
{
	struct intel_ppat_entry *entry =
		container_of(kref, struct intel_ppat_entry, ref);
	struct drm_i915_private *i915 = entry->ppat->i915;

	__free_ppat_entry(entry);
	entry->ppat->update_hw(i915);
}

/**
 * intel_ppat_put - put back the PPAT entry got from intel_ppat_get()
 * @entry: an intel PPAT entry
 *
 * Put back the PPAT entry got from intel_ppat_get(). If the PPAT index of the
 * entry is dynamically allocated, its reference count will be decreased. Once
 * the reference count becomes into zero, the PPAT index becomes free again.
 */
void intel_ppat_put(const struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(!ppat->max_entries);

	kref_put(&ppat->entries[index].ref, release_ppat);
}

static void cnl_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	for_each_set_bit(i, ppat->dirty, ppat->max_entries) {
		I915_WRITE(GEN10_PAT_INDEX(i), ppat->entries[i].value);
		clear_bit(i, ppat->dirty);
	}
}

static void bdw_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	u64 pat = 0;
	int i;

	for (i = 0; i < ppat->max_entries; i++)
		pat |= GEN8_PPAT(i, ppat->entries[i].value);

	bitmap_clear(ppat->dirty, 0, ppat->max_entries);

	I915_WRITE(GEN8_PRIVATE_PAT_LO, lower_32_bits(pat));
	I915_WRITE(GEN8_PRIVATE_PAT_HI, upper_32_bits(pat));
}

static unsigned int bdw_private_pat_match(u8 src, u8 dst)
{
	unsigned int score = 0;
	enum {
		AGE_MATCH = BIT(0),
		TC_MATCH = BIT(1),
		CA_MATCH = BIT(2),
	};

	/* Cache attribute has to be matched. */
3153
	if (GEN8_PPAT_GET_CA(src) != GEN8_PPAT_GET_CA(dst))
3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
		return 0;

	score |= CA_MATCH;

	if (GEN8_PPAT_GET_TC(src) == GEN8_PPAT_GET_TC(dst))
		score |= TC_MATCH;

	if (GEN8_PPAT_GET_AGE(src) == GEN8_PPAT_GET_AGE(dst))
		score |= AGE_MATCH;

	if (score == (AGE_MATCH | TC_MATCH | CA_MATCH))
		return INTEL_PPAT_PERFECT_MATCH;

	return score;
}

static unsigned int chv_private_pat_match(u8 src, u8 dst)
{
	return (CHV_PPAT_GET_SNOOP(src) == CHV_PPAT_GET_SNOOP(dst)) ?
		INTEL_PPAT_PERFECT_MATCH : 0;
}

static void cnl_setup_private_ppat(struct intel_ppat *ppat)
{
	ppat->max_entries = 8;
	ppat->update_hw = cnl_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);

R
Rodrigo Vivi 已提交
3183
	/* XXX: spec is unclear if this is still needed for CNL+ */
3184 3185
	if (!USES_PPGTT(ppat->i915)) {
		__alloc_ppat_entry(ppat, 0, GEN8_PPAT_UC);
R
Rodrigo Vivi 已提交
3186 3187 3188
		return;
	}

3189 3190 3191 3192 3193 3194 3195 3196
	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
R
Rodrigo Vivi 已提交
3197 3198
}

B
Ben Widawsky 已提交
3199 3200 3201
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
3202
static void bdw_setup_private_ppat(struct intel_ppat *ppat)
B
Ben Widawsky 已提交
3203
{
3204 3205 3206 3207
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);
B
Ben Widawsky 已提交
3208

3209
	if (!USES_PPGTT(ppat->i915)) {
3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
3223 3224 3225
		__alloc_ppat_entry(ppat, 0, GEN8_PPAT_UC);
		return;
	}
3226

3227 3228 3229 3230 3231 3232 3233 3234
	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);      /* for normal objects, no eLLC */
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);  /* for something pointing to ptes? */
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);  /* for scanout with eLLC */
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);                      /* Uncached objects, mostly for scanout */
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
B
Ben Widawsky 已提交
3235 3236
}

3237
static void chv_setup_private_ppat(struct intel_ppat *ppat)
3238
{
3239 3240 3241 3242
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = chv_private_pat_match;
	ppat->clear_value = CHV_PPAT_SNOOP;
3243 3244 3245 3246 3247 3248 3249

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3261 3262
	 */

3263 3264 3265 3266 3267 3268 3269 3270
	__alloc_ppat_entry(ppat, 0, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 1, 0);
	__alloc_ppat_entry(ppat, 2, 0);
	__alloc_ppat_entry(ppat, 3, 0);
	__alloc_ppat_entry(ppat, 4, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 5, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 6, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 7, CHV_PPAT_SNOOP);
3271 3272
}

3273 3274 3275 3276 3277
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3278
	cleanup_scratch_page(vm);
3279 3280
}

3281 3282
static void setup_private_pat(struct drm_i915_private *dev_priv)
{
3283 3284 3285 3286 3287
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	ppat->i915 = dev_priv;

3288
	if (INTEL_GEN(dev_priv) >= 10)
3289
		cnl_setup_private_ppat(ppat);
3290
	else if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3291
		chv_setup_private_ppat(ppat);
3292
	else
3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303
		bdw_setup_private_ppat(ppat);

	GEM_BUG_ON(ppat->max_entries > INTEL_MAX_PPAT_ENTRIES);

	for_each_clear_bit(i, ppat->used, ppat->max_entries) {
		ppat->entries[i].value = ppat->clear_value;
		ppat->entries[i].ppat = ppat;
		set_bit(i, ppat->dirty);
	}

	ppat->update_hw(dev_priv);
3304 3305
}

3306
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3307
{
3308
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3309
	struct pci_dev *pdev = dev_priv->drm.pdev;
3310
	unsigned int size;
B
Ben Widawsky 已提交
3311
	u16 snb_gmch_ctl;
3312
	int err;
B
Ben Widawsky 已提交
3313 3314

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3315 3316
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3317

3318 3319 3320 3321 3322
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(39));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
B
Ben Widawsky 已提交
3323

3324
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3325

3326
	if (INTEL_GEN(dev_priv) >= 9) {
3327
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3328
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3329
	} else if (IS_CHERRYVIEW(dev_priv)) {
3330
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3331
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3332
	} else {
3333
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3334
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3335
	}
B
Ben Widawsky 已提交
3336

3337 3338
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
	ggtt->base.cleanup = gen6_gmch_remove;
3339 3340
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3341 3342
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3343
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3344
	ggtt->base.clear_range = nop_clear_range;
3345
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3346 3347 3348 3349
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;

3350 3351 3352 3353 3354 3355 3356 3357
	/* Serialize GTT updates with aperture access on BXT if VT-d is on. */
	if (intel_ggtt_update_needs_vtd_wa(dev_priv)) {
		ggtt->base.insert_entries = bxt_vtd_ggtt_insert_entries__BKL;
		ggtt->base.insert_page    = bxt_vtd_ggtt_insert_page__BKL;
		if (ggtt->base.clear_range != nop_clear_range)
			ggtt->base.clear_range = bxt_vtd_ggtt_clear_range__BKL;
	}

3358 3359
	ggtt->invalidate = gen6_ggtt_invalidate;

3360 3361
	setup_private_pat(dev_priv);

3362
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3363 3364
}

3365
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3366
{
3367
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3368
	struct pci_dev *pdev = dev_priv->drm.pdev;
3369
	unsigned int size;
3370
	u16 snb_gmch_ctl;
3371
	int err;
3372

3373 3374
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3375

3376 3377
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3378
	 */
3379
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3380
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3381
		return -ENXIO;
3382 3383
	}

3384 3385 3386 3387 3388
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(40));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
3389
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3390

3391
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3392

3393 3394
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3395

3396
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3397
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3398 3399 3400
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3401 3402
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3403 3404
	ggtt->base.cleanup = gen6_gmch_remove;

3405 3406
	ggtt->invalidate = gen6_ggtt_invalidate;

3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3417

3418
	return ggtt_probe_common(ggtt, size);
3419 3420
}

3421
static void i915_gmch_remove(struct i915_address_space *vm)
3422
{
3423
	intel_gmch_remove();
3424
}
3425

3426
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3427
{
3428
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3429 3430
	int ret;

3431
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3432 3433 3434 3435 3436
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3437 3438 3439 3440
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3441

3442
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3443
	ggtt->base.insert_page = i915_ggtt_insert_page;
3444 3445 3446 3447
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3448 3449
	ggtt->base.set_pages = ggtt_set_pages;
	ggtt->base.clear_pages = clear_pages;
3450
	ggtt->base.cleanup = i915_gmch_remove;
3451

3452 3453
	ggtt->invalidate = gmch_ggtt_invalidate;

3454
	if (unlikely(ggtt->do_idle_maps))
3455 3456
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3457 3458 3459
	return 0;
}

3460
/**
3461
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3462
 * @dev_priv: i915 device
3463
 */
3464
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3465
{
3466
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3467 3468
	int ret;

3469
	ggtt->base.i915 = dev_priv;
3470
	ggtt->base.dma = &dev_priv->drm.pdev->dev;
3471

3472 3473 3474 3475 3476 3477
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3478
	if (ret)
3479 3480
		return ret;

3481 3482 3483 3484 3485
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
3486
	if (HAS_GUC(dev_priv) && i915_modparams.enable_guc_loading) {
3487 3488 3489 3490
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3491 3492
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3493
			  " of address space! Found %lldM!\n",
3494 3495 3496 3497 3498
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3499 3500 3501 3502 3503 3504 3505
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3506
	/* GMADR is the PCI mmio aperture into the global GTT. */
3507
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3508 3509
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3510
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3511
	if (intel_vtd_active())
3512
		DRM_INFO("VT-d active for gfx access\n");
3513 3514

	return 0;
3515 3516 3517 3518
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3519
 * @dev_priv: i915 device
3520
 */
3521
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3522 3523 3524 3525
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3526 3527
	INIT_LIST_HEAD(&dev_priv->vm_list);

3528 3529 3530 3531
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3532
	 */
C
Chris Wilson 已提交
3533 3534
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3535
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3536
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3537
	mutex_unlock(&dev_priv->drm.struct_mutex);
3538

3539 3540 3541
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3542 3543 3544 3545 3546 3547
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3548 3549 3550 3551
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3552
	ret = i915_gem_init_stolen(dev_priv);
3553 3554 3555 3556
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3557 3558

out_gtt_cleanup:
3559
	ggtt->base.cleanup(&ggtt->base);
3560
	return ret;
3561
}
3562

3563
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3564
{
3565
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3566 3567 3568 3569 3570
		return -EIO;

	return 0;
}

3571 3572
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
3573 3574
	GEM_BUG_ON(i915->ggtt.invalidate != gen6_ggtt_invalidate);

3575 3576 3577 3578 3579
	i915->ggtt.invalidate = guc_ggtt_invalidate;
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
3580 3581 3582 3583
	/* We should only be called after i915_ggtt_enable_guc() */
	GEM_BUG_ON(i915->ggtt.invalidate != guc_ggtt_invalidate);

	i915->ggtt.invalidate = gen6_ggtt_invalidate;
3584 3585
}

3586
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3587
{
3588
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3589
	struct drm_i915_gem_object *obj, *on;
3590

3591
	i915_check_and_clear_faults(dev_priv);
3592 3593

	/* First fill our portion of the GTT with scratch pages */
3594
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
3595

3596 3597 3598 3599
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3600
				 &dev_priv->mm.bound_list, global_link) {
3601 3602 3603
		bool ggtt_bound = false;
		struct i915_vma *vma;

3604
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3605
			if (vma->vm != &ggtt->base)
3606
				continue;
3607

3608 3609 3610
			if (!i915_vma_unbind(vma))
				continue;

3611 3612
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3613
			ggtt_bound = true;
3614 3615
		}

3616
		if (ggtt_bound)
3617
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3618
	}
3619

3620 3621
	ggtt->base.closed = false;

3622
	if (INTEL_GEN(dev_priv) >= 8) {
3623
		struct intel_ppat *ppat = &dev_priv->ppat;
3624

3625 3626
		bitmap_set(ppat->dirty, 0, ppat->max_entries);
		dev_priv->ppat.update_hw(dev_priv);
3627 3628 3629
		return;
	}

3630
	if (USES_PPGTT(dev_priv)) {
3631 3632
		struct i915_address_space *vm;

3633
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3634
			struct i915_hw_ppgtt *ppgtt;
3635

3636
			if (i915_is_ggtt(vm))
3637
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3638 3639
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3640

C
Chris Wilson 已提交
3641
			gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
3642 3643 3644
		}
	}

3645
	i915_ggtt_invalidate(dev_priv);
3646 3647
}

3648
static struct scatterlist *
3649
rotate_pages(const dma_addr_t *in, unsigned int offset,
3650
	     unsigned int width, unsigned int height,
3651
	     unsigned int stride,
3652
	     struct sg_table *st, struct scatterlist *sg)
3653 3654 3655 3656 3657
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3658
		src_idx = stride * (height - 1) + column;
3659 3660 3661 3662 3663 3664 3665
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3666
			sg_dma_address(sg) = in[offset + src_idx];
3667 3668
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3669
			src_idx -= stride;
3670 3671
		}
	}
3672 3673

	return sg;
3674 3675
}

3676 3677 3678
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3679
{
3680
	const unsigned long n_pages = obj->base.size / PAGE_SIZE;
3681
	unsigned int size = intel_rotation_info_size(rot_info);
3682 3683
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3684 3685 3686
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3687
	struct scatterlist *sg;
3688
	int ret = -ENOMEM;
3689 3690

	/* Allocate a temporary list of source pages for random access. */
M
Michal Hocko 已提交
3691
	page_addr_list = kvmalloc_array(n_pages,
3692
					sizeof(dma_addr_t),
3693
					GFP_KERNEL);
3694 3695 3696 3697 3698 3699 3700 3701
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3702
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3703 3704 3705 3706 3707
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3708
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3709
		page_addr_list[i++] = dma_addr;
3710

3711
	GEM_BUG_ON(i != n_pages);
3712 3713 3714
	st->nents = 0;
	sg = st->sgl;

3715 3716 3717 3718
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3719 3720
	}

3721 3722
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3723

M
Michal Hocko 已提交
3724
	kvfree(page_addr_list);
3725 3726 3727 3728 3729 3730

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
M
Michal Hocko 已提交
3731
	kvfree(page_addr_list);
3732

3733 3734 3735
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3736 3737
	return ERR_PTR(ret);
}
3738

3739
static noinline struct sg_table *
3740 3741 3742 3743
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3744
	struct scatterlist *sg, *iter;
3745
	unsigned int count = view->partial.size;
3746
	unsigned int offset;
3747 3748 3749 3750 3751 3752
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3753
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3754 3755 3756
	if (ret)
		goto err_sg_alloc;

3757
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3758 3759
	GEM_BUG_ON(!iter);

3760 3761
	sg = st->sgl;
	st->nents = 0;
3762 3763
	do {
		unsigned int len;
3764

3765 3766 3767 3768 3769 3770
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3771 3772

		st->nents++;
3773 3774 3775 3776 3777
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3778

3779 3780 3781 3782
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3783 3784 3785 3786 3787 3788 3789

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3790
static int
3791
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3792
{
3793
	int ret;
3794

3795 3796 3797 3798 3799 3800 3801
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3802 3803 3804
	switch (vma->ggtt_view.type) {
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3805 3806
		return 0;

3807
	case I915_GGTT_VIEW_ROTATED:
3808
		vma->pages =
3809 3810 3811 3812
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3813
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3814 3815 3816
		break;

	default:
3817 3818
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);
3819 3820
		return -EINVAL;
	}
3821

3822 3823
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3824 3825
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3826 3827
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3828
	}
3829
	return ret;
3830 3831
}

3832 3833
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3868
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3869
	GEM_BUG_ON(drm_mm_node_allocated(node));
3870 3871 3872 3873 3874 3875 3876 3877 3878

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

3879 3880 3881
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3882 3883 3884 3885 3886 3887 3888
	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3914 3915
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3916 3917 3918 3919 3920 3921 3922 3923 3924
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3925
 *         must be #I915_GTT_PAGE_SIZE aligned
3926 3927 3928
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3929 3930 3931 3932 3933 3934
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3935 3936
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3953
	enum drm_mm_insert_mode mode;
3954
	u64 offset;
3955 3956 3957 3958 3959 3960 3961 3962 3963 3964
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3965
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3966
	GEM_BUG_ON(drm_mm_node_allocated(node));
3967 3968 3969 3970 3971 3972 3973

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3974 3975 3976 3977 3978
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3990 3991 3992
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3993 3994 3995
	if (err != -ENOSPC)
		return err;

3996 3997 3998
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
4028 4029 4030 4031 4032
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

4033 4034 4035
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
4036
}
4037 4038 4039

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
4040
#include "selftests/i915_gem_gtt.c"
4041
#endif