i915_gem_gtt.c 99.8 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

L
Laura Abbott 已提交
34 35
#include <asm/set_memory.h>

36 37
#include <drm/drmP.h>
#include <drm/i915_drm.h>
38

39
#include "i915_drv.h"
40
#include "i915_vgpu.h"
41 42
#include "i915_trace.h"
#include "intel_drv.h"
43
#include "intel_frontbuffer.h"
44

45 46
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
83 84 85
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

108 109 110
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

135 136
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
137
{
138 139
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
140
	bool has_full_48bit_ppgtt;
141

142 143 144
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
145

146
	if (intel_vgpu_active(dev_priv)) {
147
		/* GVT-g has no support for 32bit ppgtt */
148
		has_full_ppgtt = false;
149
		has_full_48bit_ppgtt = intel_vgpu_has_full_48bit_ppgtt(dev_priv);
150
	}
151

152 153 154
	if (!has_aliasing_ppgtt)
		return 0;

155 156 157 158
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
159
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
160 161 162 163 164
		return 0;

	if (enable_ppgtt == 1)
		return 1;

165
	if (enable_ppgtt == 2 && has_full_ppgtt)
166 167
		return 2;

168 169 170
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

171
	/* Disable ppgtt on SNB if VT-d is on. */
172
	if (IS_GEN6(dev_priv) && intel_vtd_active()) {
173
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
174
		return 0;
175 176
	}

177
	/* Early VLV doesn't have this */
178
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
179 180 181 182
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

183 184 185 186 187 188 189 190 191
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists) {
		if (has_full_48bit_ppgtt)
			return 3;

		if (has_full_ppgtt)
			return 2;
	}

	return has_aliasing_ppgtt ? 1 : 0;
192 193
}

194 195 196
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
197
{
198 199 200
	u32 pte_flags;
	int ret;

201 202 203 204 205 206
	if (!(vma->flags & I915_VMA_LOCAL_BIND)) {
		ret = vma->vm->allocate_va_range(vma->vm, vma->node.start,
						 vma->size);
		if (ret)
			return ret;
	}
207

C
Chris Wilson 已提交
208
	vma->pages = vma->obj->mm.pages;
209

210
	/* Currently applicable only to VLV */
211
	pte_flags = 0;
212 213 214
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

215
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
216 217

	return 0;
218 219 220 221
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
222
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
223
}
224

225
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
226
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
227
{
228
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
229
	pte |= addr;
230 231 232

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
233
		pte |= PPAT_UNCACHED_INDEX;
234 235 236 237 238 239 240 241 242
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
243 244 245
	return pte;
}

246 247
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
248
{
249
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
250 251 252 253 254 255 256 257
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

258 259 260
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

261 262
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
263
				 u32 unused)
264
{
265
	gen6_pte_t pte = GEN6_PTE_VALID;
266
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
267 268

	switch (level) {
269 270 271 272 273 274 275 276
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
277
		MISSING_CASE(level);
278 279 280 281 282
	}

	return pte;
}

283 284
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
285
				 u32 unused)
286
{
287
	gen6_pte_t pte = GEN6_PTE_VALID;
288 289 290 291 292
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
293 294 295 296 297
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
298
		pte |= GEN6_PTE_UNCACHED;
299 300
		break;
	default:
301
		MISSING_CASE(level);
302 303
	}

304 305 306
	return pte;
}

307 308
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
309
				 u32 flags)
310
{
311
	gen6_pte_t pte = GEN6_PTE_VALID;
312 313
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

314 315
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
316 317 318 319 320 321 322

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

323 324
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
325
				 u32 unused)
326
{
327
	gen6_pte_t pte = GEN6_PTE_VALID;
328
	pte |= HSW_PTE_ADDR_ENCODE(addr);
329 330

	if (level != I915_CACHE_NONE)
331
		pte |= HSW_WB_LLC_AGE3;
332 333 334 335

	return pte;
}

336 337
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
338
				  u32 unused)
339
{
340
	gen6_pte_t pte = GEN6_PTE_VALID;
341 342
	pte |= HSW_PTE_ADDR_ENCODE(addr);

343 344 345 346
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
347
		pte |= HSW_WT_ELLC_LLC_AGE3;
348 349
		break;
	default:
350
		pte |= HSW_WB_ELLC_LLC_AGE3;
351 352
		break;
	}
353 354 355 356

	return pte;
}

357
static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
358
{
359
	struct pagevec *pvec = &vm->free_pages;
360

361 362
	if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
		i915_gem_shrink_all(vm->i915);
363

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

	if (!vm->pt_kmap_wc)
		return alloc_page(gfp);

	/* A placeholder for a specific mutex to guard the WC stash */
	lockdep_assert_held(&vm->i915->drm.struct_mutex);

	/* Look in our global stash of WC pages... */
	pvec = &vm->i915->mm.wc_stash;
	if (likely(pvec->nr))
		return pvec->pages[--pvec->nr];

	/* Otherwise batch allocate pages to amoritize cost of set_pages_wc. */
	do {
		struct page *page;
381

382 383 384 385 386 387 388 389
		page = alloc_page(gfp);
		if (unlikely(!page))
			break;

		pvec->pages[pvec->nr++] = page;
	} while (pagevec_space(pvec));

	if (unlikely(!pvec->nr))
390 391
		return NULL;

392
	set_pages_array_wc(pvec->pages, pvec->nr);
393

394
	return pvec->pages[--pvec->nr];
395 396
}

397 398
static void vm_free_pages_release(struct i915_address_space *vm,
				  bool immediate)
399
{
400 401 402
	struct pagevec *pvec = &vm->free_pages;

	GEM_BUG_ON(!pagevec_count(pvec));
403

404 405 406 407 408 409
	if (vm->pt_kmap_wc) {
		struct pagevec *stash = &vm->i915->mm.wc_stash;

		/* When we use WC, first fill up the global stash and then
		 * only if full immediately free the overflow.
		 */
410

411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
		lockdep_assert_held(&vm->i915->drm.struct_mutex);
		if (pagevec_space(stash)) {
			do {
				stash->pages[stash->nr++] =
					pvec->pages[--pvec->nr];
				if (!pvec->nr)
					return;
			} while (pagevec_space(stash));

			/* As we have made some room in the VM's free_pages,
			 * we can wait for it to fill again. Unless we are
			 * inside i915_address_space_fini() and must
			 * immediately release the pages!
			 */
			if (!immediate)
				return;
		}

		set_pages_array_wb(pvec->pages, pvec->nr);
	}

	__pagevec_release(pvec);
433 434 435 436 437
}

static void vm_free_page(struct i915_address_space *vm, struct page *page)
{
	if (!pagevec_add(&vm->free_pages, page))
438
		vm_free_pages_release(vm, false);
439
}
440

441 442 443 444 445 446 447
static int __setup_page_dma(struct i915_address_space *vm,
			    struct i915_page_dma *p,
			    gfp_t gfp)
{
	p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
	if (unlikely(!p->page))
		return -ENOMEM;
448

449 450 451 452 453
	p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
		vm_free_page(vm, p->page);
		return -ENOMEM;
454
	}
455 456

	return 0;
457 458
}

459
static int setup_page_dma(struct i915_address_space *vm,
460
			  struct i915_page_dma *p)
461
{
462
	return __setup_page_dma(vm, p, I915_GFP_DMA);
463 464
}

465
static void cleanup_page_dma(struct i915_address_space *vm,
466
			     struct i915_page_dma *p)
467
{
468 469
	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	vm_free_page(vm, p->page);
470 471
}

472
#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
473

474 475 476 477
#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
478

479 480 481
static void fill_page_dma(struct i915_address_space *vm,
			  struct i915_page_dma *p,
			  const u64 val)
482
{
483
	u64 * const vaddr = kmap_atomic(p->page);
484 485 486 487 488
	int i;

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

489
	kunmap_atomic(vaddr);
490 491
}

492 493 494
static void fill_page_dma_32(struct i915_address_space *vm,
			     struct i915_page_dma *p,
			     const u32 v)
495
{
496
	fill_page_dma(vm, p, (u64)v << 32 | v);
497 498
}

499
static int
500
setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
501
{
502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
	struct page *page;
	dma_addr_t addr;

	page = alloc_page(gfp | __GFP_ZERO);
	if (unlikely(!page))
		return -ENOMEM;

	addr = dma_map_page(vm->dma, page, 0, PAGE_SIZE,
			    PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, addr))) {
		__free_page(page);
		return -ENOMEM;
	}

	vm->scratch_page.page = page;
	vm->scratch_page.daddr = addr;
	return 0;
519 520
}

521
static void cleanup_scratch_page(struct i915_address_space *vm)
522
{
523 524 525 526
	struct i915_page_dma *p = &vm->scratch_page;

	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	__free_page(p->page);
527 528
}

529
static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
530
{
531
	struct i915_page_table *pt;
532

533 534
	pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pt))
535 536
		return ERR_PTR(-ENOMEM);

537 538 539 540
	if (unlikely(setup_px(vm, pt))) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}
541

542
	pt->used_ptes = 0;
543 544 545
	return pt;
}

546
static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
547
{
548
	cleanup_px(vm, pt);
549 550 551 552 553 554
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
555 556
	fill_px(vm, pt,
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
557 558 559 560 561
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
562 563
	fill32_px(vm, pt,
		  vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
564 565
}

566
static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
567
{
568
	struct i915_page_directory *pd;
569

570 571
	pd = kzalloc(sizeof(*pd), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pd))
572 573
		return ERR_PTR(-ENOMEM);

574 575 576 577
	if (unlikely(setup_px(vm, pd))) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}
578

579
	pd->used_pdes = 0;
580 581 582
	return pd;
}

583
static void free_pd(struct i915_address_space *vm,
584
		    struct i915_page_directory *pd)
585
{
586 587
	cleanup_px(vm, pd);
	kfree(pd);
588 589 590 591 592
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
593
	unsigned int i;
594

595 596 597 598
	fill_px(vm, pd,
		gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
	for (i = 0; i < I915_PDES; i++)
		pd->page_table[i] = vm->scratch_pt;
599 600
}

601
static int __pdp_init(struct i915_address_space *vm,
602 603
		      struct i915_page_directory_pointer *pdp)
{
604
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
605
	unsigned int i;
606

607
	pdp->page_directory = kmalloc_array(pdpes, sizeof(*pdp->page_directory),
608 609
					    GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pdp->page_directory))
610 611
		return -ENOMEM;

612 613 614
	for (i = 0; i < pdpes; i++)
		pdp->page_directory[i] = vm->scratch_pd;

615 616 617 618 619 620 621 622 623
	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

624 625 626 627 628
static inline bool use_4lvl(const struct i915_address_space *vm)
{
	return i915_vm_is_48bit(vm);
}

629 630
static struct i915_page_directory_pointer *
alloc_pdp(struct i915_address_space *vm)
631 632 633 634
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

635
	WARN_ON(!use_4lvl(vm));
636 637 638 639 640

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

641
	ret = __pdp_init(vm, pdp);
642 643 644
	if (ret)
		goto fail_bitmap;

645
	ret = setup_px(vm, pdp);
646 647 648 649 650 651 652 653 654 655 656 657 658
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

659
static void free_pdp(struct i915_address_space *vm,
660 661 662
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
663 664 665 666 667 668

	if (!use_4lvl(vm))
		return;

	cleanup_px(vm, pdp);
	kfree(pdp);
669 670
}

671 672 673 674 675 676 677
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

678
	fill_px(vm, pdp, scratch_pdpe);
679 680 681 682 683
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
684
	unsigned int i;
685

686 687 688 689
	fill_px(vm, pml4,
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC));
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++)
		pml4->pdps[i] = vm->scratch_pdp;
690 691
}

692
/* Broadwell Page Directory Pointer Descriptors */
693
static int gen8_write_pdp(struct drm_i915_gem_request *req,
694 695
			  unsigned entry,
			  dma_addr_t addr)
696
{
697
	struct intel_engine_cs *engine = req->engine;
698
	u32 *cs;
699 700 701

	BUG_ON(entry >= 4);

702 703 704
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
705

706 707 708 709 710 711 712
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
713 714 715 716

	return 0;
}

717 718
static int gen8_mm_switch_3lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
719
{
720
	int i, ret;
721

722
	for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
723 724
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

725
		ret = gen8_write_pdp(req, i, pd_daddr);
726 727
		if (ret)
			return ret;
728
	}
B
Ben Widawsky 已提交
729

730
	return 0;
731 732
}

733 734
static int gen8_mm_switch_4lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
735 736 737 738
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

739 740 741 742 743 744 745
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
746
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
747 748
}

749 750 751 752
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
753
				struct i915_page_table *pt,
754
				u64 start, u64 length)
755
{
756
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
757 758
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
759 760 761
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
762

763
	GEM_BUG_ON(num_entries > pt->used_ptes);
M
Mika Kuoppala 已提交
764

765 766 767
	pt->used_ptes -= num_entries;
	if (!pt->used_ptes)
		return true;
768

769
	vaddr = kmap_atomic_px(pt);
M
Mika Kuoppala 已提交
770
	while (pte < pte_end)
771
		vaddr[pte++] = scratch_pte;
772
	kunmap_atomic(vaddr);
773 774

	return false;
775
}
776

777 778 779 780 781 782 783 784 785 786 787 788 789 790
static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       struct i915_page_table *pt,
			       unsigned int pde)
{
	gen8_pde_t *vaddr;

	pd->page_table[pde] = pt;

	vaddr = kmap_atomic_px(pd);
	vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

791
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
792
				struct i915_page_directory *pd,
793
				u64 start, u64 length)
794 795
{
	struct i915_page_table *pt;
796
	u32 pde;
797 798

	gen8_for_each_pde(pt, pd, start, length, pde) {
799 800
		GEM_BUG_ON(pt == vm->scratch_pt);

801 802
		if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
			continue;
803

804
		gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
805
		GEM_BUG_ON(!pd->used_pdes);
806
		pd->used_pdes--;
807 808

		free_pt(vm, pt);
809 810
	}

811 812
	return !pd->used_pdes;
}
813

814 815 816 817 818 819 820 821
static void gen8_ppgtt_set_pdpe(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				struct i915_page_directory *pd,
				unsigned int pdpe)
{
	gen8_ppgtt_pdpe_t *vaddr;

	pdp->page_directory[pdpe] = pd;
822
	if (!use_4lvl(vm))
823 824 825 826 827
		return;

	vaddr = kmap_atomic_px(pdp);
	vaddr[pdpe] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
828
}
829

830 831 832 833
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
834
				 struct i915_page_directory_pointer *pdp,
835
				 u64 start, u64 length)
836 837
{
	struct i915_page_directory *pd;
838
	unsigned int pdpe;
839

840
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
841 842
		GEM_BUG_ON(pd == vm->scratch_pd);

843 844
		if (!gen8_ppgtt_clear_pd(vm, pd, start, length))
			continue;
845

846
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
847
		GEM_BUG_ON(!pdp->used_pdpes);
848
		pdp->used_pdpes--;
849

850 851
		free_pd(vm, pd);
	}
852

853
	return !pdp->used_pdpes;
854
}
855

856 857 858 859 860 861
static void gen8_ppgtt_clear_3lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
{
	gen8_ppgtt_clear_pdp(vm, &i915_vm_to_ppgtt(vm)->pdp, start, length);
}

862 863 864 865 866 867 868 869 870 871 872 873 874
static void gen8_ppgtt_set_pml4e(struct i915_pml4 *pml4,
				 struct i915_page_directory_pointer *pdp,
				 unsigned int pml4e)
{
	gen8_ppgtt_pml4e_t *vaddr;

	pml4->pdps[pml4e] = pdp;

	vaddr = kmap_atomic_px(pml4);
	vaddr[pml4e] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

875 876 877 878
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
879 880
static void gen8_ppgtt_clear_4lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
881
{
882 883
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
884
	struct i915_page_directory_pointer *pdp;
885
	unsigned int pml4e;
886

887
	GEM_BUG_ON(!use_4lvl(vm));
888

889
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
890 891
		GEM_BUG_ON(pdp == vm->scratch_pdp);

892 893
		if (!gen8_ppgtt_clear_pdp(vm, pdp, start, length))
			continue;
894

895 896 897
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);

		free_pdp(vm, pdp);
898 899 900
	}
}

901 902 903 904 905
struct sgt_dma {
	struct scatterlist *sg;
	dma_addr_t dma, max;
};

906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
struct gen8_insert_pte {
	u16 pml4e;
	u16 pdpe;
	u16 pde;
	u16 pte;
};

static __always_inline struct gen8_insert_pte gen8_insert_pte(u64 start)
{
	return (struct gen8_insert_pte) {
		 gen8_pml4e_index(start),
		 gen8_pdpe_index(start),
		 gen8_pde_index(start),
		 gen8_pte_index(start),
	};
}

923 924
static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
925
			      struct i915_page_directory_pointer *pdp,
926
			      struct sgt_dma *iter,
927
			      struct gen8_insert_pte *idx,
928 929
			      enum i915_cache_level cache_level)
{
930 931 932 933
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
934

935
	GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
936 937
	pd = pdp->page_directory[idx->pdpe];
	vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
938
	do {
939 940
		vaddr[idx->pte] = pte_encode | iter->dma;

941 942 943 944 945 946 947
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
948

949 950
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
951
		}
952

953 954 955 956 957 958
		if (++idx->pte == GEN8_PTES) {
			idx->pte = 0;

			if (++idx->pde == I915_PDES) {
				idx->pde = 0;

959
				/* Limited by sg length for 3lvl */
960 961
				if (++idx->pdpe == GEN8_PML4ES_PER_PML4) {
					idx->pdpe = 0;
962
					ret = true;
963
					break;
964 965
				}

966
				GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
967
				pd = pdp->page_directory[idx->pdpe];
968
			}
969

970
			kunmap_atomic(vaddr);
971
			vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
972
		}
973
	} while (1);
974
	kunmap_atomic(vaddr);
975

976
	return ret;
977 978
}

979
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
980
				   struct i915_vma *vma,
981 982
				   enum i915_cache_level cache_level,
				   u32 unused)
983
{
984
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
985
	struct sgt_dma iter = {
986
		.sg = vma->pages->sgl,
987 988 989
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
990
	struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
991

992 993
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter, &idx,
				      cache_level);
994
}
995

996
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
997
				   struct i915_vma *vma,
998 999 1000 1001 1002
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct sgt_dma iter = {
1003
		.sg = vma->pages->sgl,
1004 1005 1006 1007
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
1008
	struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
1009

1010 1011 1012
	while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++], &iter,
					     &idx, cache_level))
		GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
1013 1014
}

1015
static void gen8_free_page_tables(struct i915_address_space *vm,
1016
				  struct i915_page_directory *pd)
1017 1018 1019
{
	int i;

1020
	if (!px_page(pd))
1021 1022
		return;

1023 1024 1025
	for (i = 0; i < I915_PDES; i++) {
		if (pd->page_table[i] != vm->scratch_pt)
			free_pt(vm, pd->page_table[i]);
1026
	}
B
Ben Widawsky 已提交
1027 1028
}

1029 1030
static int gen8_init_scratch(struct i915_address_space *vm)
{
1031
	int ret;
1032

1033
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1034 1035
	if (ret)
		return ret;
1036

1037
	vm->scratch_pt = alloc_pt(vm);
1038
	if (IS_ERR(vm->scratch_pt)) {
1039 1040
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
1041 1042
	}

1043
	vm->scratch_pd = alloc_pd(vm);
1044
	if (IS_ERR(vm->scratch_pd)) {
1045 1046
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
1047 1048
	}

1049
	if (use_4lvl(vm)) {
1050
		vm->scratch_pdp = alloc_pdp(vm);
1051
		if (IS_ERR(vm->scratch_pdp)) {
1052 1053
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
1054 1055 1056
		}
	}

1057 1058
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
1059
	if (use_4lvl(vm))
1060
		gen8_initialize_pdp(vm, vm->scratch_pdp);
1061 1062

	return 0;
1063 1064

free_pd:
1065
	free_pd(vm, vm->scratch_pd);
1066
free_pt:
1067
	free_pt(vm, vm->scratch_pt);
1068
free_scratch_page:
1069
	cleanup_scratch_page(vm);
1070 1071

	return ret;
1072 1073
}

1074 1075
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
1076 1077
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1078 1079 1080
	enum vgt_g2v_type msg;
	int i;

1081 1082
	if (use_4lvl(vm)) {
		const u64 daddr = px_dma(&ppgtt->pml4);
1083

1084 1085
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1086 1087 1088 1089

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
1090
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
1091
			const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
1092

1093 1094
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1106 1107
static void gen8_free_scratch(struct i915_address_space *vm)
{
1108
	if (use_4lvl(vm))
1109 1110 1111 1112
		free_pdp(vm, vm->scratch_pdp);
	free_pd(vm, vm->scratch_pd);
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1113 1114
}

1115
static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
1116
				    struct i915_page_directory_pointer *pdp)
1117
{
1118
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
1119 1120
	int i;

1121
	for (i = 0; i < pdpes; i++) {
1122
		if (pdp->page_directory[i] == vm->scratch_pd)
1123 1124
			continue;

1125 1126
		gen8_free_page_tables(vm, pdp->page_directory[i]);
		free_pd(vm, pdp->page_directory[i]);
1127
	}
1128

1129
	free_pdp(vm, pdp);
1130 1131 1132 1133 1134 1135
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

1136 1137
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++) {
		if (ppgtt->pml4.pdps[i] == ppgtt->base.scratch_pdp)
1138 1139
			continue;

1140
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
1141 1142
	}

1143
	cleanup_px(&ppgtt->base, &ppgtt->pml4);
1144 1145 1146 1147
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1148
	struct drm_i915_private *dev_priv = vm->i915;
1149
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1150

1151
	if (intel_vgpu_active(dev_priv))
1152 1153
		gen8_ppgtt_notify_vgt(ppgtt, false);

1154
	if (use_4lvl(vm))
1155
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1156 1157
	else
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
1158

1159
	gen8_free_scratch(vm);
1160 1161
}

1162 1163 1164
static int gen8_ppgtt_alloc_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       u64 start, u64 length)
1165
{
1166
	struct i915_page_table *pt;
1167
	u64 from = start;
1168
	unsigned int pde;
1169

1170
	gen8_for_each_pde(pt, pd, start, length, pde) {
1171 1172
		int count = gen8_pte_count(start, length);

1173
		if (pt == vm->scratch_pt) {
1174 1175 1176
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind;
1177

1178 1179
			if (count < GEN8_PTES)
				gen8_initialize_pt(vm, pt);
1180 1181 1182

			gen8_ppgtt_set_pde(vm, pd, pt, pde);
			pd->used_pdes++;
1183
			GEM_BUG_ON(pd->used_pdes > I915_PDES);
1184
		}
1185

1186
		pt->used_ptes += count;
1187
	}
1188
	return 0;
1189

1190 1191
unwind:
	gen8_ppgtt_clear_pd(vm, pd, from, start - from);
B
Ben Widawsky 已提交
1192
	return -ENOMEM;
1193 1194
}

1195 1196 1197
static int gen8_ppgtt_alloc_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				u64 start, u64 length)
1198
{
1199
	struct i915_page_directory *pd;
1200 1201
	u64 from = start;
	unsigned int pdpe;
1202 1203
	int ret;

1204
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1205 1206 1207 1208
		if (pd == vm->scratch_pd) {
			pd = alloc_pd(vm);
			if (IS_ERR(pd))
				goto unwind;
1209

1210
			gen8_initialize_pd(vm, pd);
1211
			gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
1212
			pdp->used_pdpes++;
1213
			GEM_BUG_ON(pdp->used_pdpes > i915_pdpes_per_pdp(vm));
1214 1215

			mark_tlbs_dirty(i915_vm_to_ppgtt(vm));
1216 1217 1218
		}

		ret = gen8_ppgtt_alloc_pd(vm, pd, start, length);
1219 1220
		if (unlikely(ret))
			goto unwind_pd;
1221
	}
1222

B
Ben Widawsky 已提交
1223
	return 0;
1224

1225 1226 1227 1228 1229 1230 1231
unwind_pd:
	if (!pd->used_pdes) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		GEM_BUG_ON(!pdp->used_pdpes);
		pdp->used_pdpes--;
		free_pd(vm, pd);
	}
1232 1233 1234
unwind:
	gen8_ppgtt_clear_pdp(vm, pdp, from, start - from);
	return -ENOMEM;
1235 1236
}

1237 1238
static int gen8_ppgtt_alloc_3lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
1239
{
1240 1241 1242
	return gen8_ppgtt_alloc_pdp(vm,
				    &i915_vm_to_ppgtt(vm)->pdp, start, length);
}
1243

1244 1245 1246 1247 1248 1249 1250 1251 1252
static int gen8_ppgtt_alloc_4lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
	struct i915_page_directory_pointer *pdp;
	u64 from = start;
	u32 pml4e;
	int ret;
1253

1254
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1255 1256 1257 1258
		if (pml4->pdps[pml4e] == vm->scratch_pdp) {
			pdp = alloc_pdp(vm);
			if (IS_ERR(pdp))
				goto unwind;
1259

1260 1261 1262
			gen8_initialize_pdp(vm, pdp);
			gen8_ppgtt_set_pml4e(pml4, pdp, pml4e);
		}
1263

1264
		ret = gen8_ppgtt_alloc_pdp(vm, pdp, start, length);
1265 1266
		if (unlikely(ret))
			goto unwind_pdp;
1267 1268 1269 1270
	}

	return 0;

1271 1272 1273 1274 1275
unwind_pdp:
	if (!pdp->used_pdpes) {
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
		free_pdp(vm, pdp);
	}
1276 1277 1278
unwind:
	gen8_ppgtt_clear_4lvl(vm, from, start - from);
	return -ENOMEM;
1279 1280
}

1281 1282
static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
1283
			  u64 start, u64 length,
1284 1285 1286
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
1287
	struct i915_address_space *vm = &ppgtt->base;
1288
	struct i915_page_directory *pd;
1289
	u32 pdpe;
1290

1291
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1292
		struct i915_page_table *pt;
1293 1294 1295
		u64 pd_len = length;
		u64 pd_start = start;
		u32 pde;
1296

1297
		if (pdp->page_directory[pdpe] == ppgtt->base.scratch_pd)
1298 1299 1300
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1301
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1302
			u32 pte;
1303 1304
			gen8_pte_t *pt_vaddr;

1305
			if (pd->page_table[pde] == ppgtt->base.scratch_pt)
1306 1307
				continue;

1308
			pt_vaddr = kmap_atomic_px(pt);
1309
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
1310 1311 1312
				u64 va = (pdpe << GEN8_PDPE_SHIFT |
					  pde << GEN8_PDE_SHIFT |
					  pte << GEN8_PTE_SHIFT);
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1339 1340
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1341
	u64 start = 0, length = ppgtt->base.total;
1342

1343
	if (use_4lvl(vm)) {
1344
		u64 pml4e;
1345 1346 1347
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1348
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1349
			if (pml4->pdps[pml4e] == ppgtt->base.scratch_pdp)
1350 1351 1352
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
1353
			gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
1354
		}
1355 1356
	} else {
		gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
1357 1358 1359
	}
}

1360
static int gen8_preallocate_top_level_pdp(struct i915_hw_ppgtt *ppgtt)
1361
{
1362 1363 1364 1365 1366 1367
	struct i915_address_space *vm = &ppgtt->base;
	struct i915_page_directory_pointer *pdp = &ppgtt->pdp;
	struct i915_page_directory *pd;
	u64 start = 0, length = ppgtt->base.total;
	u64 from = start;
	unsigned int pdpe;
1368

1369 1370 1371 1372
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		pd = alloc_pd(vm);
		if (IS_ERR(pd))
			goto unwind;
1373

1374 1375 1376 1377
		gen8_initialize_pd(vm, pd);
		gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
		pdp->used_pdpes++;
	}
1378

1379 1380
	pdp->used_pdpes++; /* never remove */
	return 0;
1381

1382 1383 1384 1385 1386 1387 1388 1389
unwind:
	start -= from;
	gen8_for_each_pdpe(pd, pdp, from, start, pdpe) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		free_pd(vm, pd);
	}
	pdp->used_pdpes = 0;
	return -ENOMEM;
1390 1391
}

1392
/*
1393 1394 1395 1396
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1397
 *
1398
 */
1399
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1400
{
1401 1402
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1403
	int ret;
1404

1405 1406 1407 1408
	ppgtt->base.total = USES_FULL_48BIT_PPGTT(dev_priv) ?
		1ULL << 48 :
		1ULL << 32;

1409 1410 1411 1412 1413 1414
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
		ppgtt->base.pt_kmap_wc = true;

1415 1416 1417 1418 1419 1420
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret) {
		ppgtt->base.total = 0;
		return ret;
	}

1421
	if (use_4lvl(vm)) {
1422
		ret = setup_px(&ppgtt->base, &ppgtt->pml4);
1423 1424
		if (ret)
			goto free_scratch;
1425

1426 1427
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1428
		ppgtt->switch_mm = gen8_mm_switch_4lvl;
1429
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_4lvl;
1430
		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1431
		ppgtt->base.clear_range = gen8_ppgtt_clear_4lvl;
1432
	} else {
1433
		ret = __pdp_init(&ppgtt->base, &ppgtt->pdp);
1434 1435 1436
		if (ret)
			goto free_scratch;

1437
		if (intel_vgpu_active(dev_priv)) {
1438 1439 1440
			ret = gen8_preallocate_top_level_pdp(ppgtt);
			if (ret) {
				__pdp_fini(&ppgtt->pdp);
1441
				goto free_scratch;
1442
			}
1443
		}
1444

1445
		ppgtt->switch_mm = gen8_mm_switch_3lvl;
1446
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_3lvl;
1447
		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1448
		ppgtt->base.clear_range = gen8_ppgtt_clear_3lvl;
1449
	}
1450

1451
	if (intel_vgpu_active(dev_priv))
1452 1453
		gen8_ppgtt_notify_vgt(ppgtt, true);

1454 1455 1456 1457 1458
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
	ppgtt->debug_dump = gen8_dump_ppgtt;

1459
	return 0;
1460 1461 1462 1463

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1464 1465
}

B
Ben Widawsky 已提交
1466 1467 1468
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1469
	struct i915_page_table *unused;
1470
	gen6_pte_t scratch_pte;
1471 1472
	u32 pd_entry, pte, pde;
	u32 start = 0, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1473

1474
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1475
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1476

1477
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1478
		u32 expected;
1479
		gen6_pte_t *pt_vaddr;
1480
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1481
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1482 1483 1484 1485 1486 1487 1488 1489 1490
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1491
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
1492

1493
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1494
			unsigned long va =
1495
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1514
		kunmap_atomic(pt_vaddr);
B
Ben Widawsky 已提交
1515 1516 1517
	}
}

1518
/* Write pde (index) from the page directory @pd to the page table @pt */
C
Chris Wilson 已提交
1519 1520 1521
static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
				  const unsigned int pde,
				  const struct i915_page_table *pt)
B
Ben Widawsky 已提交
1522
{
1523
	/* Caller needs to make sure the write completes if necessary */
C
Chris Wilson 已提交
1524 1525
	writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
		       ppgtt->pd_addr + pde);
1526
}
B
Ben Widawsky 已提交
1527

1528 1529
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
C
Chris Wilson 已提交
1530
static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
1531
				  u32 start, u32 length)
1532
{
1533
	struct i915_page_table *pt;
C
Chris Wilson 已提交
1534
	unsigned int pde;
1535

C
Chris Wilson 已提交
1536 1537
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
		gen6_write_pde(ppgtt, pde, pt);
1538

C
Chris Wilson 已提交
1539
	mark_tlbs_dirty(ppgtt);
1540
	wmb();
B
Ben Widawsky 已提交
1541 1542
}

1543
static inline u32 get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1544
{
1545 1546
	GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
	return ppgtt->pd.base.ggtt_offset << 10;
1547 1548
}

1549
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1550
			 struct drm_i915_gem_request *req)
1551
{
1552
	struct intel_engine_cs *engine = req->engine;
1553
	u32 *cs;
1554 1555

	/* NB: TLBs must be flushed and invalidated before a switch */
1556 1557 1558
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1559

1560 1561 1562 1563 1564 1565 1566
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1567 1568 1569 1570

	return 0;
}

1571
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1572
			  struct drm_i915_gem_request *req)
1573
{
1574
	struct intel_engine_cs *engine = req->engine;
1575
	u32 *cs;
1576 1577

	/* NB: TLBs must be flushed and invalidated before a switch */
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1589 1590 1591 1592

	return 0;
}

1593
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1594
			  struct drm_i915_gem_request *req)
1595
{
1596
	struct intel_engine_cs *engine = req->engine;
1597
	struct drm_i915_private *dev_priv = req->i915;
1598

1599 1600
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1601 1602 1603
	return 0;
}

1604
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1605
{
1606
	struct intel_engine_cs *engine;
1607
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1608

1609
	for_each_engine(engine, dev_priv, id) {
1610 1611
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1612
		I915_WRITE(RING_MODE_GEN7(engine),
1613
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1614 1615
	}
}
B
Ben Widawsky 已提交
1616

1617
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1618
{
1619
	struct intel_engine_cs *engine;
1620
	u32 ecochk, ecobits;
1621
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1622

1623 1624
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1625

1626
	ecochk = I915_READ(GAM_ECOCHK);
1627
	if (IS_HASWELL(dev_priv)) {
1628 1629 1630 1631 1632 1633
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1634

1635
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1636
		/* GFX_MODE is per-ring on gen7+ */
1637
		I915_WRITE(RING_MODE_GEN7(engine),
1638
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1639
	}
1640
}
B
Ben Widawsky 已提交
1641

1642
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1643
{
1644
	u32 ecochk, gab_ctl, ecobits;
1645

1646 1647 1648
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1649

1650 1651 1652 1653 1654 1655 1656
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1657 1658
}

1659
/* PPGTT support for Sandybdrige/Gen6 and later */
1660
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1661
				   u64 start, u64 length)
1662
{
1663
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1664 1665 1666 1667 1668 1669
	unsigned int first_entry = start >> PAGE_SHIFT;
	unsigned int pde = first_entry / GEN6_PTES;
	unsigned int pte = first_entry % GEN6_PTES;
	unsigned int num_entries = length >> PAGE_SHIFT;
	gen6_pte_t scratch_pte =
		vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
1670

1671
	while (num_entries) {
1672 1673 1674
		struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
		unsigned int end = min(pte + num_entries, GEN6_PTES);
		gen6_pte_t *vaddr;
1675

1676
		num_entries -= end - pte;
1677

1678 1679 1680 1681 1682
		/* Note that the hw doesn't support removing PDE on the fly
		 * (they are cached inside the context with no means to
		 * invalidate the cache), so we can only reset the PTE
		 * entries back to scratch.
		 */
1683

1684 1685 1686 1687 1688
		vaddr = kmap_atomic_px(pt);
		do {
			vaddr[pte++] = scratch_pte;
		} while (pte < end);
		kunmap_atomic(vaddr);
1689

1690
		pte = 0;
1691
	}
1692 1693
}

1694
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
1695
				      struct i915_vma *vma,
1696 1697
				      enum i915_cache_level cache_level,
				      u32 flags)
D
Daniel Vetter 已提交
1698
{
1699
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1700
	unsigned first_entry = vma->node.start >> PAGE_SHIFT;
1701 1702
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1703 1704 1705 1706
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
	struct sgt_dma iter;
	gen6_pte_t *vaddr;

1707
	vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1708
	iter.sg = vma->pages->sgl;
1709 1710 1711 1712
	iter.dma = sg_dma_address(iter.sg);
	iter.max = iter.dma + iter.sg->length;
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1713

1714 1715 1716 1717 1718
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1719

1720 1721 1722
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1723

1724
		if (++act_pte == GEN6_PTES) {
1725 1726
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
1727
			act_pte = 0;
D
Daniel Vetter 已提交
1728
		}
1729
	} while (1);
1730
	kunmap_atomic(vaddr);
D
Daniel Vetter 已提交
1731 1732
}

1733
static int gen6_alloc_va_range(struct i915_address_space *vm,
1734
			       u64 start, u64 length)
1735
{
1736
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1737
	struct i915_page_table *pt;
1738 1739 1740
	u64 from = start;
	unsigned int pde;
	bool flush = false;
1741

1742
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1743 1744 1745 1746
		if (pt == vm->scratch_pt) {
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind_out;
1747

1748 1749 1750 1751
			gen6_initialize_pt(vm, pt);
			ppgtt->pd.page_table[pde] = pt;
			gen6_write_pde(ppgtt, pde, pt);
			flush = true;
1752 1753 1754
		}
	}

1755 1756 1757
	if (flush) {
		mark_tlbs_dirty(ppgtt);
		wmb();
1758 1759 1760
	}

	return 0;
1761 1762

unwind_out:
1763 1764
	gen6_ppgtt_clear_range(vm, from, start);
	return -ENOMEM;
1765 1766
}

1767 1768
static int gen6_init_scratch(struct i915_address_space *vm)
{
1769
	int ret;
1770

1771
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1772 1773
	if (ret)
		return ret;
1774

1775
	vm->scratch_pt = alloc_pt(vm);
1776
	if (IS_ERR(vm->scratch_pt)) {
1777
		cleanup_scratch_page(vm);
1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
1788 1789
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1790 1791
}

1792
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1793
{
1794
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1795
	struct i915_page_directory *pd = &ppgtt->pd;
1796
	struct i915_page_table *pt;
1797
	u32 pde;
1798

1799 1800
	drm_mm_remove_node(&ppgtt->node);

1801
	gen6_for_all_pdes(pt, pd, pde)
1802
		if (pt != vm->scratch_pt)
1803
			free_pt(vm, pt);
1804

1805
	gen6_free_scratch(vm);
1806 1807
}

1808
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1809
{
1810
	struct i915_address_space *vm = &ppgtt->base;
1811
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1812
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1813
	int ret;
1814

B
Ben Widawsky 已提交
1815 1816 1817 1818
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
1819
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
1820

1821 1822 1823
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
1824

1825 1826 1827 1828 1829
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
1830
	if (ret)
1831 1832
		goto err_out;

1833
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
1834
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1835

1836 1837 1838 1839 1840 1841
	ppgtt->pd.base.ggtt_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);

	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);

1842
	return 0;
1843 1844

err_out:
1845
	gen6_free_scratch(vm);
1846
	return ret;
1847 1848 1849 1850
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1851
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1852
}
1853

1854
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1855
				  u64 start, u64 length)
1856
{
1857
	struct i915_page_table *unused;
1858
	u32 pde;
1859

1860
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
1861
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
1862 1863
}

1864
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1865
{
1866
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1867
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1868 1869
	int ret;

1870
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
1871
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
1872
		ppgtt->switch_mm = gen6_mm_switch;
1873
	else if (IS_HASWELL(dev_priv))
1874
		ppgtt->switch_mm = hsw_mm_switch;
1875
	else if (IS_GEN7(dev_priv))
1876
		ppgtt->switch_mm = gen7_mm_switch;
1877
	else
1878 1879 1880 1881 1882 1883
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1884
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
1885

1886
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
C
Chris Wilson 已提交
1887
	gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
1888

1889 1890 1891 1892 1893 1894
	ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
	if (ret) {
		gen6_ppgtt_cleanup(&ppgtt->base);
		return ret;
	}

1895 1896 1897 1898 1899 1900 1901
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->debug_dump = gen6_dump_ppgtt;

1902
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1903 1904
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1905

1906 1907
	DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
			 ppgtt->pd.base.ggtt_offset << 10);
1908

1909
	return 0;
1910 1911
}

1912 1913
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
1914
{
1915
	ppgtt->base.i915 = dev_priv;
1916
	ppgtt->base.dma = &dev_priv->drm.pdev->dev;
1917

1918
	if (INTEL_INFO(dev_priv)->gen < 8)
1919
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1920
	else
1921
		return gen8_ppgtt_init(ppgtt);
1922
}
1923

1924
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
1925 1926
				    struct drm_i915_private *dev_priv,
				    const char *name)
1927
{
C
Chris Wilson 已提交
1928
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
1929

1930
	drm_mm_init(&vm->mm, 0, vm->total);
1931 1932
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

1933 1934
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
1935
	INIT_LIST_HEAD(&vm->unbound_list);
1936

1937
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
1938
	pagevec_init(&vm->free_pages, false);
1939 1940
}

1941 1942
static void i915_address_space_fini(struct i915_address_space *vm)
{
1943
	if (pagevec_count(&vm->free_pages))
1944
		vm_free_pages_release(vm, true);
1945

1946 1947 1948 1949 1950
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

1951
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
1952 1953 1954 1955 1956
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
1957
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk,cfl,cnl */
1958
	if (IS_BROADWELL(dev_priv))
1959
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
1960
	else if (IS_CHERRYVIEW(dev_priv))
1961
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
1962
	else if (IS_GEN9_BC(dev_priv) || IS_GEN10(dev_priv))
1963
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
1964
	else if (IS_GEN9_LP(dev_priv))
1965 1966 1967
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

1968
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
1969
{
1970
	gtt_write_workarounds(dev_priv);
1971

1972 1973 1974 1975 1976 1977
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1978
	if (!USES_PPGTT(dev_priv))
1979 1980
		return 0;

1981
	if (IS_GEN6(dev_priv))
1982
		gen6_ppgtt_enable(dev_priv);
1983
	else if (IS_GEN7(dev_priv))
1984 1985 1986
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
1987
	else
1988
		MISSING_CASE(INTEL_GEN(dev_priv));
1989

1990 1991
	return 0;
}
1992

1993
struct i915_hw_ppgtt *
1994
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
1995 1996
		  struct drm_i915_file_private *fpriv,
		  const char *name)
1997 1998 1999 2000 2001 2002 2003 2004
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2005
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2006 2007 2008 2009 2010
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2011 2012 2013 2014
	kref_init(&ppgtt->ref);
	i915_address_space_init(&ppgtt->base, dev_priv, name);
	ppgtt->base.file = fpriv;

2015 2016
	trace_i915_ppgtt_create(&ppgtt->base);

2017 2018 2019
	return ppgtt;
}

2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

2041
void i915_ppgtt_release(struct kref *kref)
2042 2043 2044 2045
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2046 2047
	trace_i915_ppgtt_release(&ppgtt->base);

2048
	/* vmas should already be unbound and destroyed */
2049 2050
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2051
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2052 2053

	ppgtt->base.cleanup(&ppgtt->base);
2054
	i915_address_space_fini(&ppgtt->base);
2055 2056
	kfree(ppgtt);
}
2057

2058 2059 2060
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2061
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2062 2063 2064 2065
{
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2066
	return IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_vtd_active();
2067 2068
}

2069
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2070
{
2071
	struct intel_engine_cs *engine;
2072
	enum intel_engine_id id;
2073

2074
	if (INTEL_INFO(dev_priv)->gen < 6)
2075 2076
		return;

2077
	for_each_engine(engine, dev_priv, id) {
2078
		u32 fault_reg;
2079
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2080 2081
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2082
					 "\tAddr: 0x%08lx\n"
2083 2084 2085 2086 2087 2088 2089
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2090
			I915_WRITE(RING_FAULT_REG(engine),
2091 2092 2093
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2094 2095 2096 2097

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2098 2099
}

2100
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2101
{
2102
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2103 2104 2105 2106

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2107
	if (INTEL_GEN(dev_priv) < 6)
2108 2109
		return;

2110
	i915_check_and_clear_faults(dev_priv);
2111

2112
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
2113

2114
	i915_ggtt_invalidate(dev_priv);
2115 2116
}

2117 2118
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2119
{
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
				 obj->base.size >> PAGE_SHIFT,
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2138

2139
	return -ENOSPC;
2140 2141
}

2142
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2143 2144 2145 2146
{
	writeq(pte, addr);
}

2147 2148
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2149
				  u64 offset,
2150 2151 2152
				  enum i915_cache_level level,
				  u32 unused)
{
2153
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2154
	gen8_pte_t __iomem *pte =
2155
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2156

2157
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2158

2159
	ggtt->invalidate(vm->i915);
2160 2161
}

B
Ben Widawsky 已提交
2162
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2163
				     struct i915_vma *vma,
2164 2165
				     enum i915_cache_level level,
				     u32 unused)
B
Ben Widawsky 已提交
2166
{
2167
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2168 2169
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2170
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2171
	dma_addr_t addr;
2172

2173
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
2174 2175
	gtt_entries += vma->node.start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, vma->pages)
2176
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2177

2178
	wmb();
B
Ben Widawsky 已提交
2179 2180 2181 2182 2183

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2184
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2185 2186
}

2187 2188
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2189
				  u64 offset,
2190 2191 2192
				  enum i915_cache_level level,
				  u32 flags)
{
2193
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2194
	gen6_pte_t __iomem *pte =
2195
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2196

2197
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2198

2199
	ggtt->invalidate(vm->i915);
2200 2201
}

2202 2203 2204 2205 2206 2207
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2208
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2209
				     struct i915_vma *vma,
2210 2211
				     enum i915_cache_level level,
				     u32 flags)
2212
{
2213
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2214
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
2215
	unsigned int i = vma->node.start >> PAGE_SHIFT;
2216
	struct sgt_iter iter;
2217
	dma_addr_t addr;
2218
	for_each_sgt_dma(addr, iter, vma->pages)
2219 2220
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
	wmb();
2221 2222 2223 2224 2225

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2226
	ggtt->invalidate(vm->i915);
2227 2228
}

2229
static void nop_clear_range(struct i915_address_space *vm,
2230
			    u64 start, u64 length)
2231 2232 2233
{
}

B
Ben Widawsky 已提交
2234
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2235
				  u64 start, u64 length)
B
Ben Widawsky 已提交
2236
{
2237
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2238 2239
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2240 2241 2242
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2243 2244
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
}

2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
static void bxt_vtd_ggtt_wa(struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = vm->i915;

	/*
	 * Make sure the internal GAM fifo has been cleared of all GTT
	 * writes before exiting stop_machine(). This guarantees that
	 * any aperture accesses waiting to start in another process
	 * cannot back up behind the GTT writes causing a hang.
	 * The register can be any arbitrary GAM register.
	 */
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

struct insert_page {
	struct i915_address_space *vm;
	dma_addr_t addr;
	u64 offset;
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_page__cb(void *_arg)
{
	struct insert_page *arg = _arg;

	gen8_ggtt_insert_page(arg->vm, arg->addr, arg->offset, arg->level, 0);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_page__BKL(struct i915_address_space *vm,
					  dma_addr_t addr,
					  u64 offset,
					  enum i915_cache_level level,
					  u32 unused)
{
	struct insert_page arg = { vm, addr, offset, level };

	stop_machine(bxt_vtd_ggtt_insert_page__cb, &arg, NULL);
}

struct insert_entries {
	struct i915_address_space *vm;
2300
	struct i915_vma *vma;
2301 2302 2303 2304 2305 2306 2307
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;

2308
	gen8_ggtt_insert_entries(arg->vm, arg->vma, arg->level, 0);
2309 2310 2311 2312 2313 2314
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2315
					     struct i915_vma *vma,
2316 2317 2318
					     enum i915_cache_level level,
					     u32 unused)
{
2319
	struct insert_entries arg = { vm, vma, level };
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348

	stop_machine(bxt_vtd_ggtt_insert_entries__cb, &arg, NULL);
}

struct clear_range {
	struct i915_address_space *vm;
	u64 start;
	u64 length;
};

static int bxt_vtd_ggtt_clear_range__cb(void *_arg)
{
	struct clear_range *arg = _arg;

	gen8_ggtt_clear_range(arg->vm, arg->start, arg->length);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_clear_range__BKL(struct i915_address_space *vm,
					  u64 start,
					  u64 length)
{
	struct clear_range arg = { vm, start, length };

	stop_machine(bxt_vtd_ggtt_clear_range__cb, &arg, NULL);
}

2349
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2350
				  u64 start, u64 length)
2351
{
2352
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2353 2354
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2355
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2356 2357
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2358 2359 2360 2361 2362 2363 2364
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2365
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2366
				     I915_CACHE_LLC, 0);
2367

2368 2369 2370 2371
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
}

2372 2373
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2374
				  u64 offset,
2375 2376 2377 2378 2379 2380 2381 2382 2383
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2384
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2385
				     struct i915_vma *vma,
2386 2387
				     enum i915_cache_level cache_level,
				     u32 unused)
2388 2389 2390 2391
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2392 2393
	intel_gtt_insert_sg_entries(vma->pages, vma->node.start >> PAGE_SHIFT,
				    flags);
2394 2395
}

2396
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2397
				  u64 start, u64 length)
2398
{
2399
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2400 2401
}

2402 2403 2404
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2405
{
2406
	struct drm_i915_private *i915 = vma->vm->i915;
2407
	struct drm_i915_gem_object *obj = vma->obj;
2408
	u32 pte_flags;
2409

2410 2411 2412 2413 2414
	if (unlikely(!vma->pages)) {
		int ret = i915_get_ggtt_vma_pages(vma);
		if (ret)
			return ret;
	}
2415 2416

	/* Currently applicable only to VLV */
2417
	pte_flags = 0;
2418 2419 2420
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2421
	intel_runtime_pm_get(i915);
2422
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2423
	intel_runtime_pm_put(i915);
2424 2425 2426 2427 2428 2429

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2430
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2431 2432 2433 2434

	return 0;
}

2435 2436 2437 2438 2439 2440 2441 2442 2443
static void ggtt_unbind_vma(struct i915_vma *vma)
{
	struct drm_i915_private *i915 = vma->vm->i915;

	intel_runtime_pm_get(i915);
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
	intel_runtime_pm_put(i915);
}

2444 2445 2446
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2447
{
2448
	struct drm_i915_private *i915 = vma->vm->i915;
2449
	u32 pte_flags;
2450
	int ret;
2451

2452
	if (unlikely(!vma->pages)) {
2453
		ret = i915_get_ggtt_vma_pages(vma);
2454 2455 2456
		if (ret)
			return ret;
	}
2457

2458
	/* Currently applicable only to VLV */
2459 2460
	pte_flags = 0;
	if (vma->obj->gt_ro)
2461
		pte_flags |= PTE_READ_ONLY;
2462

2463 2464 2465
	if (flags & I915_VMA_LOCAL_BIND) {
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;

2466 2467
		if (!(vma->flags & I915_VMA_LOCAL_BIND) &&
		    appgtt->base.allocate_va_range) {
2468 2469
			ret = appgtt->base.allocate_va_range(&appgtt->base,
							     vma->node.start,
2470
							     vma->size);
2471
			if (ret)
2472
				goto err_pages;
2473 2474
		}

2475 2476
		appgtt->base.insert_entries(&appgtt->base, vma, cache_level,
					    pte_flags);
2477 2478
	}

2479
	if (flags & I915_VMA_GLOBAL_BIND) {
2480
		intel_runtime_pm_get(i915);
2481
		vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2482
		intel_runtime_pm_put(i915);
2483
	}
2484

2485
	return 0;
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496

err_pages:
	if (!(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND))) {
		if (vma->pages != vma->obj->mm.pages) {
			GEM_BUG_ON(!vma->pages);
			sg_free_table(vma->pages);
			kfree(vma->pages);
		}
		vma->pages = NULL;
	}
	return ret;
2497 2498
}

2499
static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
2500
{
2501
	struct drm_i915_private *i915 = vma->vm->i915;
2502

2503 2504
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2505
		vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2506 2507
		intel_runtime_pm_put(i915);
	}
2508

2509 2510 2511 2512 2513
	if (vma->flags & I915_VMA_LOCAL_BIND) {
		struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;

		vm->clear_range(vm, vma->node.start, vma->size);
	}
2514 2515
}

2516 2517
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2518
{
D
David Weinehall 已提交
2519 2520
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2521
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2522

2523
	if (unlikely(ggtt->do_idle_maps)) {
2524
		if (i915_gem_wait_for_idle(dev_priv, 0)) {
2525 2526 2527 2528 2529
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2530

2531
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2532
}
2533

C
Chris Wilson 已提交
2534
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2535
				  unsigned long color,
2536 2537
				  u64 *start,
				  u64 *end)
2538
{
2539
	if (node->allocated && node->color != color)
2540
		*start += I915_GTT_PAGE_SIZE;
2541

2542 2543 2544 2545 2546
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2547
	node = list_next_entry(node, node_list);
2548
	if (node->color != color)
2549
		*end -= I915_GTT_PAGE_SIZE;
2550
}
B
Ben Widawsky 已提交
2551

2552 2553 2554 2555 2556 2557
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

2558
	ppgtt = i915_ppgtt_create(i915, ERR_PTR(-EPERM), "[alias]");
2559 2560
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
2561

2562 2563 2564 2565 2566
	if (WARN_ON(ppgtt->base.total < ggtt->base.total)) {
		err = -ENODEV;
		goto err_ppgtt;
	}

2567
	if (ppgtt->base.allocate_va_range) {
2568 2569 2570 2571 2572
		/* Note we only pre-allocate as far as the end of the global
		 * GTT. On 48b / 4-level page-tables, the difference is very,
		 * very significant! We have to preallocate as GVT/vgpu does
		 * not like the page directory disappearing.
		 */
2573
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
2574
						    0, ggtt->base.total);
2575
		if (err)
2576
			goto err_ppgtt;
2577 2578 2579
	}

	i915->mm.aliasing_ppgtt = ppgtt;
2580

2581 2582 2583
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

2584 2585 2586
	WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
	ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;

2587 2588 2589
	return 0;

err_ppgtt:
2590
	i915_ppgtt_put(ppgtt);
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

2603
	i915_ppgtt_put(ppgtt);
2604 2605

	ggtt->base.bind_vma = ggtt_bind_vma;
2606
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2607 2608
}

2609
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2610
{
2611 2612 2613 2614 2615 2616 2617 2618 2619
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2620
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2621
	unsigned long hole_start, hole_end;
2622
	struct drm_mm_node *entry;
2623
	int ret;
2624

2625 2626 2627
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2628

2629
	/* Reserve a mappable slot for our lockless error capture */
2630 2631 2632 2633
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2634 2635 2636
	if (ret)
		return ret;

2637
	/* Clear any non-preallocated blocks */
2638
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2639 2640
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2641
		ggtt->base.clear_range(&ggtt->base, hole_start,
2642
				       hole_end - hole_start);
2643 2644 2645
	}

	/* And finally clear the reserved guard page */
2646
	ggtt->base.clear_range(&ggtt->base,
2647
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2648

2649
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2650
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2651
		if (ret)
2652
			goto err;
2653 2654
	}

2655
	return 0;
2656 2657 2658 2659

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2660 2661
}

2662 2663
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2664
 * @dev_priv: i915 device
2665
 */
2666
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2667
{
2668
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2669
	struct i915_vma *vma, *vn;
2670
	struct pagevec *pvec;
2671 2672 2673 2674 2675 2676 2677 2678

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2679

2680
	i915_gem_cleanup_stolen(&dev_priv->drm);
2681

2682 2683 2684
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_fini_aliasing_ppgtt(dev_priv);

2685 2686 2687
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2688
	if (drm_mm_initialized(&ggtt->base.mm)) {
2689
		intel_vgt_deballoon(dev_priv);
2690
		i915_address_space_fini(&ggtt->base);
2691 2692
	}

2693
	ggtt->base.cleanup(&ggtt->base);
2694 2695 2696 2697 2698 2699 2700

	pvec = &dev_priv->mm.wc_stash;
	if (pvec->nr) {
		set_pages_array_wb(pvec->pages, pvec->nr);
		__pagevec_release(pvec);
	}

2701
	mutex_unlock(&dev_priv->drm.struct_mutex);
2702 2703

	arch_phys_wc_del(ggtt->mtrr);
2704
	io_mapping_fini(&ggtt->mappable);
2705
}
2706

2707
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2708 2709 2710 2711 2712 2713
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2714
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2715 2716 2717 2718 2719
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2720 2721 2722 2723 2724 2725 2726

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2727 2728 2729
	return bdw_gmch_ctl << 20;
}

2730
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2741
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2742 2743 2744
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2745
	return (size_t)snb_gmch_ctl << 25; /* 32 MB units */
2746 2747
}

2748
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2749 2750 2751
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2752
	return (size_t)bdw_gmch_ctl << 25; /* 32 MB units */
2753 2754
}

2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
2766
		return (size_t)gmch_ctrl << 25;
2767
	else if (gmch_ctrl < 0x17)
2768
		return (size_t)(gmch_ctrl - 0x11 + 2) << 22;
2769
	else
2770
		return (size_t)(gmch_ctrl - 0x17 + 9) << 22;
2771 2772
}

2773 2774 2775 2776 2777 2778
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
2779
		return (size_t)gen9_gmch_ctl << 25; /* 32 MB units */
2780 2781
	else
		/* 4MB increments starting at 0xf0 for 4MB */
2782
		return (size_t)(gen9_gmch_ctl - 0xf0 + 1) << 22;
2783 2784
}

2785
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2786
{
2787 2788
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2789
	phys_addr_t phys_addr;
2790
	int ret;
B
Ben Widawsky 已提交
2791 2792

	/* For Modern GENs the PTEs and register space are split in the BAR */
2793
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2794

I
Imre Deak 已提交
2795
	/*
2796 2797 2798
	 * On BXT+/CNL+ writes larger than 64 bit to the GTT pagetable range
	 * will be dropped. For WC mappings in general we have 64 byte burst
	 * writes when the WC buffer is flushed, so we can't use it, but have to
I
Imre Deak 已提交
2799 2800 2801
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2802
	if (IS_GEN9_LP(dev_priv) || INTEL_GEN(dev_priv) >= 10)
2803
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2804
	else
2805
		ggtt->gsm = ioremap_wc(phys_addr, size);
2806
	if (!ggtt->gsm) {
2807
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2808 2809 2810
		return -ENOMEM;
	}

2811
	ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
2812
	if (ret) {
B
Ben Widawsky 已提交
2813 2814
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2815
		iounmap(ggtt->gsm);
2816
		return ret;
B
Ben Widawsky 已提交
2817 2818
	}

2819
	return 0;
B
Ben Widawsky 已提交
2820 2821
}

2822 2823
static struct intel_ppat_entry *
__alloc_ppat_entry(struct intel_ppat *ppat, unsigned int index, u8 value)
R
Rodrigo Vivi 已提交
2824
{
2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
	struct intel_ppat_entry *entry = &ppat->entries[index];

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(test_bit(index, ppat->used));

	entry->ppat = ppat;
	entry->value = value;
	kref_init(&entry->ref);
	set_bit(index, ppat->used);
	set_bit(index, ppat->dirty);

	return entry;
}

static void __free_ppat_entry(struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(index >= ppat->max_entries);
	GEM_BUG_ON(!test_bit(index, ppat->used));

	entry->value = ppat->clear_value;
	clear_bit(index, ppat->used);
	set_bit(index, ppat->dirty);
}

/**
 * intel_ppat_get - get a usable PPAT entry
 * @i915: i915 device instance
 * @value: the PPAT value required by the caller
 *
 * The function tries to search if there is an existing PPAT entry which
 * matches with the required value. If perfectly matched, the existing PPAT
 * entry will be used. If only partially matched, it will try to check if
 * there is any available PPAT index. If yes, it will allocate a new PPAT
 * index for the required entry and update the HW. If not, the partially
 * matched entry will be used.
 */
const struct intel_ppat_entry *
intel_ppat_get(struct drm_i915_private *i915, u8 value)
{
	struct intel_ppat *ppat = &i915->ppat;
	struct intel_ppat_entry *entry;
	unsigned int scanned, best_score;
	int i;

	GEM_BUG_ON(!ppat->max_entries);

	scanned = best_score = 0;
	for_each_set_bit(i, ppat->used, ppat->max_entries) {
		unsigned int score;

		score = ppat->match(ppat->entries[i].value, value);
		if (score > best_score) {
			entry = &ppat->entries[i];
			if (score == INTEL_PPAT_PERFECT_MATCH) {
				kref_get(&entry->ref);
				return entry;
			}
			best_score = score;
		}
		scanned++;
	}

	if (scanned == ppat->max_entries) {
		if (!best_score)
			return ERR_PTR(-ENOSPC);

		kref_get(&entry->ref);
		return entry;
	}

	i = find_first_zero_bit(ppat->used, ppat->max_entries);
	entry = __alloc_ppat_entry(ppat, i, value);
	ppat->update_hw(i915);
	return entry;
}

static void release_ppat(struct kref *kref)
{
	struct intel_ppat_entry *entry =
		container_of(kref, struct intel_ppat_entry, ref);
	struct drm_i915_private *i915 = entry->ppat->i915;

	__free_ppat_entry(entry);
	entry->ppat->update_hw(i915);
}

/**
 * intel_ppat_put - put back the PPAT entry got from intel_ppat_get()
 * @entry: an intel PPAT entry
 *
 * Put back the PPAT entry got from intel_ppat_get(). If the PPAT index of the
 * entry is dynamically allocated, its reference count will be decreased. Once
 * the reference count becomes into zero, the PPAT index becomes free again.
 */
void intel_ppat_put(const struct intel_ppat_entry *entry)
{
	struct intel_ppat *ppat = entry->ppat;
	unsigned int index = entry - ppat->entries;

	GEM_BUG_ON(!ppat->max_entries);

	kref_put(&ppat->entries[index].ref, release_ppat);
}

static void cnl_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	for_each_set_bit(i, ppat->dirty, ppat->max_entries) {
		I915_WRITE(GEN10_PAT_INDEX(i), ppat->entries[i].value);
		clear_bit(i, ppat->dirty);
	}
}

static void bdw_private_pat_update_hw(struct drm_i915_private *dev_priv)
{
	struct intel_ppat *ppat = &dev_priv->ppat;
	u64 pat = 0;
	int i;

	for (i = 0; i < ppat->max_entries; i++)
		pat |= GEN8_PPAT(i, ppat->entries[i].value);

	bitmap_clear(ppat->dirty, 0, ppat->max_entries);

	I915_WRITE(GEN8_PRIVATE_PAT_LO, lower_32_bits(pat));
	I915_WRITE(GEN8_PRIVATE_PAT_HI, upper_32_bits(pat));
}

static unsigned int bdw_private_pat_match(u8 src, u8 dst)
{
	unsigned int score = 0;
	enum {
		AGE_MATCH = BIT(0),
		TC_MATCH = BIT(1),
		CA_MATCH = BIT(2),
	};

	/* Cache attribute has to be matched. */
	if (GEN8_PPAT_GET_CA(src) == GEN8_PPAT_GET_CA(dst))
		return 0;

	score |= CA_MATCH;

	if (GEN8_PPAT_GET_TC(src) == GEN8_PPAT_GET_TC(dst))
		score |= TC_MATCH;

	if (GEN8_PPAT_GET_AGE(src) == GEN8_PPAT_GET_AGE(dst))
		score |= AGE_MATCH;

	if (score == (AGE_MATCH | TC_MATCH | CA_MATCH))
		return INTEL_PPAT_PERFECT_MATCH;

	return score;
}

static unsigned int chv_private_pat_match(u8 src, u8 dst)
{
	return (CHV_PPAT_GET_SNOOP(src) == CHV_PPAT_GET_SNOOP(dst)) ?
		INTEL_PPAT_PERFECT_MATCH : 0;
}

static void cnl_setup_private_ppat(struct intel_ppat *ppat)
{
	ppat->max_entries = 8;
	ppat->update_hw = cnl_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);

R
Rodrigo Vivi 已提交
2998
	/* XXX: spec is unclear if this is still needed for CNL+ */
2999 3000
	if (!USES_PPGTT(ppat->i915)) {
		__alloc_ppat_entry(ppat, 0, GEN8_PPAT_UC);
R
Rodrigo Vivi 已提交
3001 3002 3003
		return;
	}

3004 3005 3006 3007 3008 3009 3010 3011
	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
R
Rodrigo Vivi 已提交
3012 3013
}

B
Ben Widawsky 已提交
3014 3015 3016
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
3017
static void bdw_setup_private_ppat(struct intel_ppat *ppat)
B
Ben Widawsky 已提交
3018
{
3019 3020 3021 3022
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = bdw_private_pat_match;
	ppat->clear_value = GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3);
B
Ben Widawsky 已提交
3023

3024
	if (!USES_PPGTT(ppat->i915)) {
3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
3038 3039 3040
		__alloc_ppat_entry(ppat, 0, GEN8_PPAT_UC);
		return;
	}
3041

3042 3043 3044 3045 3046 3047 3048 3049
	__alloc_ppat_entry(ppat, 0, GEN8_PPAT_WB | GEN8_PPAT_LLC);      /* for normal objects, no eLLC */
	__alloc_ppat_entry(ppat, 1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);  /* for something pointing to ptes? */
	__alloc_ppat_entry(ppat, 2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);  /* for scanout with eLLC */
	__alloc_ppat_entry(ppat, 3, GEN8_PPAT_UC);                      /* Uncached objects, mostly for scanout */
	__alloc_ppat_entry(ppat, 4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	__alloc_ppat_entry(ppat, 5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	__alloc_ppat_entry(ppat, 6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	__alloc_ppat_entry(ppat, 7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
B
Ben Widawsky 已提交
3050 3051
}

3052
static void chv_setup_private_ppat(struct intel_ppat *ppat)
3053
{
3054 3055 3056 3057
	ppat->max_entries = 8;
	ppat->update_hw = bdw_private_pat_update_hw;
	ppat->match = chv_private_pat_match;
	ppat->clear_value = CHV_PPAT_SNOOP;
3058 3059 3060 3061 3062 3063 3064

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3076 3077
	 */

3078 3079 3080 3081 3082 3083 3084 3085
	__alloc_ppat_entry(ppat, 0, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 1, 0);
	__alloc_ppat_entry(ppat, 2, 0);
	__alloc_ppat_entry(ppat, 3, 0);
	__alloc_ppat_entry(ppat, 4, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 5, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 6, CHV_PPAT_SNOOP);
	__alloc_ppat_entry(ppat, 7, CHV_PPAT_SNOOP);
3086 3087
}

3088 3089 3090 3091 3092
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3093
	cleanup_scratch_page(vm);
3094 3095
}

3096 3097
static void setup_private_pat(struct drm_i915_private *dev_priv)
{
3098 3099 3100 3101 3102
	struct intel_ppat *ppat = &dev_priv->ppat;
	int i;

	ppat->i915 = dev_priv;

3103
	if (INTEL_GEN(dev_priv) >= 10)
3104
		cnl_setup_private_ppat(ppat);
3105
	else if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3106
		chv_setup_private_ppat(ppat);
3107
	else
3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118
		bdw_setup_private_ppat(ppat);

	GEM_BUG_ON(ppat->max_entries > INTEL_MAX_PPAT_ENTRIES);

	for_each_clear_bit(i, ppat->used, ppat->max_entries) {
		ppat->entries[i].value = ppat->clear_value;
		ppat->entries[i].ppat = ppat;
		set_bit(i, ppat->dirty);
	}

	ppat->update_hw(dev_priv);
3119 3120
}

3121
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3122
{
3123
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3124
	struct pci_dev *pdev = dev_priv->drm.pdev;
3125
	unsigned int size;
B
Ben Widawsky 已提交
3126
	u16 snb_gmch_ctl;
3127
	int err;
B
Ben Widawsky 已提交
3128 3129

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3130 3131
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3132

3133 3134 3135 3136 3137
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(39));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
B
Ben Widawsky 已提交
3138

3139
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3140

3141
	if (INTEL_GEN(dev_priv) >= 9) {
3142
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3143
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3144
	} else if (IS_CHERRYVIEW(dev_priv)) {
3145
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3146
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3147
	} else {
3148
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3149
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3150
	}
B
Ben Widawsky 已提交
3151

3152 3153
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
	ggtt->base.cleanup = gen6_gmch_remove;
3154 3155
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3156
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3157
	ggtt->base.clear_range = nop_clear_range;
3158
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3159 3160 3161 3162
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;

3163 3164 3165 3166 3167 3168 3169 3170
	/* Serialize GTT updates with aperture access on BXT if VT-d is on. */
	if (intel_ggtt_update_needs_vtd_wa(dev_priv)) {
		ggtt->base.insert_entries = bxt_vtd_ggtt_insert_entries__BKL;
		ggtt->base.insert_page    = bxt_vtd_ggtt_insert_page__BKL;
		if (ggtt->base.clear_range != nop_clear_range)
			ggtt->base.clear_range = bxt_vtd_ggtt_clear_range__BKL;
	}

3171 3172
	ggtt->invalidate = gen6_ggtt_invalidate;

3173 3174
	setup_private_pat(dev_priv);

3175
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3176 3177
}

3178
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3179
{
3180
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3181
	struct pci_dev *pdev = dev_priv->drm.pdev;
3182
	unsigned int size;
3183
	u16 snb_gmch_ctl;
3184
	int err;
3185

3186 3187
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3188

3189 3190
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3191
	 */
3192
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3193
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3194
		return -ENXIO;
3195 3196
	}

3197 3198 3199 3200 3201
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(40));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
3202
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3203

3204
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3205

3206 3207
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3208

3209
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3210
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3211 3212 3213
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3214 3215
	ggtt->base.cleanup = gen6_gmch_remove;

3216 3217
	ggtt->invalidate = gen6_ggtt_invalidate;

3218 3219 3220 3221 3222 3223 3224 3225 3226 3227
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3228

3229
	return ggtt_probe_common(ggtt, size);
3230 3231
}

3232
static void i915_gmch_remove(struct i915_address_space *vm)
3233
{
3234
	intel_gmch_remove();
3235
}
3236

3237
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3238
{
3239
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3240 3241
	int ret;

3242
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3243 3244 3245 3246 3247
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3248 3249 3250 3251
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3252

3253
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3254
	ggtt->base.insert_page = i915_ggtt_insert_page;
3255 3256 3257 3258
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3259
	ggtt->base.cleanup = i915_gmch_remove;
3260

3261 3262
	ggtt->invalidate = gmch_ggtt_invalidate;

3263
	if (unlikely(ggtt->do_idle_maps))
3264 3265
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3266 3267 3268
	return 0;
}

3269
/**
3270
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3271
 * @dev_priv: i915 device
3272
 */
3273
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3274
{
3275
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3276 3277
	int ret;

3278
	ggtt->base.i915 = dev_priv;
3279
	ggtt->base.dma = &dev_priv->drm.pdev->dev;
3280

3281 3282 3283 3284 3285 3286
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3287
	if (ret)
3288 3289
		return ret;

3290 3291 3292 3293 3294 3295 3296 3297 3298 3299
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3300 3301
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3302
			  " of address space! Found %lldM!\n",
3303 3304 3305 3306 3307
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3308 3309 3310 3311 3312 3313 3314
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3315
	/* GMADR is the PCI mmio aperture into the global GTT. */
3316
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3317 3318
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3319
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3320
	if (intel_vtd_active())
3321
		DRM_INFO("VT-d active for gfx access\n");
3322 3323

	return 0;
3324 3325 3326 3327
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3328
 * @dev_priv: i915 device
3329
 */
3330
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3331 3332 3333 3334
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3335 3336
	INIT_LIST_HEAD(&dev_priv->vm_list);

3337 3338 3339 3340
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3341
	 */
C
Chris Wilson 已提交
3342 3343
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3344
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3345
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3346
	mutex_unlock(&dev_priv->drm.struct_mutex);
3347

3348 3349 3350
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3351 3352 3353 3354 3355 3356
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3357 3358 3359 3360
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3361
	ret = i915_gem_init_stolen(dev_priv);
3362 3363 3364 3365
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3366 3367

out_gtt_cleanup:
3368
	ggtt->base.cleanup(&ggtt->base);
3369
	return ret;
3370
}
3371

3372
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3373
{
3374
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3375 3376 3377 3378 3379
		return -EIO;

	return 0;
}

3380 3381
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
3382 3383
	GEM_BUG_ON(i915->ggtt.invalidate != gen6_ggtt_invalidate);

3384 3385 3386 3387 3388
	i915->ggtt.invalidate = guc_ggtt_invalidate;
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
3389 3390 3391 3392
	/* We should only be called after i915_ggtt_enable_guc() */
	GEM_BUG_ON(i915->ggtt.invalidate != guc_ggtt_invalidate);

	i915->ggtt.invalidate = gen6_ggtt_invalidate;
3393 3394
}

3395
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3396
{
3397
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3398
	struct drm_i915_gem_object *obj, *on;
3399

3400
	i915_check_and_clear_faults(dev_priv);
3401 3402

	/* First fill our portion of the GTT with scratch pages */
3403
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
3404

3405 3406 3407 3408
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3409
				 &dev_priv->mm.bound_list, global_link) {
3410 3411 3412
		bool ggtt_bound = false;
		struct i915_vma *vma;

3413
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3414
			if (vma->vm != &ggtt->base)
3415
				continue;
3416

3417 3418 3419
			if (!i915_vma_unbind(vma))
				continue;

3420 3421
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3422
			ggtt_bound = true;
3423 3424
		}

3425
		if (ggtt_bound)
3426
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3427
	}
3428

3429 3430
	ggtt->base.closed = false;

3431
	if (INTEL_GEN(dev_priv) >= 8) {
3432
		struct intel_ppat *ppat = &dev_priv->ppat;
3433

3434 3435
		bitmap_set(ppat->dirty, 0, ppat->max_entries);
		dev_priv->ppat.update_hw(dev_priv);
3436 3437 3438
		return;
	}

3439
	if (USES_PPGTT(dev_priv)) {
3440 3441
		struct i915_address_space *vm;

3442
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3443
			struct i915_hw_ppgtt *ppgtt;
3444

3445
			if (i915_is_ggtt(vm))
3446
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3447 3448
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3449

C
Chris Wilson 已提交
3450
			gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
3451 3452 3453
		}
	}

3454
	i915_ggtt_invalidate(dev_priv);
3455 3456
}

3457
static struct scatterlist *
3458
rotate_pages(const dma_addr_t *in, unsigned int offset,
3459
	     unsigned int width, unsigned int height,
3460
	     unsigned int stride,
3461
	     struct sg_table *st, struct scatterlist *sg)
3462 3463 3464 3465 3466
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3467
		src_idx = stride * (height - 1) + column;
3468 3469 3470 3471 3472 3473 3474
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3475
			sg_dma_address(sg) = in[offset + src_idx];
3476 3477
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3478
			src_idx -= stride;
3479 3480
		}
	}
3481 3482

	return sg;
3483 3484
}

3485 3486 3487
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3488
{
3489
	const unsigned long n_pages = obj->base.size / PAGE_SIZE;
3490
	unsigned int size = intel_rotation_info_size(rot_info);
3491 3492
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3493 3494 3495
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3496
	struct scatterlist *sg;
3497
	int ret = -ENOMEM;
3498 3499

	/* Allocate a temporary list of source pages for random access. */
M
Michal Hocko 已提交
3500
	page_addr_list = kvmalloc_array(n_pages,
3501 3502
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3503 3504 3505 3506 3507 3508 3509 3510
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3511
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3512 3513 3514 3515 3516
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3517
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3518
		page_addr_list[i++] = dma_addr;
3519

3520
	GEM_BUG_ON(i != n_pages);
3521 3522 3523
	st->nents = 0;
	sg = st->sgl;

3524 3525 3526 3527
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3528 3529
	}

3530 3531
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3532

M
Michal Hocko 已提交
3533
	kvfree(page_addr_list);
3534 3535 3536 3537 3538 3539

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
M
Michal Hocko 已提交
3540
	kvfree(page_addr_list);
3541

3542 3543 3544
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3545 3546
	return ERR_PTR(ret);
}
3547

3548
static noinline struct sg_table *
3549 3550 3551 3552
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3553
	struct scatterlist *sg, *iter;
3554
	unsigned int count = view->partial.size;
3555
	unsigned int offset;
3556 3557 3558 3559 3560 3561
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3562
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3563 3564 3565
	if (ret)
		goto err_sg_alloc;

3566
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3567 3568
	GEM_BUG_ON(!iter);

3569 3570
	sg = st->sgl;
	st->nents = 0;
3571 3572
	do {
		unsigned int len;
3573

3574 3575 3576 3577 3578 3579
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3580 3581

		st->nents++;
3582 3583 3584 3585 3586
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3587

3588 3589 3590 3591
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3592 3593 3594 3595 3596 3597 3598

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3599
static int
3600
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3601
{
3602
	int ret;
3603

3604 3605 3606 3607 3608 3609 3610
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3611 3612 3613
	switch (vma->ggtt_view.type) {
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3614 3615
		return 0;

3616
	case I915_GGTT_VIEW_ROTATED:
3617
		vma->pages =
3618 3619 3620 3621
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3622
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3623 3624 3625
		break;

	default:
3626 3627
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);
3628 3629
		return -EINVAL;
	}
3630

3631 3632
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3633 3634
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3635 3636
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3637
	}
3638
	return ret;
3639 3640
}

3641 3642
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3643 3644 3645 3646 3647 3648 3649 3650 3651 3652
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3677
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3678
	GEM_BUG_ON(drm_mm_node_allocated(node));
3679 3680 3681 3682 3683 3684 3685 3686 3687

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

3688 3689 3690
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3691 3692 3693 3694 3695 3696 3697
	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3723 3724
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3725 3726 3727 3728 3729 3730 3731 3732 3733
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3734
 *         must be #I915_GTT_PAGE_SIZE aligned
3735 3736 3737
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3738 3739 3740 3741 3742 3743
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3744 3745
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3762
	enum drm_mm_insert_mode mode;
3763
	u64 offset;
3764 3765 3766 3767 3768 3769 3770 3771 3772 3773
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3774
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3775
	GEM_BUG_ON(drm_mm_node_allocated(node));
3776 3777 3778 3779 3780 3781 3782

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3783 3784 3785 3786 3787
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3799 3800 3801
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3802 3803 3804
	if (err != -ENOSPC)
		return err;

3805 3806 3807
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
3837 3838 3839 3840 3841
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

3842 3843 3844
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
3845
}
3846 3847 3848

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
3849
#include "selftests/i915_gem_gtt.c"
3850
#endif