i915_gem_gtt.c 93.1 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

L
Laura Abbott 已提交
34 35
#include <asm/set_memory.h>

36 37
#include <drm/drmP.h>
#include <drm/i915_drm.h>
38

39
#include "i915_drv.h"
40
#include "i915_vgpu.h"
41 42
#include "i915_trace.h"
#include "intel_drv.h"
43
#include "intel_frontbuffer.h"
44

45 46
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
83 84 85
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

108 109 110
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

135 136
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
137
{
138 139
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
140
	bool has_full_48bit_ppgtt;
141

142 143 144
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
145

146
	if (intel_vgpu_active(dev_priv)) {
147
		/* GVT-g has no support for 32bit ppgtt */
148
		has_full_ppgtt = false;
149
		has_full_48bit_ppgtt = intel_vgpu_has_full_48bit_ppgtt(dev_priv);
150
	}
151

152 153 154
	if (!has_aliasing_ppgtt)
		return 0;

155 156 157 158
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
159
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
160 161 162 163 164
		return 0;

	if (enable_ppgtt == 1)
		return 1;

165
	if (enable_ppgtt == 2 && has_full_ppgtt)
166 167
		return 2;

168 169 170
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

171
	/* Disable ppgtt on SNB if VT-d is on. */
172
	if (IS_GEN6(dev_priv) && intel_vtd_active()) {
173
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
174
		return 0;
175 176
	}

177
	/* Early VLV doesn't have this */
178
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
179 180 181 182
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

183 184 185 186 187 188 189 190 191
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists) {
		if (has_full_48bit_ppgtt)
			return 3;

		if (has_full_ppgtt)
			return 2;
	}

	return has_aliasing_ppgtt ? 1 : 0;
192 193
}

194 195 196
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
197
{
198 199 200
	u32 pte_flags;
	int ret;

201 202 203 204 205 206
	if (!(vma->flags & I915_VMA_LOCAL_BIND)) {
		ret = vma->vm->allocate_va_range(vma->vm, vma->node.start,
						 vma->size);
		if (ret)
			return ret;
	}
207

C
Chris Wilson 已提交
208
	vma->pages = vma->obj->mm.pages;
209

210
	/* Currently applicable only to VLV */
211
	pte_flags = 0;
212 213 214
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

215
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
216 217

	return 0;
218 219 220 221
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
222
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
223
}
224

225
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
226
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
227
{
228
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
229
	pte |= addr;
230 231 232

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
233
		pte |= PPAT_UNCACHED_INDEX;
234 235 236 237 238 239 240 241 242
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
243 244 245
	return pte;
}

246 247
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
248
{
249
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
250 251 252 253 254 255 256 257
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

258 259 260
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

261 262
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
263
				 u32 unused)
264
{
265
	gen6_pte_t pte = GEN6_PTE_VALID;
266
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
267 268

	switch (level) {
269 270 271 272 273 274 275 276
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
277
		MISSING_CASE(level);
278 279 280 281 282
	}

	return pte;
}

283 284
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
285
				 u32 unused)
286
{
287
	gen6_pte_t pte = GEN6_PTE_VALID;
288 289 290 291 292
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
293 294 295 296 297
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
298
		pte |= GEN6_PTE_UNCACHED;
299 300
		break;
	default:
301
		MISSING_CASE(level);
302 303
	}

304 305 306
	return pte;
}

307 308
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
309
				 u32 flags)
310
{
311
	gen6_pte_t pte = GEN6_PTE_VALID;
312 313
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

314 315
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
316 317 318 319 320 321 322

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

323 324
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
325
				 u32 unused)
326
{
327
	gen6_pte_t pte = GEN6_PTE_VALID;
328
	pte |= HSW_PTE_ADDR_ENCODE(addr);
329 330

	if (level != I915_CACHE_NONE)
331
		pte |= HSW_WB_LLC_AGE3;
332 333 334 335

	return pte;
}

336 337
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
338
				  u32 unused)
339
{
340
	gen6_pte_t pte = GEN6_PTE_VALID;
341 342
	pte |= HSW_PTE_ADDR_ENCODE(addr);

343 344 345 346
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
347
		pte |= HSW_WT_ELLC_LLC_AGE3;
348 349
		break;
	default:
350
		pte |= HSW_WB_ELLC_LLC_AGE3;
351 352
		break;
	}
353 354 355 356

	return pte;
}

357
static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
358
{
359
	struct page *page;
360

361 362
	if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
		i915_gem_shrink_all(vm->i915);
363

364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
	if (vm->free_pages.nr)
		return vm->free_pages.pages[--vm->free_pages.nr];

	page = alloc_page(gfp);
	if (!page)
		return NULL;

	if (vm->pt_kmap_wc)
		set_pages_array_wc(&page, 1);

	return page;
}

static void vm_free_pages_release(struct i915_address_space *vm)
{
	GEM_BUG_ON(!pagevec_count(&vm->free_pages));

	if (vm->pt_kmap_wc)
		set_pages_array_wb(vm->free_pages.pages,
				   pagevec_count(&vm->free_pages));

	__pagevec_release(&vm->free_pages);
}

static void vm_free_page(struct i915_address_space *vm, struct page *page)
{
	if (!pagevec_add(&vm->free_pages, page))
		vm_free_pages_release(vm);
}
393

394 395 396 397 398 399 400
static int __setup_page_dma(struct i915_address_space *vm,
			    struct i915_page_dma *p,
			    gfp_t gfp)
{
	p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
	if (unlikely(!p->page))
		return -ENOMEM;
401

402 403 404 405 406
	p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
		vm_free_page(vm, p->page);
		return -ENOMEM;
407
	}
408 409

	return 0;
410 411
}

412
static int setup_page_dma(struct i915_address_space *vm,
413
			  struct i915_page_dma *p)
414
{
415
	return __setup_page_dma(vm, p, I915_GFP_DMA);
416 417
}

418
static void cleanup_page_dma(struct i915_address_space *vm,
419
			     struct i915_page_dma *p)
420
{
421 422
	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	vm_free_page(vm, p->page);
423 424
}

425
#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
426

427 428 429 430
#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
431

432 433 434
static void fill_page_dma(struct i915_address_space *vm,
			  struct i915_page_dma *p,
			  const u64 val)
435
{
436
	u64 * const vaddr = kmap_atomic(p->page);
437 438 439 440 441
	int i;

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

442
	kunmap_atomic(vaddr);
443 444
}

445 446 447
static void fill_page_dma_32(struct i915_address_space *vm,
			     struct i915_page_dma *p,
			     const u32 v)
448
{
449
	fill_page_dma(vm, p, (u64)v << 32 | v);
450 451
}

452
static int
453
setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
454
{
455
	return __setup_page_dma(vm, &vm->scratch_page, gfp | __GFP_ZERO);
456 457
}

458
static void cleanup_scratch_page(struct i915_address_space *vm)
459
{
460
	cleanup_page_dma(vm, &vm->scratch_page);
461 462
}

463
static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
464
{
465
	struct i915_page_table *pt;
466

467 468
	pt = kmalloc(sizeof(*pt), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pt))
469 470
		return ERR_PTR(-ENOMEM);

471 472 473 474
	if (unlikely(setup_px(vm, pt))) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}
475

476
	pt->used_ptes = 0;
477 478 479
	return pt;
}

480
static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
481
{
482
	cleanup_px(vm, pt);
483 484 485 486 487 488
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
489 490
	fill_px(vm, pt,
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC));
491 492 493 494 495
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
496 497
	fill32_px(vm, pt,
		  vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0));
498 499
}

500
static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
501
{
502
	struct i915_page_directory *pd;
503

504 505
	pd = kzalloc(sizeof(*pd), GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pd))
506 507
		return ERR_PTR(-ENOMEM);

508 509 510 511
	if (unlikely(setup_px(vm, pd))) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}
512

513
	pd->used_pdes = 0;
514 515 516
	return pd;
}

517
static void free_pd(struct i915_address_space *vm,
518
		    struct i915_page_directory *pd)
519
{
520 521
	cleanup_px(vm, pd);
	kfree(pd);
522 523 524 525 526
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
527
	unsigned int i;
528

529 530 531 532
	fill_px(vm, pd,
		gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC));
	for (i = 0; i < I915_PDES; i++)
		pd->page_table[i] = vm->scratch_pt;
533 534
}

535
static int __pdp_init(struct i915_address_space *vm,
536 537
		      struct i915_page_directory_pointer *pdp)
{
538
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
539
	unsigned int i;
540

541
	pdp->page_directory = kmalloc_array(pdpes, sizeof(*pdp->page_directory),
542 543
					    GFP_KERNEL | __GFP_NOWARN);
	if (unlikely(!pdp->page_directory))
544 545
		return -ENOMEM;

546 547 548
	for (i = 0; i < pdpes; i++)
		pdp->page_directory[i] = vm->scratch_pd;

549 550 551 552 553 554 555 556 557
	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

558 559 560 561 562
static inline bool use_4lvl(const struct i915_address_space *vm)
{
	return i915_vm_is_48bit(vm);
}

563 564
static struct i915_page_directory_pointer *
alloc_pdp(struct i915_address_space *vm)
565 566 567 568
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

569
	WARN_ON(!use_4lvl(vm));
570 571 572 573 574

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

575
	ret = __pdp_init(vm, pdp);
576 577 578
	if (ret)
		goto fail_bitmap;

579
	ret = setup_px(vm, pdp);
580 581 582 583 584 585 586 587 588 589 590 591 592
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

593
static void free_pdp(struct i915_address_space *vm,
594 595 596
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
597 598 599 600 601 602

	if (!use_4lvl(vm))
		return;

	cleanup_px(vm, pdp);
	kfree(pdp);
603 604
}

605 606 607 608 609 610 611
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

612
	fill_px(vm, pdp, scratch_pdpe);
613 614 615 616 617
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
618
	unsigned int i;
619

620 621 622 623
	fill_px(vm, pml4,
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC));
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++)
		pml4->pdps[i] = vm->scratch_pdp;
624 625
}

626
/* Broadwell Page Directory Pointer Descriptors */
627
static int gen8_write_pdp(struct drm_i915_gem_request *req,
628 629
			  unsigned entry,
			  dma_addr_t addr)
630
{
631
	struct intel_engine_cs *engine = req->engine;
632
	u32 *cs;
633 634 635

	BUG_ON(entry >= 4);

636 637 638
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
639

640 641 642 643 644 645 646
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
647 648 649 650

	return 0;
}

651 652
static int gen8_mm_switch_3lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
653
{
654
	int i, ret;
655

656
	for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
657 658
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

659
		ret = gen8_write_pdp(req, i, pd_daddr);
660 661
		if (ret)
			return ret;
662
	}
B
Ben Widawsky 已提交
663

664
	return 0;
665 666
}

667 668
static int gen8_mm_switch_4lvl(struct i915_hw_ppgtt *ppgtt,
			       struct drm_i915_gem_request *req)
669 670 671 672
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

673 674 675 676 677 678 679
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
680
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
681 682
}

683 684 685 686
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
687
				struct i915_page_table *pt,
688
				u64 start, u64 length)
689
{
690
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
691 692
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
693 694 695
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
696

697
	GEM_BUG_ON(num_entries > pt->used_ptes);
M
Mika Kuoppala 已提交
698

699 700 701
	pt->used_ptes -= num_entries;
	if (!pt->used_ptes)
		return true;
702

703
	vaddr = kmap_atomic_px(pt);
M
Mika Kuoppala 已提交
704
	while (pte < pte_end)
705
		vaddr[pte++] = scratch_pte;
706
	kunmap_atomic(vaddr);
707 708

	return false;
709
}
710

711 712 713 714 715 716 717 718 719 720 721 722 723 724
static void gen8_ppgtt_set_pde(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       struct i915_page_table *pt,
			       unsigned int pde)
{
	gen8_pde_t *vaddr;

	pd->page_table[pde] = pt;

	vaddr = kmap_atomic_px(pd);
	vaddr[pde] = gen8_pde_encode(px_dma(pt), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

725
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
726
				struct i915_page_directory *pd,
727
				u64 start, u64 length)
728 729
{
	struct i915_page_table *pt;
730
	u32 pde;
731 732

	gen8_for_each_pde(pt, pd, start, length, pde) {
733 734
		GEM_BUG_ON(pt == vm->scratch_pt);

735 736
		if (!gen8_ppgtt_clear_pt(vm, pt, start, length))
			continue;
737

738
		gen8_ppgtt_set_pde(vm, pd, vm->scratch_pt, pde);
739
		GEM_BUG_ON(!pd->used_pdes);
740
		pd->used_pdes--;
741 742

		free_pt(vm, pt);
743 744
	}

745 746
	return !pd->used_pdes;
}
747

748 749 750 751 752 753 754 755
static void gen8_ppgtt_set_pdpe(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				struct i915_page_directory *pd,
				unsigned int pdpe)
{
	gen8_ppgtt_pdpe_t *vaddr;

	pdp->page_directory[pdpe] = pd;
756
	if (!use_4lvl(vm))
757 758 759 760 761
		return;

	vaddr = kmap_atomic_px(pdp);
	vaddr[pdpe] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
762
}
763

764 765 766 767
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
768
				 struct i915_page_directory_pointer *pdp,
769
				 u64 start, u64 length)
770 771
{
	struct i915_page_directory *pd;
772
	unsigned int pdpe;
773

774
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
775 776
		GEM_BUG_ON(pd == vm->scratch_pd);

777 778
		if (!gen8_ppgtt_clear_pd(vm, pd, start, length))
			continue;
779

780
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
781
		GEM_BUG_ON(!pdp->used_pdpes);
782
		pdp->used_pdpes--;
783

784 785
		free_pd(vm, pd);
	}
786

787
	return !pdp->used_pdpes;
788
}
789

790 791 792 793 794 795
static void gen8_ppgtt_clear_3lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
{
	gen8_ppgtt_clear_pdp(vm, &i915_vm_to_ppgtt(vm)->pdp, start, length);
}

796 797 798 799 800 801 802 803 804 805 806 807 808
static void gen8_ppgtt_set_pml4e(struct i915_pml4 *pml4,
				 struct i915_page_directory_pointer *pdp,
				 unsigned int pml4e)
{
	gen8_ppgtt_pml4e_t *vaddr;

	pml4->pdps[pml4e] = pdp;

	vaddr = kmap_atomic_px(pml4);
	vaddr[pml4e] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_atomic(vaddr);
}

809 810 811 812
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
813 814
static void gen8_ppgtt_clear_4lvl(struct i915_address_space *vm,
				  u64 start, u64 length)
815
{
816 817
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
818
	struct i915_page_directory_pointer *pdp;
819
	unsigned int pml4e;
820

821
	GEM_BUG_ON(!use_4lvl(vm));
822

823
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
824 825
		GEM_BUG_ON(pdp == vm->scratch_pdp);

826 827
		if (!gen8_ppgtt_clear_pdp(vm, pdp, start, length))
			continue;
828

829 830 831
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);

		free_pdp(vm, pdp);
832 833 834
	}
}

835 836 837 838 839
struct sgt_dma {
	struct scatterlist *sg;
	dma_addr_t dma, max;
};

840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
struct gen8_insert_pte {
	u16 pml4e;
	u16 pdpe;
	u16 pde;
	u16 pte;
};

static __always_inline struct gen8_insert_pte gen8_insert_pte(u64 start)
{
	return (struct gen8_insert_pte) {
		 gen8_pml4e_index(start),
		 gen8_pdpe_index(start),
		 gen8_pde_index(start),
		 gen8_pte_index(start),
	};
}

857 858
static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
859
			      struct i915_page_directory_pointer *pdp,
860
			      struct sgt_dma *iter,
861
			      struct gen8_insert_pte *idx,
862 863
			      enum i915_cache_level cache_level)
{
864 865 866 867
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
868

869
	GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
870 871
	pd = pdp->page_directory[idx->pdpe];
	vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
872
	do {
873 874
		vaddr[idx->pte] = pte_encode | iter->dma;

875 876 877 878 879 880 881
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
882

883 884
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
885
		}
886

887 888 889 890 891 892
		if (++idx->pte == GEN8_PTES) {
			idx->pte = 0;

			if (++idx->pde == I915_PDES) {
				idx->pde = 0;

893
				/* Limited by sg length for 3lvl */
894 895
				if (++idx->pdpe == GEN8_PML4ES_PER_PML4) {
					idx->pdpe = 0;
896
					ret = true;
897
					break;
898 899
				}

900
				GEM_BUG_ON(idx->pdpe >= i915_pdpes_per_pdp(&ppgtt->base));
901
				pd = pdp->page_directory[idx->pdpe];
902
			}
903

904
			kunmap_atomic(vaddr);
905
			vaddr = kmap_atomic_px(pd->page_table[idx->pde]);
906
		}
907
	} while (1);
908
	kunmap_atomic(vaddr);
909

910
	return ret;
911 912
}

913
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
914
				   struct i915_vma *vma,
915 916
				   enum i915_cache_level cache_level,
				   u32 unused)
917
{
918
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
919
	struct sgt_dma iter = {
920
		.sg = vma->pages->sgl,
921 922 923
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
924
	struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
925

926 927
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter, &idx,
				      cache_level);
928
}
929

930
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
931
				   struct i915_vma *vma,
932 933 934 935 936
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct sgt_dma iter = {
937
		.sg = vma->pages->sgl,
938 939 940 941
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
942
	struct gen8_insert_pte idx = gen8_insert_pte(vma->node.start);
943

944 945 946
	while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[idx.pml4e++], &iter,
					     &idx, cache_level))
		GEM_BUG_ON(idx.pml4e >= GEN8_PML4ES_PER_PML4);
947 948
}

949
static void gen8_free_page_tables(struct i915_address_space *vm,
950
				  struct i915_page_directory *pd)
951 952 953
{
	int i;

954
	if (!px_page(pd))
955 956
		return;

957 958 959
	for (i = 0; i < I915_PDES; i++) {
		if (pd->page_table[i] != vm->scratch_pt)
			free_pt(vm, pd->page_table[i]);
960
	}
B
Ben Widawsky 已提交
961 962
}

963 964
static int gen8_init_scratch(struct i915_address_space *vm)
{
965
	int ret;
966

967
	ret = setup_scratch_page(vm, I915_GFP_DMA);
968 969
	if (ret)
		return ret;
970

971
	vm->scratch_pt = alloc_pt(vm);
972
	if (IS_ERR(vm->scratch_pt)) {
973 974
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
975 976
	}

977
	vm->scratch_pd = alloc_pd(vm);
978
	if (IS_ERR(vm->scratch_pd)) {
979 980
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
981 982
	}

983
	if (use_4lvl(vm)) {
984
		vm->scratch_pdp = alloc_pdp(vm);
985
		if (IS_ERR(vm->scratch_pdp)) {
986 987
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
988 989 990
		}
	}

991 992
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
993
	if (use_4lvl(vm))
994
		gen8_initialize_pdp(vm, vm->scratch_pdp);
995 996

	return 0;
997 998

free_pd:
999
	free_pd(vm, vm->scratch_pd);
1000
free_pt:
1001
	free_pt(vm, vm->scratch_pt);
1002
free_scratch_page:
1003
	cleanup_scratch_page(vm);
1004 1005

	return ret;
1006 1007
}

1008 1009
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
1010 1011
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1012 1013 1014
	enum vgt_g2v_type msg;
	int i;

1015 1016
	if (use_4lvl(vm)) {
		const u64 daddr = px_dma(&ppgtt->pml4);
1017

1018 1019
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1020 1021 1022 1023

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
1024
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
1025
			const u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
1026

1027 1028
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1040 1041
static void gen8_free_scratch(struct i915_address_space *vm)
{
1042
	if (use_4lvl(vm))
1043 1044 1045 1046
		free_pdp(vm, vm->scratch_pdp);
	free_pd(vm, vm->scratch_pd);
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1047 1048
}

1049
static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
1050
				    struct i915_page_directory_pointer *pdp)
1051
{
1052
	const unsigned int pdpes = i915_pdpes_per_pdp(vm);
1053 1054
	int i;

1055
	for (i = 0; i < pdpes; i++) {
1056
		if (pdp->page_directory[i] == vm->scratch_pd)
1057 1058
			continue;

1059 1060
		gen8_free_page_tables(vm, pdp->page_directory[i]);
		free_pd(vm, pdp->page_directory[i]);
1061
	}
1062

1063
	free_pdp(vm, pdp);
1064 1065 1066 1067 1068 1069
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

1070 1071
	for (i = 0; i < GEN8_PML4ES_PER_PML4; i++) {
		if (ppgtt->pml4.pdps[i] == ppgtt->base.scratch_pdp)
1072 1073
			continue;

1074
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
1075 1076
	}

1077
	cleanup_px(&ppgtt->base, &ppgtt->pml4);
1078 1079 1080 1081
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1082
	struct drm_i915_private *dev_priv = vm->i915;
1083
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1084

1085
	if (intel_vgpu_active(dev_priv))
1086 1087
		gen8_ppgtt_notify_vgt(ppgtt, false);

1088
	if (use_4lvl(vm))
1089
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1090 1091
	else
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
1092

1093
	gen8_free_scratch(vm);
1094 1095
}

1096 1097 1098
static int gen8_ppgtt_alloc_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd,
			       u64 start, u64 length)
1099
{
1100
	struct i915_page_table *pt;
1101
	u64 from = start;
1102
	unsigned int pde;
1103

1104
	gen8_for_each_pde(pt, pd, start, length, pde) {
1105
		if (pt == vm->scratch_pt) {
1106 1107 1108
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind;
1109

1110
			gen8_initialize_pt(vm, pt);
1111 1112 1113

			gen8_ppgtt_set_pde(vm, pd, pt, pde);
			pd->used_pdes++;
1114
			GEM_BUG_ON(pd->used_pdes > I915_PDES);
1115
		}
1116

1117
		pt->used_ptes += gen8_pte_count(start, length);
1118
	}
1119
	return 0;
1120

1121 1122
unwind:
	gen8_ppgtt_clear_pd(vm, pd, from, start - from);
B
Ben Widawsky 已提交
1123
	return -ENOMEM;
1124 1125
}

1126 1127 1128
static int gen8_ppgtt_alloc_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp,
				u64 start, u64 length)
1129
{
1130
	struct i915_page_directory *pd;
1131 1132
	u64 from = start;
	unsigned int pdpe;
1133 1134
	int ret;

1135
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1136 1137 1138 1139
		if (pd == vm->scratch_pd) {
			pd = alloc_pd(vm);
			if (IS_ERR(pd))
				goto unwind;
1140

1141
			gen8_initialize_pd(vm, pd);
1142
			gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
1143
			pdp->used_pdpes++;
1144
			GEM_BUG_ON(pdp->used_pdpes > i915_pdpes_per_pdp(vm));
1145 1146

			mark_tlbs_dirty(i915_vm_to_ppgtt(vm));
1147 1148 1149
		}

		ret = gen8_ppgtt_alloc_pd(vm, pd, start, length);
1150 1151
		if (unlikely(ret))
			goto unwind_pd;
1152
	}
1153

B
Ben Widawsky 已提交
1154
	return 0;
1155

1156 1157 1158 1159 1160 1161 1162
unwind_pd:
	if (!pd->used_pdes) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		GEM_BUG_ON(!pdp->used_pdpes);
		pdp->used_pdpes--;
		free_pd(vm, pd);
	}
1163 1164 1165
unwind:
	gen8_ppgtt_clear_pdp(vm, pdp, from, start - from);
	return -ENOMEM;
1166 1167
}

1168 1169
static int gen8_ppgtt_alloc_3lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
1170
{
1171 1172 1173
	return gen8_ppgtt_alloc_pdp(vm,
				    &i915_vm_to_ppgtt(vm)->pdp, start, length);
}
1174

1175 1176 1177 1178 1179 1180 1181 1182 1183
static int gen8_ppgtt_alloc_4lvl(struct i915_address_space *vm,
				 u64 start, u64 length)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct i915_pml4 *pml4 = &ppgtt->pml4;
	struct i915_page_directory_pointer *pdp;
	u64 from = start;
	u32 pml4e;
	int ret;
1184

1185
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1186 1187 1188 1189
		if (pml4->pdps[pml4e] == vm->scratch_pdp) {
			pdp = alloc_pdp(vm);
			if (IS_ERR(pdp))
				goto unwind;
1190

1191 1192 1193
			gen8_initialize_pdp(vm, pdp);
			gen8_ppgtt_set_pml4e(pml4, pdp, pml4e);
		}
1194

1195
		ret = gen8_ppgtt_alloc_pdp(vm, pdp, start, length);
1196 1197
		if (unlikely(ret))
			goto unwind_pdp;
1198 1199 1200 1201
	}

	return 0;

1202 1203 1204 1205 1206
unwind_pdp:
	if (!pdp->used_pdpes) {
		gen8_ppgtt_set_pml4e(pml4, vm->scratch_pdp, pml4e);
		free_pdp(vm, pdp);
	}
1207 1208 1209
unwind:
	gen8_ppgtt_clear_4lvl(vm, from, start - from);
	return -ENOMEM;
1210 1211
}

1212 1213
static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
1214
			  u64 start, u64 length,
1215 1216 1217
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
1218
	struct i915_address_space *vm = &ppgtt->base;
1219
	struct i915_page_directory *pd;
1220
	u32 pdpe;
1221

1222
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1223
		struct i915_page_table *pt;
1224 1225 1226
		u64 pd_len = length;
		u64 pd_start = start;
		u32 pde;
1227

1228
		if (pdp->page_directory[pdpe] == ppgtt->base.scratch_pd)
1229 1230 1231
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1232
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1233
			u32 pte;
1234 1235
			gen8_pte_t *pt_vaddr;

1236
			if (pd->page_table[pde] == ppgtt->base.scratch_pt)
1237 1238
				continue;

1239
			pt_vaddr = kmap_atomic_px(pt);
1240
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
1241 1242 1243
				u64 va = (pdpe << GEN8_PDPE_SHIFT |
					  pde << GEN8_PDE_SHIFT |
					  pte << GEN8_PTE_SHIFT);
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1270 1271
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1272
	u64 start = 0, length = ppgtt->base.total;
1273

1274
	if (use_4lvl(vm)) {
1275
		u64 pml4e;
1276 1277 1278
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1279
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1280
			if (pml4->pdps[pml4e] == ppgtt->base.scratch_pdp)
1281 1282 1283
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
1284
			gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
1285
		}
1286 1287
	} else {
		gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
1288 1289 1290
	}
}

1291
static int gen8_preallocate_top_level_pdp(struct i915_hw_ppgtt *ppgtt)
1292
{
1293 1294 1295 1296 1297 1298
	struct i915_address_space *vm = &ppgtt->base;
	struct i915_page_directory_pointer *pdp = &ppgtt->pdp;
	struct i915_page_directory *pd;
	u64 start = 0, length = ppgtt->base.total;
	u64 from = start;
	unsigned int pdpe;
1299

1300 1301 1302 1303
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		pd = alloc_pd(vm);
		if (IS_ERR(pd))
			goto unwind;
1304

1305 1306 1307 1308
		gen8_initialize_pd(vm, pd);
		gen8_ppgtt_set_pdpe(vm, pdp, pd, pdpe);
		pdp->used_pdpes++;
	}
1309

1310 1311
	pdp->used_pdpes++; /* never remove */
	return 0;
1312

1313 1314 1315 1316 1317 1318 1319 1320
unwind:
	start -= from;
	gen8_for_each_pdpe(pd, pdp, from, start, pdpe) {
		gen8_ppgtt_set_pdpe(vm, pdp, vm->scratch_pd, pdpe);
		free_pd(vm, pd);
	}
	pdp->used_pdpes = 0;
	return -ENOMEM;
1321 1322
}

1323
/*
1324 1325 1326 1327
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1328
 *
1329
 */
1330
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1331
{
1332 1333
	struct i915_address_space *vm = &ppgtt->base;
	struct drm_i915_private *dev_priv = vm->i915;
1334
	int ret;
1335

1336 1337 1338 1339
	ppgtt->base.total = USES_FULL_48BIT_PPGTT(dev_priv) ?
		1ULL << 48 :
		1ULL << 32;

1340
	ret = gen8_init_scratch(&ppgtt->base);
1341 1342
	if (ret) {
		ppgtt->base.total = 0;
1343
		return ret;
1344
	}
1345

1346 1347 1348 1349 1350 1351
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
		ppgtt->base.pt_kmap_wc = true;

1352
	if (use_4lvl(vm)) {
1353
		ret = setup_px(&ppgtt->base, &ppgtt->pml4);
1354 1355
		if (ret)
			goto free_scratch;
1356

1357 1358
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1359
		ppgtt->switch_mm = gen8_mm_switch_4lvl;
1360
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_4lvl;
1361
		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1362
		ppgtt->base.clear_range = gen8_ppgtt_clear_4lvl;
1363
	} else {
1364
		ret = __pdp_init(&ppgtt->base, &ppgtt->pdp);
1365 1366 1367
		if (ret)
			goto free_scratch;

1368
		if (intel_vgpu_active(dev_priv)) {
1369 1370 1371
			ret = gen8_preallocate_top_level_pdp(ppgtt);
			if (ret) {
				__pdp_fini(&ppgtt->pdp);
1372
				goto free_scratch;
1373
			}
1374
		}
1375

1376
		ppgtt->switch_mm = gen8_mm_switch_3lvl;
1377
		ppgtt->base.allocate_va_range = gen8_ppgtt_alloc_3lvl;
1378
		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1379
		ppgtt->base.clear_range = gen8_ppgtt_clear_3lvl;
1380
	}
1381

1382
	if (intel_vgpu_active(dev_priv))
1383 1384
		gen8_ppgtt_notify_vgt(ppgtt, true);

1385 1386 1387 1388 1389
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
	ppgtt->debug_dump = gen8_dump_ppgtt;

1390
	return 0;
1391 1392 1393 1394

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1395 1396
}

B
Ben Widawsky 已提交
1397 1398 1399
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1400
	struct i915_page_table *unused;
1401
	gen6_pte_t scratch_pte;
1402 1403
	u32 pd_entry, pte, pde;
	u32 start = 0, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1404

1405
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1406
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1407

1408
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1409
		u32 expected;
1410
		gen6_pte_t *pt_vaddr;
1411
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1412
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1413 1414 1415 1416 1417 1418 1419 1420 1421
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1422
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
1423

1424
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1425
			unsigned long va =
1426
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1445
		kunmap_atomic(pt_vaddr);
B
Ben Widawsky 已提交
1446 1447 1448
	}
}

1449
/* Write pde (index) from the page directory @pd to the page table @pt */
C
Chris Wilson 已提交
1450 1451 1452
static inline void gen6_write_pde(const struct i915_hw_ppgtt *ppgtt,
				  const unsigned int pde,
				  const struct i915_page_table *pt)
B
Ben Widawsky 已提交
1453
{
1454
	/* Caller needs to make sure the write completes if necessary */
C
Chris Wilson 已提交
1455 1456
	writel_relaxed(GEN6_PDE_ADDR_ENCODE(px_dma(pt)) | GEN6_PDE_VALID,
		       ppgtt->pd_addr + pde);
1457
}
B
Ben Widawsky 已提交
1458

1459 1460
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
C
Chris Wilson 已提交
1461
static void gen6_write_page_range(struct i915_hw_ppgtt *ppgtt,
1462
				  u32 start, u32 length)
1463
{
1464
	struct i915_page_table *pt;
C
Chris Wilson 已提交
1465
	unsigned int pde;
1466

C
Chris Wilson 已提交
1467 1468
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde)
		gen6_write_pde(ppgtt, pde, pt);
1469

C
Chris Wilson 已提交
1470
	mark_tlbs_dirty(ppgtt);
1471
	wmb();
B
Ben Widawsky 已提交
1472 1473
}

1474
static inline u32 get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1475
{
1476 1477
	GEM_BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
	return ppgtt->pd.base.ggtt_offset << 10;
1478 1479
}

1480
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1481
			 struct drm_i915_gem_request *req)
1482
{
1483
	struct intel_engine_cs *engine = req->engine;
1484
	u32 *cs;
1485 1486

	/* NB: TLBs must be flushed and invalidated before a switch */
1487 1488 1489
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1490

1491 1492 1493 1494 1495 1496 1497
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1498 1499 1500 1501

	return 0;
}

1502
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1503
			  struct drm_i915_gem_request *req)
1504
{
1505
	struct intel_engine_cs *engine = req->engine;
1506
	u32 *cs;
1507 1508

	/* NB: TLBs must be flushed and invalidated before a switch */
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1520 1521 1522 1523

	return 0;
}

1524
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1525
			  struct drm_i915_gem_request *req)
1526
{
1527
	struct intel_engine_cs *engine = req->engine;
1528
	struct drm_i915_private *dev_priv = req->i915;
1529

1530 1531
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1532 1533 1534
	return 0;
}

1535
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1536
{
1537
	struct intel_engine_cs *engine;
1538
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1539

1540
	for_each_engine(engine, dev_priv, id) {
1541 1542
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1543
		I915_WRITE(RING_MODE_GEN7(engine),
1544
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1545 1546
	}
}
B
Ben Widawsky 已提交
1547

1548
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1549
{
1550
	struct intel_engine_cs *engine;
1551
	u32 ecochk, ecobits;
1552
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1553

1554 1555
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1556

1557
	ecochk = I915_READ(GAM_ECOCHK);
1558
	if (IS_HASWELL(dev_priv)) {
1559 1560 1561 1562 1563 1564
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1565

1566
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1567
		/* GFX_MODE is per-ring on gen7+ */
1568
		I915_WRITE(RING_MODE_GEN7(engine),
1569
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1570
	}
1571
}
B
Ben Widawsky 已提交
1572

1573
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1574
{
1575
	u32 ecochk, gab_ctl, ecobits;
1576

1577 1578 1579
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1580

1581 1582 1583 1584 1585 1586 1587
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1588 1589
}

1590
/* PPGTT support for Sandybdrige/Gen6 and later */
1591
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1592
				   u64 start, u64 length)
1593
{
1594
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1595 1596 1597 1598 1599 1600
	unsigned int first_entry = start >> PAGE_SHIFT;
	unsigned int pde = first_entry / GEN6_PTES;
	unsigned int pte = first_entry % GEN6_PTES;
	unsigned int num_entries = length >> PAGE_SHIFT;
	gen6_pte_t scratch_pte =
		vm->pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC, 0);
1601

1602
	while (num_entries) {
1603 1604 1605
		struct i915_page_table *pt = ppgtt->pd.page_table[pde++];
		unsigned int end = min(pte + num_entries, GEN6_PTES);
		gen6_pte_t *vaddr;
1606

1607
		num_entries -= end - pte;
1608

1609 1610 1611 1612 1613
		/* Note that the hw doesn't support removing PDE on the fly
		 * (they are cached inside the context with no means to
		 * invalidate the cache), so we can only reset the PTE
		 * entries back to scratch.
		 */
1614

1615 1616 1617 1618 1619
		vaddr = kmap_atomic_px(pt);
		do {
			vaddr[pte++] = scratch_pte;
		} while (pte < end);
		kunmap_atomic(vaddr);
1620

1621
		pte = 0;
1622
	}
1623 1624
}

1625
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
1626
				      struct i915_vma *vma,
1627 1628
				      enum i915_cache_level cache_level,
				      u32 flags)
D
Daniel Vetter 已提交
1629
{
1630
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1631
	unsigned first_entry = vma->node.start >> PAGE_SHIFT;
1632 1633
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1634 1635 1636 1637
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
	struct sgt_dma iter;
	gen6_pte_t *vaddr;

1638
	vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1639
	iter.sg = vma->pages->sgl;
1640 1641 1642 1643
	iter.dma = sg_dma_address(iter.sg);
	iter.max = iter.dma + iter.sg->length;
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1644

1645 1646 1647 1648 1649
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1650

1651 1652 1653
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1654

1655
		if (++act_pte == GEN6_PTES) {
1656 1657
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
1658
			act_pte = 0;
D
Daniel Vetter 已提交
1659
		}
1660
	} while (1);
1661
	kunmap_atomic(vaddr);
D
Daniel Vetter 已提交
1662 1663
}

1664
static int gen6_alloc_va_range(struct i915_address_space *vm,
1665
			       u64 start, u64 length)
1666
{
1667
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1668
	struct i915_page_table *pt;
1669 1670 1671
	u64 from = start;
	unsigned int pde;
	bool flush = false;
1672

1673
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1674 1675 1676 1677
		if (pt == vm->scratch_pt) {
			pt = alloc_pt(vm);
			if (IS_ERR(pt))
				goto unwind_out;
1678

1679 1680 1681 1682
			gen6_initialize_pt(vm, pt);
			ppgtt->pd.page_table[pde] = pt;
			gen6_write_pde(ppgtt, pde, pt);
			flush = true;
1683 1684 1685
		}
	}

1686 1687 1688
	if (flush) {
		mark_tlbs_dirty(ppgtt);
		wmb();
1689 1690 1691
	}

	return 0;
1692 1693

unwind_out:
1694 1695
	gen6_ppgtt_clear_range(vm, from, start);
	return -ENOMEM;
1696 1697
}

1698 1699
static int gen6_init_scratch(struct i915_address_space *vm)
{
1700
	int ret;
1701

1702
	ret = setup_scratch_page(vm, I915_GFP_DMA);
1703 1704
	if (ret)
		return ret;
1705

1706
	vm->scratch_pt = alloc_pt(vm);
1707
	if (IS_ERR(vm->scratch_pt)) {
1708
		cleanup_scratch_page(vm);
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
1719 1720
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1721 1722
}

1723
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1724
{
1725
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1726
	struct i915_page_directory *pd = &ppgtt->pd;
1727
	struct i915_page_table *pt;
1728
	u32 pde;
1729

1730 1731
	drm_mm_remove_node(&ppgtt->node);

1732
	gen6_for_all_pdes(pt, pd, pde)
1733
		if (pt != vm->scratch_pt)
1734
			free_pt(vm, pt);
1735

1736
	gen6_free_scratch(vm);
1737 1738
}

1739
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1740
{
1741
	struct i915_address_space *vm = &ppgtt->base;
1742
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1743
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1744
	int ret;
1745

B
Ben Widawsky 已提交
1746 1747 1748 1749
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
1750
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
1751

1752 1753 1754
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
1755

1756 1757 1758 1759 1760
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
1761
	if (ret)
1762 1763
		goto err_out;

1764
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
1765
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1766

1767 1768 1769 1770 1771 1772
	ppgtt->pd.base.ggtt_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);

	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);

1773
	return 0;
1774 1775

err_out:
1776
	gen6_free_scratch(vm);
1777
	return ret;
1778 1779 1780 1781
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1782
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1783
}
1784

1785
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1786
				  u64 start, u64 length)
1787
{
1788
	struct i915_page_table *unused;
1789
	u32 pde;
1790

1791
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
1792
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
1793 1794
}

1795
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1796
{
1797
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1798
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1799 1800
	int ret;

1801
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
1802
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
1803
		ppgtt->switch_mm = gen6_mm_switch;
1804
	else if (IS_HASWELL(dev_priv))
1805
		ppgtt->switch_mm = hsw_mm_switch;
1806
	else if (IS_GEN7(dev_priv))
1807
		ppgtt->switch_mm = gen7_mm_switch;
1808
	else
1809 1810 1811 1812 1813 1814
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1815
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
1816

1817
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
C
Chris Wilson 已提交
1818
	gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
1819

1820 1821 1822 1823 1824 1825
	ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
	if (ret) {
		gen6_ppgtt_cleanup(&ppgtt->base);
		return ret;
	}

1826 1827 1828 1829 1830 1831 1832
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->debug_dump = gen6_dump_ppgtt;

1833
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1834 1835
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1836

1837 1838
	DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
			 ppgtt->pd.base.ggtt_offset << 10);
1839

1840
	return 0;
1841 1842
}

1843 1844
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
1845
{
1846
	ppgtt->base.i915 = dev_priv;
1847
	ppgtt->base.dma = &dev_priv->drm.pdev->dev;
1848

1849
	if (INTEL_INFO(dev_priv)->gen < 8)
1850
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1851
	else
1852
		return gen8_ppgtt_init(ppgtt);
1853
}
1854

1855
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
1856 1857
				    struct drm_i915_private *dev_priv,
				    const char *name)
1858
{
C
Chris Wilson 已提交
1859
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
1860

1861
	drm_mm_init(&vm->mm, 0, vm->total);
1862 1863
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

1864 1865
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
1866
	INIT_LIST_HEAD(&vm->unbound_list);
1867

1868
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
1869
	pagevec_init(&vm->free_pages, false);
1870 1871
}

1872 1873
static void i915_address_space_fini(struct i915_address_space *vm)
{
1874 1875 1876
	if (pagevec_count(&vm->free_pages))
		vm_free_pages_release(vm);

1877 1878 1879 1880 1881
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

1882
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
1883 1884 1885 1886 1887
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
1888
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk,cfl,cnl */
1889
	if (IS_BROADWELL(dev_priv))
1890
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
1891
	else if (IS_CHERRYVIEW(dev_priv))
1892
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
1893
	else if (IS_GEN9_BC(dev_priv) || IS_GEN10(dev_priv))
1894
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
1895
	else if (IS_GEN9_LP(dev_priv))
1896 1897 1898
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

1899
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
1900
{
1901
	gtt_write_workarounds(dev_priv);
1902

1903 1904 1905 1906 1907 1908
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1909
	if (!USES_PPGTT(dev_priv))
1910 1911
		return 0;

1912
	if (IS_GEN6(dev_priv))
1913
		gen6_ppgtt_enable(dev_priv);
1914
	else if (IS_GEN7(dev_priv))
1915 1916 1917
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
1918
	else
1919
		MISSING_CASE(INTEL_GEN(dev_priv));
1920

1921 1922
	return 0;
}
1923

1924
struct i915_hw_ppgtt *
1925
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
1926 1927
		  struct drm_i915_file_private *fpriv,
		  const char *name)
1928 1929 1930 1931 1932 1933 1934 1935
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

1936
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
1937 1938 1939 1940 1941
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

1942 1943 1944 1945
	kref_init(&ppgtt->ref);
	i915_address_space_init(&ppgtt->base, dev_priv, name);
	ppgtt->base.file = fpriv;

1946 1947
	trace_i915_ppgtt_create(&ppgtt->base);

1948 1949 1950
	return ppgtt;
}

1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

1972
void i915_ppgtt_release(struct kref *kref)
1973 1974 1975 1976
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1977 1978
	trace_i915_ppgtt_release(&ppgtt->base);

1979
	/* vmas should already be unbound and destroyed */
1980 1981
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1982
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
1983 1984

	ppgtt->base.cleanup(&ppgtt->base);
1985
	i915_address_space_fini(&ppgtt->base);
1986 1987
	kfree(ppgtt);
}
1988

1989 1990 1991
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
1992
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
1993 1994 1995 1996
{
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
1997
	return IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_vtd_active();
1998 1999
}

2000
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2001
{
2002
	struct intel_engine_cs *engine;
2003
	enum intel_engine_id id;
2004

2005
	if (INTEL_INFO(dev_priv)->gen < 6)
2006 2007
		return;

2008
	for_each_engine(engine, dev_priv, id) {
2009
		u32 fault_reg;
2010
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2011 2012
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2013
					 "\tAddr: 0x%08lx\n"
2014 2015 2016 2017 2018 2019 2020
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2021
			I915_WRITE(RING_FAULT_REG(engine),
2022 2023 2024
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2025 2026 2027 2028

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2029 2030
}

2031
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2032
{
2033
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2034 2035 2036 2037

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2038
	if (INTEL_GEN(dev_priv) < 6)
2039 2040
		return;

2041
	i915_check_and_clear_faults(dev_priv);
2042

2043
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
2044

2045
	i915_ggtt_invalidate(dev_priv);
2046 2047
}

2048 2049
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2050
{
2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
				 obj->base.size >> PAGE_SHIFT,
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2069

2070
	return -ENOSPC;
2071 2072
}

2073
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2074 2075 2076 2077
{
	writeq(pte, addr);
}

2078 2079
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2080
				  u64 offset,
2081 2082 2083
				  enum i915_cache_level level,
				  u32 unused)
{
2084
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2085
	gen8_pte_t __iomem *pte =
2086
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2087

2088
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2089

2090
	ggtt->invalidate(vm->i915);
2091 2092
}

B
Ben Widawsky 已提交
2093
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2094
				     struct i915_vma *vma,
2095 2096
				     enum i915_cache_level level,
				     u32 unused)
B
Ben Widawsky 已提交
2097
{
2098
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2099 2100
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2101
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2102
	dma_addr_t addr;
2103

2104
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
2105 2106
	gtt_entries += vma->node.start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, vma->pages)
2107
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2108

2109
	wmb();
B
Ben Widawsky 已提交
2110 2111 2112 2113 2114

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2115
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2116 2117
}

2118 2119
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2120
				  u64 offset,
2121 2122 2123
				  enum i915_cache_level level,
				  u32 flags)
{
2124
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2125
	gen6_pte_t __iomem *pte =
2126
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2127

2128
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2129

2130
	ggtt->invalidate(vm->i915);
2131 2132
}

2133 2134 2135 2136 2137 2138
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2139
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2140
				     struct i915_vma *vma,
2141 2142
				     enum i915_cache_level level,
				     u32 flags)
2143
{
2144
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2145
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
2146
	unsigned int i = vma->node.start >> PAGE_SHIFT;
2147
	struct sgt_iter iter;
2148
	dma_addr_t addr;
2149
	for_each_sgt_dma(addr, iter, vma->pages)
2150 2151
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
	wmb();
2152 2153 2154 2155 2156

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2157
	ggtt->invalidate(vm->i915);
2158 2159
}

2160
static void nop_clear_range(struct i915_address_space *vm,
2161
			    u64 start, u64 length)
2162 2163 2164
{
}

B
Ben Widawsky 已提交
2165
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2166
				  u64 start, u64 length)
B
Ben Widawsky 已提交
2167
{
2168
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2169 2170
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2171 2172 2173
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2174 2175
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
}

2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
static void bxt_vtd_ggtt_wa(struct i915_address_space *vm)
{
	struct drm_i915_private *dev_priv = vm->i915;

	/*
	 * Make sure the internal GAM fifo has been cleared of all GTT
	 * writes before exiting stop_machine(). This guarantees that
	 * any aperture accesses waiting to start in another process
	 * cannot back up behind the GTT writes causing a hang.
	 * The register can be any arbitrary GAM register.
	 */
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

struct insert_page {
	struct i915_address_space *vm;
	dma_addr_t addr;
	u64 offset;
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_page__cb(void *_arg)
{
	struct insert_page *arg = _arg;

	gen8_ggtt_insert_page(arg->vm, arg->addr, arg->offset, arg->level, 0);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_page__BKL(struct i915_address_space *vm,
					  dma_addr_t addr,
					  u64 offset,
					  enum i915_cache_level level,
					  u32 unused)
{
	struct insert_page arg = { vm, addr, offset, level };

	stop_machine(bxt_vtd_ggtt_insert_page__cb, &arg, NULL);
}

struct insert_entries {
	struct i915_address_space *vm;
2231
	struct i915_vma *vma;
2232 2233 2234 2235 2236 2237 2238
	enum i915_cache_level level;
};

static int bxt_vtd_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;

2239
	gen8_ggtt_insert_entries(arg->vm, arg->vma, arg->level, 0);
2240 2241 2242 2243 2244 2245
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2246
					     struct i915_vma *vma,
2247 2248 2249
					     enum i915_cache_level level,
					     u32 unused)
{
2250
	struct insert_entries arg = { vm, vma, level };
2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279

	stop_machine(bxt_vtd_ggtt_insert_entries__cb, &arg, NULL);
}

struct clear_range {
	struct i915_address_space *vm;
	u64 start;
	u64 length;
};

static int bxt_vtd_ggtt_clear_range__cb(void *_arg)
{
	struct clear_range *arg = _arg;

	gen8_ggtt_clear_range(arg->vm, arg->start, arg->length);
	bxt_vtd_ggtt_wa(arg->vm);

	return 0;
}

static void bxt_vtd_ggtt_clear_range__BKL(struct i915_address_space *vm,
					  u64 start,
					  u64 length)
{
	struct clear_range arg = { vm, start, length };

	stop_machine(bxt_vtd_ggtt_clear_range__cb, &arg, NULL);
}

2280
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2281
				  u64 start, u64 length)
2282
{
2283
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2284 2285
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2286
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2287 2288
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2289 2290 2291 2292 2293 2294 2295
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2296
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2297
				     I915_CACHE_LLC, 0);
2298

2299 2300 2301 2302
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
}

2303 2304
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
2305
				  u64 offset,
2306 2307 2308 2309 2310 2311 2312 2313 2314
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2315
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2316
				     struct i915_vma *vma,
2317 2318
				     enum i915_cache_level cache_level,
				     u32 unused)
2319 2320 2321 2322
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2323 2324
	intel_gtt_insert_sg_entries(vma->pages, vma->node.start >> PAGE_SHIFT,
				    flags);
2325 2326
}

2327
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2328
				  u64 start, u64 length)
2329
{
2330
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2331 2332
}

2333 2334 2335
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2336
{
2337
	struct drm_i915_private *i915 = vma->vm->i915;
2338
	struct drm_i915_gem_object *obj = vma->obj;
2339
	u32 pte_flags;
2340

2341 2342 2343 2344 2345
	if (unlikely(!vma->pages)) {
		int ret = i915_get_ggtt_vma_pages(vma);
		if (ret)
			return ret;
	}
2346 2347

	/* Currently applicable only to VLV */
2348
	pte_flags = 0;
2349 2350 2351
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2352
	intel_runtime_pm_get(i915);
2353
	vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2354
	intel_runtime_pm_put(i915);
2355 2356 2357 2358 2359 2360

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2361
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2362 2363 2364 2365

	return 0;
}

2366 2367 2368 2369 2370 2371 2372 2373 2374
static void ggtt_unbind_vma(struct i915_vma *vma)
{
	struct drm_i915_private *i915 = vma->vm->i915;

	intel_runtime_pm_get(i915);
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
	intel_runtime_pm_put(i915);
}

2375 2376 2377
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2378
{
2379
	struct drm_i915_private *i915 = vma->vm->i915;
2380
	u32 pte_flags;
2381
	int ret;
2382

2383
	if (unlikely(!vma->pages)) {
2384
		ret = i915_get_ggtt_vma_pages(vma);
2385 2386 2387
		if (ret)
			return ret;
	}
2388

2389
	/* Currently applicable only to VLV */
2390 2391
	pte_flags = 0;
	if (vma->obj->gt_ro)
2392
		pte_flags |= PTE_READ_ONLY;
2393

2394 2395 2396
	if (flags & I915_VMA_LOCAL_BIND) {
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;

2397 2398
		if (!(vma->flags & I915_VMA_LOCAL_BIND) &&
		    appgtt->base.allocate_va_range) {
2399 2400
			ret = appgtt->base.allocate_va_range(&appgtt->base,
							     vma->node.start,
2401
							     vma->size);
2402
			if (ret)
2403
				goto err_pages;
2404 2405
		}

2406 2407
		appgtt->base.insert_entries(&appgtt->base, vma, cache_level,
					    pte_flags);
2408 2409
	}

2410
	if (flags & I915_VMA_GLOBAL_BIND) {
2411
		intel_runtime_pm_get(i915);
2412
		vma->vm->insert_entries(vma->vm, vma, cache_level, pte_flags);
2413
		intel_runtime_pm_put(i915);
2414
	}
2415

2416
	return 0;
2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427

err_pages:
	if (!(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND))) {
		if (vma->pages != vma->obj->mm.pages) {
			GEM_BUG_ON(!vma->pages);
			sg_free_table(vma->pages);
			kfree(vma->pages);
		}
		vma->pages = NULL;
	}
	return ret;
2428 2429
}

2430
static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
2431
{
2432
	struct drm_i915_private *i915 = vma->vm->i915;
2433

2434 2435
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2436
		vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2437 2438
		intel_runtime_pm_put(i915);
	}
2439

2440 2441 2442 2443 2444
	if (vma->flags & I915_VMA_LOCAL_BIND) {
		struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;

		vm->clear_range(vm, vma->node.start, vma->size);
	}
2445 2446
}

2447 2448
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2449
{
D
David Weinehall 已提交
2450 2451
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2452
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2453

2454
	if (unlikely(ggtt->do_idle_maps)) {
2455
		if (i915_gem_wait_for_idle(dev_priv, 0)) {
2456 2457 2458 2459 2460
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2461

2462
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2463
}
2464

C
Chris Wilson 已提交
2465
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2466
				  unsigned long color,
2467 2468
				  u64 *start,
				  u64 *end)
2469
{
2470
	if (node->allocated && node->color != color)
2471
		*start += I915_GTT_PAGE_SIZE;
2472

2473 2474 2475 2476 2477
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2478
	node = list_next_entry(node, node_list);
2479
	if (node->color != color)
2480
		*end -= I915_GTT_PAGE_SIZE;
2481
}
B
Ben Widawsky 已提交
2482

2483 2484 2485 2486 2487 2488
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

2489
	ppgtt = i915_ppgtt_create(i915, ERR_PTR(-EPERM), "[alias]");
2490 2491
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
2492

2493 2494 2495 2496 2497
	if (WARN_ON(ppgtt->base.total < ggtt->base.total)) {
		err = -ENODEV;
		goto err_ppgtt;
	}

2498
	if (ppgtt->base.allocate_va_range) {
2499 2500 2501 2502 2503
		/* Note we only pre-allocate as far as the end of the global
		 * GTT. On 48b / 4-level page-tables, the difference is very,
		 * very significant! We have to preallocate as GVT/vgpu does
		 * not like the page directory disappearing.
		 */
2504
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
2505
						    0, ggtt->base.total);
2506
		if (err)
2507
			goto err_ppgtt;
2508 2509 2510
	}

	i915->mm.aliasing_ppgtt = ppgtt;
2511

2512 2513 2514
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

2515 2516 2517
	WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
	ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;

2518 2519 2520
	return 0;

err_ppgtt:
2521
	i915_ppgtt_put(ppgtt);
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

2534
	i915_ppgtt_put(ppgtt);
2535 2536

	ggtt->base.bind_vma = ggtt_bind_vma;
2537
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2538 2539
}

2540
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2541
{
2542 2543 2544 2545 2546 2547 2548 2549 2550
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2551
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2552
	unsigned long hole_start, hole_end;
2553
	struct drm_mm_node *entry;
2554
	int ret;
2555

2556 2557 2558
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2559

2560
	/* Reserve a mappable slot for our lockless error capture */
2561 2562 2563 2564
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2565 2566 2567
	if (ret)
		return ret;

2568
	/* Clear any non-preallocated blocks */
2569
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2570 2571
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2572
		ggtt->base.clear_range(&ggtt->base, hole_start,
2573
				       hole_end - hole_start);
2574 2575 2576
	}

	/* And finally clear the reserved guard page */
2577
	ggtt->base.clear_range(&ggtt->base,
2578
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2579

2580
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2581
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2582
		if (ret)
2583
			goto err;
2584 2585
	}

2586
	return 0;
2587 2588 2589 2590

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2591 2592
}

2593 2594
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2595
 * @dev_priv: i915 device
2596
 */
2597
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2598
{
2599
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2600 2601 2602 2603 2604 2605 2606 2607 2608
	struct i915_vma *vma, *vn;

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2609

2610
	i915_gem_cleanup_stolen(&dev_priv->drm);
2611

2612 2613 2614
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_fini_aliasing_ppgtt(dev_priv);

2615 2616 2617
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2618
	if (drm_mm_initialized(&ggtt->base.mm)) {
2619
		intel_vgt_deballoon(dev_priv);
2620
		i915_address_space_fini(&ggtt->base);
2621 2622
	}

2623
	ggtt->base.cleanup(&ggtt->base);
2624
	mutex_unlock(&dev_priv->drm.struct_mutex);
2625 2626

	arch_phys_wc_del(ggtt->mtrr);
2627
	io_mapping_fini(&ggtt->mappable);
2628
}
2629

2630
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2631 2632 2633 2634 2635 2636
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2637
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2638 2639 2640 2641 2642
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2643 2644 2645 2646 2647 2648 2649

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2650 2651 2652
	return bdw_gmch_ctl << 20;
}

2653
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2654 2655 2656 2657 2658 2659 2660 2661 2662 2663
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2664
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2665 2666 2667
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2668
	return (size_t)snb_gmch_ctl << 25; /* 32 MB units */
2669 2670
}

2671
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2672 2673 2674
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2675
	return (size_t)bdw_gmch_ctl << 25; /* 32 MB units */
2676 2677
}

2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
2689
		return (size_t)gmch_ctrl << 25;
2690
	else if (gmch_ctrl < 0x17)
2691
		return (size_t)(gmch_ctrl - 0x11 + 2) << 22;
2692
	else
2693
		return (size_t)(gmch_ctrl - 0x17 + 9) << 22;
2694 2695
}

2696 2697 2698 2699 2700 2701
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
2702
		return (size_t)gen9_gmch_ctl << 25; /* 32 MB units */
2703 2704
	else
		/* 4MB increments starting at 0xf0 for 4MB */
2705
		return (size_t)(gen9_gmch_ctl - 0xf0 + 1) << 22;
2706 2707
}

2708
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2709
{
2710 2711
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2712
	phys_addr_t phys_addr;
2713
	int ret;
B
Ben Widawsky 已提交
2714 2715

	/* For Modern GENs the PTEs and register space are split in the BAR */
2716
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2717

I
Imre Deak 已提交
2718 2719 2720 2721 2722 2723 2724
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2725
	if (IS_GEN9_LP(dev_priv))
2726
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2727
	else
2728
		ggtt->gsm = ioremap_wc(phys_addr, size);
2729
	if (!ggtt->gsm) {
2730
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2731 2732 2733
		return -ENOMEM;
	}

2734
	ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
2735
	if (ret) {
B
Ben Widawsky 已提交
2736 2737
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2738
		iounmap(ggtt->gsm);
2739
		return ret;
B
Ben Widawsky 已提交
2740 2741
	}

2742
	return 0;
B
Ben Widawsky 已提交
2743 2744
}

R
Rodrigo Vivi 已提交
2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
static void cnl_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	/* XXX: spec is unclear if this is still needed for CNL+ */
	if (!USES_PPGTT(dev_priv)) {
		I915_WRITE(GEN10_PAT_INDEX(0), GEN8_PPAT_UC);
		return;
	}

	I915_WRITE(GEN10_PAT_INDEX(0), GEN8_PPAT_WB | GEN8_PPAT_LLC);
	I915_WRITE(GEN10_PAT_INDEX(1), GEN8_PPAT_WC | GEN8_PPAT_LLCELLC);
	I915_WRITE(GEN10_PAT_INDEX(2), GEN8_PPAT_WT | GEN8_PPAT_LLCELLC);
	I915_WRITE(GEN10_PAT_INDEX(3), GEN8_PPAT_UC);
	I915_WRITE(GEN10_PAT_INDEX(4), GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0));
	I915_WRITE(GEN10_PAT_INDEX(5), GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1));
	I915_WRITE(GEN10_PAT_INDEX(6), GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2));
	I915_WRITE(GEN10_PAT_INDEX(7), GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
}

B
Ben Widawsky 已提交
2763 2764 2765
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2766
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2767
{
2768
	u64 pat;
B
Ben Widawsky 已提交
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2779
	if (!USES_PPGTT(dev_priv))
2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2795 2796
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2797 2798
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2799 2800
}

2801 2802
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
2803
	u64 pat;
2804 2805 2806 2807 2808 2809 2810

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

2832 2833
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
2834 2835
}

2836 2837 2838 2839 2840
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
2841
	cleanup_scratch_page(vm);
2842 2843
}

2844
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
2845
{
2846
	struct drm_i915_private *dev_priv = ggtt->base.i915;
2847
	struct pci_dev *pdev = dev_priv->drm.pdev;
2848
	unsigned int size;
B
Ben Widawsky 已提交
2849
	u16 snb_gmch_ctl;
2850
	int err;
B
Ben Widawsky 已提交
2851 2852

	/* TODO: We're not aware of mappable constraints on gen8 yet */
2853 2854
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
2855

2856 2857 2858 2859 2860
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(39));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
B
Ben Widawsky 已提交
2861

2862
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
2863

2864
	if (INTEL_GEN(dev_priv) >= 9) {
2865
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
2866
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
2867
	} else if (IS_CHERRYVIEW(dev_priv)) {
2868
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
2869
		size = chv_get_total_gtt_size(snb_gmch_ctl);
2870
	} else {
2871
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
2872
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
2873
	}
B
Ben Widawsky 已提交
2874

2875
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2876

R
Rodrigo Vivi 已提交
2877 2878 2879
	if (INTEL_GEN(dev_priv) >= 10)
		cnl_setup_private_ppat(dev_priv);
	else if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
2880 2881 2882
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2883

2884
	ggtt->base.cleanup = gen6_gmch_remove;
2885 2886
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2887
	ggtt->base.insert_page = gen8_ggtt_insert_page;
2888
	ggtt->base.clear_range = nop_clear_range;
2889
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
2890 2891 2892 2893
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;

2894 2895 2896 2897 2898 2899 2900 2901
	/* Serialize GTT updates with aperture access on BXT if VT-d is on. */
	if (intel_ggtt_update_needs_vtd_wa(dev_priv)) {
		ggtt->base.insert_entries = bxt_vtd_ggtt_insert_entries__BKL;
		ggtt->base.insert_page    = bxt_vtd_ggtt_insert_page__BKL;
		if (ggtt->base.clear_range != nop_clear_range)
			ggtt->base.clear_range = bxt_vtd_ggtt_clear_range__BKL;
	}

2902 2903
	ggtt->invalidate = gen6_ggtt_invalidate;

2904
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
2905 2906
}

2907
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
2908
{
2909
	struct drm_i915_private *dev_priv = ggtt->base.i915;
2910
	struct pci_dev *pdev = dev_priv->drm.pdev;
2911
	unsigned int size;
2912
	u16 snb_gmch_ctl;
2913
	int err;
2914

2915 2916
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
2917

2918 2919
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2920
	 */
2921
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
2922
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
2923
		return -ENXIO;
2924 2925
	}

2926 2927 2928 2929 2930
	err = pci_set_dma_mask(pdev, DMA_BIT_MASK(40));
	if (!err)
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	if (err)
		DRM_ERROR("Can't set DMA mask/consistent mask (%d)\n", err);
2931
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2932

2933
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
2934

2935 2936
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
2937

2938
	ggtt->base.clear_range = gen6_ggtt_clear_range;
2939
	ggtt->base.insert_page = gen6_ggtt_insert_page;
2940 2941 2942
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2943 2944
	ggtt->base.cleanup = gen6_gmch_remove;

2945 2946
	ggtt->invalidate = gen6_ggtt_invalidate;

2947 2948 2949 2950 2951 2952 2953 2954 2955 2956
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
2957

2958
	return ggtt_probe_common(ggtt, size);
2959 2960
}

2961
static void i915_gmch_remove(struct i915_address_space *vm)
2962
{
2963
	intel_gmch_remove();
2964
}
2965

2966
static int i915_gmch_probe(struct i915_ggtt *ggtt)
2967
{
2968
	struct drm_i915_private *dev_priv = ggtt->base.i915;
2969 2970
	int ret;

2971
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
2972 2973 2974 2975 2976
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2977 2978 2979 2980
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
2981

2982
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
2983
	ggtt->base.insert_page = i915_ggtt_insert_page;
2984 2985 2986 2987
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2988
	ggtt->base.cleanup = i915_gmch_remove;
2989

2990 2991
	ggtt->invalidate = gmch_ggtt_invalidate;

2992
	if (unlikely(ggtt->do_idle_maps))
2993 2994
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2995 2996 2997
	return 0;
}

2998
/**
2999
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3000
 * @dev_priv: i915 device
3001
 */
3002
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3003
{
3004
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3005 3006
	int ret;

3007
	ggtt->base.i915 = dev_priv;
3008
	ggtt->base.dma = &dev_priv->drm.pdev->dev;
3009

3010 3011 3012 3013 3014 3015
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3016
	if (ret)
3017 3018
		return ret;

3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3029 3030
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3031
			  " of address space! Found %lldM!\n",
3032 3033 3034 3035 3036
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3037 3038 3039 3040 3041 3042 3043
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3044
	/* GMADR is the PCI mmio aperture into the global GTT. */
3045
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3046 3047
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3048
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3049
	if (intel_vtd_active())
3050
		DRM_INFO("VT-d active for gfx access\n");
3051 3052

	return 0;
3053 3054 3055 3056
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3057
 * @dev_priv: i915 device
3058
 */
3059
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3060 3061 3062 3063
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3064 3065
	INIT_LIST_HEAD(&dev_priv->vm_list);

3066 3067 3068 3069
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3070
	 */
C
Chris Wilson 已提交
3071 3072
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3073
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3074
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3075
	mutex_unlock(&dev_priv->drm.struct_mutex);
3076

3077 3078 3079
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3080 3081 3082 3083 3084 3085
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3086 3087 3088 3089
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3090
	ret = i915_gem_init_stolen(dev_priv);
3091 3092 3093 3094
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3095 3096

out_gtt_cleanup:
3097
	ggtt->base.cleanup(&ggtt->base);
3098
	return ret;
3099
}
3100

3101
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3102
{
3103
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3104 3105 3106 3107 3108
		return -EIO;

	return 0;
}

3109 3110
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
3111 3112
	GEM_BUG_ON(i915->ggtt.invalidate != gen6_ggtt_invalidate);

3113 3114 3115 3116 3117
	i915->ggtt.invalidate = guc_ggtt_invalidate;
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
3118 3119 3120 3121
	/* We should only be called after i915_ggtt_enable_guc() */
	GEM_BUG_ON(i915->ggtt.invalidate != guc_ggtt_invalidate);

	i915->ggtt.invalidate = gen6_ggtt_invalidate;
3122 3123
}

3124
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3125
{
3126
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3127
	struct drm_i915_gem_object *obj, *on;
3128

3129
	i915_check_and_clear_faults(dev_priv);
3130 3131

	/* First fill our portion of the GTT with scratch pages */
3132
	ggtt->base.clear_range(&ggtt->base, 0, ggtt->base.total);
3133

3134 3135 3136 3137
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3138
				 &dev_priv->mm.bound_list, global_link) {
3139 3140 3141
		bool ggtt_bound = false;
		struct i915_vma *vma;

3142
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3143
			if (vma->vm != &ggtt->base)
3144
				continue;
3145

3146 3147 3148
			if (!i915_vma_unbind(vma))
				continue;

3149 3150
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3151
			ggtt_bound = true;
3152 3153
		}

3154
		if (ggtt_bound)
3155
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3156
	}
3157

3158 3159
	ggtt->base.closed = false;

3160
	if (INTEL_GEN(dev_priv) >= 8) {
R
Rodrigo Vivi 已提交
3161 3162 3163
		if (INTEL_GEN(dev_priv) >= 10)
			cnl_setup_private_ppat(dev_priv);
		else if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3164 3165 3166 3167 3168 3169 3170
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3171
	if (USES_PPGTT(dev_priv)) {
3172 3173
		struct i915_address_space *vm;

3174
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3175
			struct i915_hw_ppgtt *ppgtt;
3176

3177
			if (i915_is_ggtt(vm))
3178
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3179 3180
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3181

C
Chris Wilson 已提交
3182
			gen6_write_page_range(ppgtt, 0, ppgtt->base.total);
3183 3184 3185
		}
	}

3186
	i915_ggtt_invalidate(dev_priv);
3187 3188
}

3189
static struct scatterlist *
3190
rotate_pages(const dma_addr_t *in, unsigned int offset,
3191
	     unsigned int width, unsigned int height,
3192
	     unsigned int stride,
3193
	     struct sg_table *st, struct scatterlist *sg)
3194 3195 3196 3197 3198
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3199
		src_idx = stride * (height - 1) + column;
3200 3201 3202 3203 3204 3205 3206
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3207
			sg_dma_address(sg) = in[offset + src_idx];
3208 3209
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3210
			src_idx -= stride;
3211 3212
		}
	}
3213 3214

	return sg;
3215 3216
}

3217 3218 3219
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3220
{
3221
	const unsigned long n_pages = obj->base.size / PAGE_SIZE;
3222
	unsigned int size = intel_rotation_info_size(rot_info);
3223 3224
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3225 3226 3227
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3228
	struct scatterlist *sg;
3229
	int ret = -ENOMEM;
3230 3231

	/* Allocate a temporary list of source pages for random access. */
M
Michal Hocko 已提交
3232
	page_addr_list = kvmalloc_array(n_pages,
3233 3234
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3235 3236 3237 3238 3239 3240 3241 3242
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3243
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3244 3245 3246 3247 3248
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3249
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3250
		page_addr_list[i++] = dma_addr;
3251

3252
	GEM_BUG_ON(i != n_pages);
3253 3254 3255
	st->nents = 0;
	sg = st->sgl;

3256 3257 3258 3259
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3260 3261
	}

3262 3263
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3264

M
Michal Hocko 已提交
3265
	kvfree(page_addr_list);
3266 3267 3268 3269 3270 3271

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
M
Michal Hocko 已提交
3272
	kvfree(page_addr_list);
3273

3274 3275 3276
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3277 3278
	return ERR_PTR(ret);
}
3279

3280
static noinline struct sg_table *
3281 3282 3283 3284
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3285
	struct scatterlist *sg, *iter;
3286
	unsigned int count = view->partial.size;
3287
	unsigned int offset;
3288 3289 3290 3291 3292 3293
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3294
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3295 3296 3297
	if (ret)
		goto err_sg_alloc;

3298
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3299 3300
	GEM_BUG_ON(!iter);

3301 3302
	sg = st->sgl;
	st->nents = 0;
3303 3304
	do {
		unsigned int len;
3305

3306 3307 3308 3309 3310 3311
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3312 3313

		st->nents++;
3314 3315 3316 3317 3318
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3319

3320 3321 3322 3323
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3324 3325 3326 3327 3328 3329 3330

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3331
static int
3332
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3333
{
3334
	int ret;
3335

3336 3337 3338 3339 3340 3341 3342
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3343 3344 3345
	switch (vma->ggtt_view.type) {
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3346 3347
		return 0;

3348
	case I915_GGTT_VIEW_ROTATED:
3349
		vma->pages =
3350 3351 3352 3353
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3354
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3355 3356 3357
		break;

	default:
3358 3359
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);
3360 3361
		return -EINVAL;
	}
3362

3363 3364
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3365 3366
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3367 3368
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3369
	}
3370
	return ret;
3371 3372
}

3373 3374
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3375 3376 3377 3378 3379 3380 3381 3382 3383 3384
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3409
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3410
	GEM_BUG_ON(drm_mm_node_allocated(node));
3411 3412 3413 3414 3415 3416 3417 3418 3419

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

3420 3421 3422
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3423 3424 3425 3426 3427 3428 3429
	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3455 3456
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3457 3458 3459 3460 3461 3462 3463 3464 3465
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3466
 *         must be #I915_GTT_PAGE_SIZE aligned
3467 3468 3469
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3470 3471 3472 3473 3474 3475
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3476 3477
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3494
	enum drm_mm_insert_mode mode;
3495
	u64 offset;
3496 3497 3498 3499 3500 3501 3502 3503 3504 3505
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3506
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3507
	GEM_BUG_ON(drm_mm_node_allocated(node));
3508 3509 3510 3511 3512 3513 3514

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3515 3516 3517 3518 3519
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3531 3532 3533
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3534 3535 3536
	if (err != -ENOSPC)
		return err;

3537 3538 3539
	if (flags & PIN_NOEVICT)
		return -ENOSPC;

3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
3569 3570 3571 3572 3573
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

3574 3575 3576
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
3577
}
3578 3579 3580

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
3581
#include "selftests/i915_gem_gtt.c"
3582
#endif