i915_gem_gtt.c 96.7 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33 34
#include "i915_trace.h"
#include "intel_drv.h"

35 36
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
73 74 75
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

98 99 100 101 102 103 104
static inline struct i915_ggtt *
i915_vm_to_ggtt(struct i915_address_space *vm)
{
	GEM_BUG_ON(!i915_is_ggtt(vm));
	return container_of(vm, struct i915_ggtt, base);
}

105 106 107
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

108 109 110
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
111
const struct i915_ggtt_view i915_ggtt_view_rotated = {
112
	.type = I915_GGTT_VIEW_ROTATED,
113
};
114

115 116
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
117
{
118 119
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
120
	bool has_full_48bit_ppgtt;
121

122 123 124 125
	has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
	has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
	has_full_48bit_ppgtt =
	       	IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
126

127 128 129 130 131
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
132

133 134 135
	if (!has_aliasing_ppgtt)
		return 0;

136 137 138 139
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
140
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
141 142 143 144 145
		return 0;

	if (enable_ppgtt == 1)
		return 1;

146
	if (enable_ppgtt == 2 && has_full_ppgtt)
147 148
		return 2;

149 150 151
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

152 153
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
154
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
155
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
156
		return 0;
157 158 159
	}
#endif

160
	/* Early VLV doesn't have this */
161
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
162 163 164 165
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

166
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
167
		return has_full_48bit_ppgtt ? 3 : 2;
168 169
	else
		return has_aliasing_ppgtt ? 1 : 0;
170 171
}

172 173 174
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
175 176 177
{
	u32 pte_flags = 0;

178 179
	vma->pages = vma->obj->pages;

180 181 182 183
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

184
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
185
				cache_level, pte_flags);
186 187

	return 0;
188 189 190 191 192 193
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
194
			     vma->size);
195
}
196

197
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
198
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
199
{
200
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
201
	pte |= addr;
202 203 204

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
205
		pte |= PPAT_UNCACHED_INDEX;
206 207 208 209 210 211 212 213 214
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
215 216 217
	return pte;
}

218 219
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
220
{
221
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
222 223 224 225 226 227 228 229
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

230 231 232
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

233 234
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
235
				 u32 unused)
236
{
237
	gen6_pte_t pte = GEN6_PTE_VALID;
238
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
239 240

	switch (level) {
241 242 243 244 245 246 247 248
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
249
		MISSING_CASE(level);
250 251 252 253 254
	}

	return pte;
}

255 256
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
257
				 u32 unused)
258
{
259
	gen6_pte_t pte = GEN6_PTE_VALID;
260 261 262 263 264
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
265 266 267 268 269
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
270
		pte |= GEN6_PTE_UNCACHED;
271 272
		break;
	default:
273
		MISSING_CASE(level);
274 275
	}

276 277 278
	return pte;
}

279 280
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
281
				 u32 flags)
282
{
283
	gen6_pte_t pte = GEN6_PTE_VALID;
284 285
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

286 287
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
288 289 290 291 292 293 294

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

295 296
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
297
				 u32 unused)
298
{
299
	gen6_pte_t pte = GEN6_PTE_VALID;
300
	pte |= HSW_PTE_ADDR_ENCODE(addr);
301 302

	if (level != I915_CACHE_NONE)
303
		pte |= HSW_WB_LLC_AGE3;
304 305 306 307

	return pte;
}

308 309
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
310
				  u32 unused)
311
{
312
	gen6_pte_t pte = GEN6_PTE_VALID;
313 314
	pte |= HSW_PTE_ADDR_ENCODE(addr);

315 316 317 318
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
319
		pte |= HSW_WT_ELLC_LLC_AGE3;
320 321
		break;
	default:
322
		pte |= HSW_WB_ELLC_LLC_AGE3;
323 324
		break;
	}
325 326 327 328

	return pte;
}

329 330
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
331
{
332
	struct device *kdev = &dev->pdev->dev;
333

334
	p->page = alloc_page(flags);
335 336
	if (!p->page)
		return -ENOMEM;
337

338
	p->daddr = dma_map_page(kdev,
339
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
340

341
	if (dma_mapping_error(kdev, p->daddr)) {
342 343 344
		__free_page(p->page);
		return -EINVAL;
	}
345 346

	return 0;
347 348
}

349 350
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
351
	return __setup_page_dma(dev, p, I915_GFP_DMA);
352 353
}

354
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
355
{
D
David Weinehall 已提交
356 357
	struct pci_dev *pdev = dev->pdev;

358
	if (WARN_ON(!p->page))
359
		return;
360

D
David Weinehall 已提交
361
	dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
362 363 364 365
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

366
static void *kmap_page_dma(struct i915_page_dma *p)
367
{
368 369
	return kmap_atomic(p->page);
}
370

371 372 373
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
374
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
375
{
376 377 378
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
379
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
380 381 382 383 384
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

385
#define kmap_px(px) kmap_page_dma(px_base(px))
386 387
#define kunmap_px(ppgtt, vaddr) \
		kunmap_page_dma(to_i915((ppgtt)->base.dev), (vaddr))
388

389 390
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
391 392 393
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
394

395 396
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
397 398 399 400 401 402 403
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

404
	kunmap_page_dma(dev_priv, vaddr);
405 406
}

407 408
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
409 410 411 412 413
{
	uint64_t v = val32;

	v = v << 32 | val32;

414
	fill_page_dma(dev_priv, p, v);
415 416
}

417
static int
418 419 420
setup_scratch_page(struct drm_device *dev,
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
421
{
422
	return __setup_page_dma(dev, scratch, gfp | __GFP_ZERO);
423 424
}

425 426
static void cleanup_scratch_page(struct drm_device *dev,
				 struct i915_page_dma *scratch)
427
{
428
	cleanup_page_dma(dev, scratch);
429 430
}

431
static struct i915_page_table *alloc_pt(struct drm_device *dev)
432
{
433
	struct i915_page_table *pt;
434 435 436
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
437 438 439 440 441

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

442 443 444 445 446 447
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

448
	ret = setup_px(dev, pt);
449
	if (ret)
450
		goto fail_page_m;
451 452

	return pt;
453

454
fail_page_m:
455 456 457 458 459
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
460 461
}

462
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
463
{
464 465 466 467 468 469 470 471 472 473
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

474
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
475
				      I915_CACHE_LLC);
476

477
	fill_px(to_i915(vm->dev), pt, scratch_pte);
478 479 480 481 482 483 484
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

485
	WARN_ON(vm->scratch_page.daddr == 0);
486

487
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
488
				     I915_CACHE_LLC, 0);
489

490
	fill32_px(to_i915(vm->dev), pt, scratch_pte);
491 492
}

493
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
494
{
495
	struct i915_page_directory *pd;
496
	int ret = -ENOMEM;
497 498 499 500 501

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

502 503 504
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
505
		goto fail_bitmap;
506

507
	ret = setup_px(dev, pd);
508
	if (ret)
509
		goto fail_page_m;
510

511
	return pd;
512

513
fail_page_m:
514
	kfree(pd->used_pdes);
515
fail_bitmap:
516 517 518
	kfree(pd);

	return ERR_PTR(ret);
519 520
}

521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

537
	fill_px(to_i915(vm->dev), pd, scratch_pde);
538 539
}

540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

601 602 603 604
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
605 606 607 608 609 610
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

611 612 613 614 615 616 617
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

618
	fill_px(to_i915(vm->dev), pdp, scratch_pdpe);
619 620 621 622 623 624 625 626 627 628
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

629
	fill_px(to_i915(vm->dev), pml4, scratch_pml4e);
630 631
}

632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
659 660
}

661
/* Broadwell Page Directory Pointer Descriptors */
662
static int gen8_write_pdp(struct drm_i915_gem_request *req,
663 664
			  unsigned entry,
			  dma_addr_t addr)
665
{
666
	struct intel_ring *ring = req->ring;
667
	struct intel_engine_cs *engine = req->engine;
668 669 670 671
	int ret;

	BUG_ON(entry >= 4);

672
	ret = intel_ring_begin(req, 6);
673 674 675
	if (ret)
		return ret;

676 677 678 679 680 681 682
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
683 684 685 686

	return 0;
}

687 688
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
689
{
690
	int i, ret;
691

692
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
693 694
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

695
		ret = gen8_write_pdp(req, i, pd_daddr);
696 697
		if (ret)
			return ret;
698
	}
B
Ben Widawsky 已提交
699

700
	return 0;
701 702
}

703 704 705 706 707 708
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

709 710 711 712
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
713 714 715
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
716
{
717
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
718 719 720
	unsigned int pte_start = gen8_pte_index(start);
	unsigned int num_entries = gen8_pte_count(start, length);
	uint64_t pte;
721
	gen8_pte_t *pt_vaddr;
722 723
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
						 I915_CACHE_LLC);
724

725
	if (WARN_ON(!px_page(pt)))
726
		return false;
727

728
	bitmap_clear(pt->used_ptes, pte_start, num_entries);
729

730 731 732 733 734
	if (bitmap_empty(pt->used_ptes, GEN8_PTES)) {
		free_pt(vm->dev, pt);
		return true;
	}

735 736 737 738
	pt_vaddr = kmap_px(pt);

	for (pte = pte_start; pte < num_entries; pte++)
		pt_vaddr[pte] = scratch_pte;
739

740
	kunmap_px(ppgtt, pt_vaddr);
741 742

	return false;
743
}
744

745 746 747 748
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
749 750 751 752
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
753
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
754 755
	struct i915_page_table *pt;
	uint64_t pde;
756 757 758
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
759 760

	gen8_for_each_pde(pt, pd, start, length, pde) {
761
		if (WARN_ON(!pd->page_table[pde]))
762
			break;
763

764 765 766 767 768 769 770 771 772 773 774
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
			pde_vaddr = kmap_px(pd);
			pde_vaddr[pde] = scratch_pde;
			kunmap_px(ppgtt, pde_vaddr);
		}
	}

	if (bitmap_empty(pd->used_pdes, I915_PDES)) {
		free_pd(vm->dev, pd);
		return true;
775
	}
776 777

	return false;
778
}
779

780 781 782 783
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
784 785 786 787
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
788
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
789 790
	struct i915_page_directory *pd;
	uint64_t pdpe;
791 792 793
	gen8_ppgtt_pdpe_t *pdpe_vaddr;
	gen8_ppgtt_pdpe_t scratch_pdpe =
		gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
794

795 796 797
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
798

799 800 801 802 803 804 805 806 807 808 809 810 811 812
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
			if (USES_FULL_48BIT_PPGTT(vm->dev)) {
				pdpe_vaddr = kmap_px(pdp);
				pdpe_vaddr[pdpe] = scratch_pdpe;
				kunmap_px(ppgtt, pdpe_vaddr);
			}
		}
	}

	if (USES_FULL_48BIT_PPGTT(vm->dev) &&
	    bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(vm->dev))) {
		free_pdp(vm->dev, pdp);
		return true;
813
	}
814 815

	return false;
816
}
817

818 819 820 821
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
822 823 824 825 826
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
827
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
828 829
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
830 831 832 833 834
	gen8_ppgtt_pml4e_t *pml4e_vaddr;
	gen8_ppgtt_pml4e_t scratch_pml4e =
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC);

	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->dev));
835

836 837 838
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
839

840 841 842 843 844 845
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
			pml4e_vaddr = kmap_px(pml4);
			pml4e_vaddr[pml4e] = scratch_pml4e;
			kunmap_px(ppgtt, pml4e_vaddr);
		}
846 847 848
	}
}

849
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
850
				   uint64_t start, uint64_t length)
851
{
852
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
853

854 855 856 857
	if (USES_FULL_48BIT_PPGTT(vm->dev))
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
858 859 860 861 862
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
863
			      struct sg_page_iter *sg_iter,
864 865 866
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
867
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
868
	gen8_pte_t *pt_vaddr;
869 870 871
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
872

873
	pt_vaddr = NULL;
874

875
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
876
		if (pt_vaddr == NULL) {
877
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
878
			struct i915_page_table *pt = pd->page_table[pde];
879
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
880
		}
881

882
		pt_vaddr[pte] =
883
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
884
					cache_level);
885
		if (++pte == GEN8_PTES) {
886
			kunmap_px(ppgtt, pt_vaddr);
887
			pt_vaddr = NULL;
888
			if (++pde == I915_PDES) {
889 890
				if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
					break;
891 892 893
				pde = 0;
			}
			pte = 0;
894 895
		}
	}
896 897 898

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
899 900
}

901 902 903 904 905 906
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
907
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
908
	struct sg_page_iter sg_iter;
909

910
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
911 912 913 914 915 916

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
917
		uint64_t pml4e;
918 919
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

920
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
921 922 923 924
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
925 926
}

927 928
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
929 930 931
{
	int i;

932
	if (!px_page(pd))
933 934
		return;

935
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
936 937
		if (WARN_ON(!pd->page_table[i]))
			continue;
938

939
		free_pt(dev, pd->page_table[i]);
940 941
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
942 943
}

944 945 946
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
947
	int ret;
948

949
	ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
950 951
	if (ret)
		return ret;
952 953 954

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
955 956
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
957 958 959 960
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
961 962
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
963 964
	}

965 966 967
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(dev);
		if (IS_ERR(vm->scratch_pdp)) {
968 969
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
970 971 972
		}
	}

973 974
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
975 976
	if (USES_FULL_48BIT_PPGTT(dev))
		gen8_initialize_pdp(vm, vm->scratch_pdp);
977 978

	return 0;
979 980 981 982 983 984

free_pd:
	free_pd(dev, vm->scratch_pd);
free_pt:
	free_pt(dev, vm->scratch_pt);
free_scratch_page:
985
	cleanup_scratch_page(dev, &vm->scratch_page);
986 987

	return ret;
988 989
}

990 991 992
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
993
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
994 995
	int i;

996
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
997 998
		u64 daddr = px_dma(&ppgtt->pml4);

999 1000
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1001 1002 1003 1004 1005 1006 1007

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1008 1009
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1021 1022 1023 1024
static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

1025 1026
	if (USES_FULL_48BIT_PPGTT(dev))
		free_pdp(dev, vm->scratch_pdp);
1027 1028
	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
1029
	cleanup_scratch_page(dev, &vm->scratch_page);
1030 1031
}

1032 1033
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
1034 1035 1036
{
	int i;

1037 1038
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
1039 1040
			continue;

1041 1042
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
1043
	}
1044

1045
	free_pdp(dev, pdp);
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1064
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1065

1066
	if (intel_vgpu_active(to_i915(vm->dev)))
1067 1068
		gen8_ppgtt_notify_vgt(ppgtt, false);

1069 1070 1071 1072
	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1073

1074
	gen8_free_scratch(vm);
1075 1076
}

1077 1078
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1079 1080
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1081
 * @start:	Starting virtual address to begin allocations.
1082
 * @length:	Size of the allocations.
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1095
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1096
				     struct i915_page_directory *pd,
1097
				     uint64_t start,
1098 1099
				     uint64_t length,
				     unsigned long *new_pts)
1100
{
1101
	struct drm_device *dev = vm->dev;
1102
	struct i915_page_table *pt;
1103
	uint32_t pde;
1104

1105
	gen8_for_each_pde(pt, pd, start, length, pde) {
1106
		/* Don't reallocate page tables */
1107
		if (test_bit(pde, pd->used_pdes)) {
1108
			/* Scratch is never allocated this way */
1109
			WARN_ON(pt == vm->scratch_pt);
1110 1111 1112
			continue;
		}

1113
		pt = alloc_pt(dev);
1114
		if (IS_ERR(pt))
1115 1116
			goto unwind_out;

1117
		gen8_initialize_pt(vm, pt);
1118
		pd->page_table[pde] = pt;
1119
		__set_bit(pde, new_pts);
1120
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1121 1122
	}

1123
	return 0;
1124 1125

unwind_out:
1126
	for_each_set_bit(pde, new_pts, I915_PDES)
1127
		free_pt(dev, pd->page_table[pde]);
1128

B
Ben Widawsky 已提交
1129
	return -ENOMEM;
1130 1131
}

1132 1133
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1134
 * @vm:	Master vm structure.
1135 1136
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1137 1138
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1155 1156 1157 1158 1159 1160
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1161
{
1162
	struct drm_device *dev = vm->dev;
1163
	struct i915_page_directory *pd;
1164
	uint32_t pdpe;
1165
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1166

1167
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1168

1169
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1170
		if (test_bit(pdpe, pdp->used_pdpes))
1171
			continue;
1172

1173
		pd = alloc_pd(dev);
1174
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1175
			goto unwind_out;
1176

1177
		gen8_initialize_pd(vm, pd);
1178
		pdp->page_directory[pdpe] = pd;
1179
		__set_bit(pdpe, new_pds);
1180
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1181 1182
	}

1183
	return 0;
B
Ben Widawsky 已提交
1184 1185

unwind_out:
1186
	for_each_set_bit(pdpe, new_pds, pdpes)
1187
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1188 1189

	return -ENOMEM;
1190 1191
}

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1221
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1222 1223 1224 1225 1226
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

1227
			gen8_initialize_pdp(vm, pdp);
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1246
static void
1247
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1258
					 unsigned long **new_pts,
1259
					 uint32_t pdpes)
1260 1261
{
	unsigned long *pds;
1262
	unsigned long *pts;
1263

1264
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1265 1266 1267
	if (!pds)
		return -ENOMEM;

1268 1269 1270 1271
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1272 1273 1274 1275 1276 1277 1278

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1279
	free_gen8_temp_bitmaps(pds, pts);
1280 1281 1282
	return -ENOMEM;
}

1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1293 1294 1295 1296
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1297
{
1298
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1299
	unsigned long *new_page_dirs, *new_page_tables;
1300
	struct drm_device *dev = vm->dev;
1301
	struct i915_page_directory *pd;
1302 1303
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1304
	uint32_t pdpe;
1305
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1306 1307
	int ret;

1308 1309 1310 1311
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1312 1313
		return -ENODEV;

1314
	if (WARN_ON(start + length > vm->total))
1315
		return -ENODEV;
1316

1317
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1318 1319 1320
	if (ret)
		return ret;

1321
	/* Do the allocations first so we can easily bail out */
1322 1323
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1324
	if (ret) {
1325
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1326 1327 1328 1329
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1330
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1331
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1332
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1333 1334 1335 1336
		if (ret)
			goto err_out;
	}

1337 1338 1339
	start = orig_start;
	length = orig_length;

1340 1341
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1342
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1343
		gen8_pde_t *const page_directory = kmap_px(pd);
1344
		struct i915_page_table *pt;
1345
		uint64_t pd_len = length;
1346 1347 1348
		uint64_t pd_start = start;
		uint32_t pde;

1349 1350 1351
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1352
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1364
			__set_bit(pde, pd->used_pdes);
1365 1366

			/* Map the PDE to the page table */
1367 1368
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1369 1370 1371 1372
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1373 1374 1375

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1376
		}
1377

1378
		kunmap_px(ppgtt, page_directory);
1379
		__set_bit(pdpe, pdp->used_pdpes);
1380
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1381 1382
	}

1383
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1384
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1385
	return 0;
1386

B
Ben Widawsky 已提交
1387
err_out:
1388
	while (pdpe--) {
1389 1390
		unsigned long temp;

1391 1392
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1393
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1394 1395
	}

1396
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1397
		free_pd(dev, pdp->page_directory[pdpe]);
1398

1399
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1400
	mark_tlbs_dirty(ppgtt);
1401 1402 1403
	return ret;
}

1404 1405 1406 1407 1408 1409
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1410
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1411
	struct i915_page_directory_pointer *pdp;
1412
	uint64_t pml4e;
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1431
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1456
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1457 1458 1459 1460 1461 1462 1463

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1464 1465 1466 1467 1468 1469 1470 1471
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1472
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1473 1474 1475 1476 1477 1478 1479 1480 1481
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1482
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1526
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1527
						 I915_CACHE_LLC);
1528 1529 1530 1531

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1532
		uint64_t pml4e;
1533 1534 1535
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1536
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1537 1538 1539 1540 1541 1542 1543 1544 1545
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1546 1547
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1548
	unsigned long *new_page_dirs, *new_page_tables;
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1568
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1569 1570 1571 1572

	return ret;
}

1573
/*
1574 1575 1576 1577
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1578
 *
1579
 */
1580
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1581
{
1582
	int ret;
1583

1584 1585 1586
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1587

1588 1589
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1590
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1591
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1592
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1593 1594
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1595
	ppgtt->debug_dump = gen8_dump_ppgtt;
1596

1597 1598 1599 1600
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1601

1602 1603
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1604
		ppgtt->base.total = 1ULL << 48;
1605
		ppgtt->switch_mm = gen8_48b_mm_switch;
1606
	} else {
1607
		ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
1608 1609 1610 1611
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1612
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1613 1614 1615
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1616

1617
		if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
1618 1619 1620 1621
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1622
	}
1623

1624
	if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
1625 1626
		gen8_ppgtt_notify_vgt(ppgtt, true);

1627
	return 0;
1628 1629 1630 1631

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1632 1633
}

B
Ben Widawsky 已提交
1634 1635 1636
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1637
	struct i915_page_table *unused;
1638
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1639
	uint32_t pd_entry;
1640
	uint32_t  pte, pde;
1641
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1642

1643
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1644
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1645

1646
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1647
		u32 expected;
1648
		gen6_pte_t *pt_vaddr;
1649
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1650
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1651 1652 1653 1654 1655 1656 1657 1658 1659
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1660 1661
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1662
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1663
			unsigned long va =
1664
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1683
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1684 1685 1686
	}
}

1687
/* Write pde (index) from the page directory @pd to the page table @pt */
1688 1689
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1690
{
1691 1692 1693 1694
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1695

1696
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1697
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1698

1699 1700
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1701

1702 1703 1704
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1705
				  struct i915_page_directory *pd,
1706 1707
				  uint32_t start, uint32_t length)
{
1708
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1709
	struct i915_page_table *pt;
1710
	uint32_t pde;
1711

1712
	gen6_for_each_pde(pt, pd, start, length, pde)
1713 1714 1715 1716
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1717
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1718 1719
}

1720
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1721
{
1722
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1723

1724
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1725 1726
}

1727
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1728
			 struct drm_i915_gem_request *req)
1729
{
1730
	struct intel_ring *ring = req->ring;
1731
	struct intel_engine_cs *engine = req->engine;
1732 1733 1734
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1735
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1736 1737 1738
	if (ret)
		return ret;

1739
	ret = intel_ring_begin(req, 6);
1740 1741 1742
	if (ret)
		return ret;

1743 1744 1745 1746 1747 1748 1749
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1750 1751 1752 1753

	return 0;
}

1754
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1755
			  struct drm_i915_gem_request *req)
1756
{
1757
	struct intel_ring *ring = req->ring;
1758
	struct intel_engine_cs *engine = req->engine;
1759 1760 1761
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1762
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1763 1764 1765
	if (ret)
		return ret;

1766
	ret = intel_ring_begin(req, 6);
1767 1768 1769
	if (ret)
		return ret;

1770 1771 1772 1773 1774 1775 1776
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1777

1778
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1779
	if (engine->id != RCS) {
1780
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1781 1782 1783 1784
		if (ret)
			return ret;
	}

1785 1786 1787
	return 0;
}

1788
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1789
			  struct drm_i915_gem_request *req)
1790
{
1791
	struct intel_engine_cs *engine = req->engine;
1792
	struct drm_i915_private *dev_priv = req->i915;
1793

1794 1795
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1796 1797 1798
	return 0;
}

1799
static void gen8_ppgtt_enable(struct drm_device *dev)
1800
{
1801
	struct drm_i915_private *dev_priv = to_i915(dev);
1802
	struct intel_engine_cs *engine;
1803
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1804

1805
	for_each_engine(engine, dev_priv, id) {
1806
		u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
1807
		I915_WRITE(RING_MODE_GEN7(engine),
1808
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1809 1810
	}
}
B
Ben Widawsky 已提交
1811

1812
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1813
{
1814
	struct drm_i915_private *dev_priv = to_i915(dev);
1815
	struct intel_engine_cs *engine;
1816
	uint32_t ecochk, ecobits;
1817
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1818

1819 1820
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1821

1822
	ecochk = I915_READ(GAM_ECOCHK);
1823
	if (IS_HASWELL(dev_priv)) {
1824 1825 1826 1827 1828 1829
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1830

1831
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1832
		/* GFX_MODE is per-ring on gen7+ */
1833
		I915_WRITE(RING_MODE_GEN7(engine),
1834
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1835
	}
1836
}
B
Ben Widawsky 已提交
1837

1838
static void gen6_ppgtt_enable(struct drm_device *dev)
1839
{
1840
	struct drm_i915_private *dev_priv = to_i915(dev);
1841
	uint32_t ecochk, gab_ctl, ecobits;
1842

1843 1844 1845
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1846

1847 1848 1849 1850 1851 1852 1853
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1854 1855
}

1856
/* PPGTT support for Sandybdrige/Gen6 and later */
1857
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1858
				   uint64_t start,
1859
				   uint64_t length)
1860
{
1861
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1862
	gen6_pte_t *pt_vaddr, scratch_pte;
1863 1864
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1865 1866
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1867
	unsigned last_pte, i;
1868

1869
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1870
				     I915_CACHE_LLC, 0);
1871

1872 1873
	while (num_entries) {
		last_pte = first_pte + num_entries;
1874 1875
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1876

1877
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1878

1879 1880
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1881

1882
		kunmap_px(ppgtt, pt_vaddr);
1883

1884 1885
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1886
		act_pt++;
1887
	}
1888 1889
}

1890
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1891
				      struct sg_table *pages,
1892
				      uint64_t start,
1893
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1894
{
1895
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1896
	unsigned first_entry = start >> PAGE_SHIFT;
1897 1898
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1899 1900 1901
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1902

1903
	for_each_sgt_dma(addr, sgt_iter, pages) {
1904
		if (pt_vaddr == NULL)
1905
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1906

1907
		pt_vaddr[act_pte] =
1908
			vm->pte_encode(addr, cache_level, flags);
1909

1910
		if (++act_pte == GEN6_PTES) {
1911
			kunmap_px(ppgtt, pt_vaddr);
1912
			pt_vaddr = NULL;
1913
			act_pt++;
1914
			act_pte = 0;
D
Daniel Vetter 已提交
1915 1916
		}
	}
1917

1918
	if (pt_vaddr)
1919
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1920 1921
}

1922
static int gen6_alloc_va_range(struct i915_address_space *vm,
1923
			       uint64_t start_in, uint64_t length_in)
1924
{
1925 1926
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
1927 1928
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1929
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1930
	struct i915_page_table *pt;
1931
	uint32_t start, length, start_save, length_save;
1932
	uint32_t pde;
1933 1934
	int ret;

1935 1936 1937 1938 1939
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1940 1941 1942 1943 1944 1945 1946 1947

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1948
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1949
		if (pt != vm->scratch_pt) {
1950 1951 1952 1953 1954 1955 1956
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1957
		pt = alloc_pt(dev);
1958 1959 1960 1961 1962 1963 1964 1965
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1966
		__set_bit(pde, new_page_tables);
1967
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1968 1969 1970 1971
	}

	start = start_save;
	length = length_save;
1972

1973
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1974 1975 1976 1977 1978 1979
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1980
		if (__test_and_clear_bit(pde, new_page_tables))
1981 1982
			gen6_write_pde(&ppgtt->pd, pde, pt);

1983 1984 1985 1986
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1987
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1988 1989 1990
				GEN6_PTES);
	}

1991 1992 1993 1994
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1995
	readl(ggtt->gsm);
1996

1997
	mark_tlbs_dirty(ppgtt);
1998
	return 0;
1999 2000 2001

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
2002
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
2003

2004
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
2005
		free_pt(vm->dev, pt);
2006 2007 2008 2009
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
2010 2011
}

2012 2013 2014
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
2015
	int ret;
2016

2017
	ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
2018 2019
	if (ret)
		return ret;
2020 2021 2022

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
2023
		cleanup_scratch_page(dev, &vm->scratch_page);
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
2037
	cleanup_scratch_page(dev, &vm->scratch_page);
2038 2039
}

2040
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2041
{
2042
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2043 2044
	struct i915_page_directory *pd = &ppgtt->pd;
	struct drm_device *dev = vm->dev;
2045 2046
	struct i915_page_table *pt;
	uint32_t pde;
2047

2048 2049
	drm_mm_remove_node(&ppgtt->node);

2050
	gen6_for_all_pdes(pt, pd, pde)
2051
		if (pt != vm->scratch_pt)
2052
			free_pt(dev, pt);
2053

2054
	gen6_free_scratch(vm);
2055 2056
}

2057
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2058
{
2059
	struct i915_address_space *vm = &ppgtt->base;
2060
	struct drm_device *dev = ppgtt->base.dev;
2061 2062
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2063
	bool retried = false;
2064
	int ret;
2065

B
Ben Widawsky 已提交
2066 2067 2068 2069
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2070
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2071

2072 2073 2074
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2075

2076
alloc:
2077
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
B
Ben Widawsky 已提交
2078 2079
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
2080
						  0, ggtt->base.total,
2081
						  DRM_MM_TOPDOWN);
2082
	if (ret == -ENOSPC && !retried) {
2083
		ret = i915_gem_evict_something(&ggtt->base,
2084
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2085
					       I915_CACHE_NONE,
2086
					       0, ggtt->base.total,
2087
					       0);
2088
		if (ret)
2089
			goto err_out;
2090 2091 2092 2093

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2094

2095
	if (ret)
2096 2097
		goto err_out;

2098

2099
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2100
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2101

2102
	return 0;
2103 2104

err_out:
2105
	gen6_free_scratch(vm);
2106
	return ret;
2107 2108 2109 2110
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2111
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2112
}
2113

2114 2115 2116
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2117
	struct i915_page_table *unused;
2118
	uint32_t pde;
2119

2120
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2121
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2122 2123
}

2124
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2125 2126
{
	struct drm_device *dev = ppgtt->base.dev;
2127 2128
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2129 2130
	int ret;

2131
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2132
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2133
		ppgtt->switch_mm = gen6_mm_switch;
2134
	else if (IS_HASWELL(dev_priv))
2135
		ppgtt->switch_mm = hsw_mm_switch;
2136
	else if (IS_GEN7(dev_priv))
2137
		ppgtt->switch_mm = gen7_mm_switch;
2138
	else
2139 2140 2141 2142 2143 2144
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2145
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2146 2147
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2148 2149
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2150 2151
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2152
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2153
	ppgtt->debug_dump = gen6_dump_ppgtt;
2154

2155
	ppgtt->pd.base.ggtt_offset =
2156
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2157

2158
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2159
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2160

2161
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2162

2163 2164
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2165
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2166 2167
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2168

2169
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2170
		  ppgtt->pd.base.ggtt_offset << 10);
2171

2172
	return 0;
2173 2174
}

2175 2176
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2177
{
2178
	ppgtt->base.dev = &dev_priv->drm;
2179

2180
	if (INTEL_INFO(dev_priv)->gen < 8)
2181
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2182
	else
2183
		return gen8_ppgtt_init(ppgtt);
2184
}
2185

2186 2187 2188 2189 2190 2191
static void i915_address_space_init(struct i915_address_space *vm,
				    struct drm_i915_private *dev_priv)
{
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2192
	INIT_LIST_HEAD(&vm->unbound_list);
2193 2194 2195
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2196 2197
static void gtt_write_workarounds(struct drm_device *dev)
{
2198
	struct drm_i915_private *dev_priv = to_i915(dev);
2199 2200 2201 2202 2203 2204

	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2205
	if (IS_BROADWELL(dev_priv))
2206
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2207
	else if (IS_CHERRYVIEW(dev_priv))
2208
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2209
	else if (IS_SKYLAKE(dev_priv))
2210
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2211
	else if (IS_BROXTON(dev_priv))
2212 2213 2214
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2215 2216 2217
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
			   struct drm_i915_file_private *file_priv)
2218
{
2219
	int ret;
B
Ben Widawsky 已提交
2220

2221
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2222
	if (ret == 0) {
B
Ben Widawsky 已提交
2223
		kref_init(&ppgtt->ref);
2224
		i915_address_space_init(&ppgtt->base, dev_priv);
2225
		ppgtt->base.file = file_priv;
2226
	}
2227 2228 2229 2230

	return ret;
}

2231 2232
int i915_ppgtt_init_hw(struct drm_device *dev)
{
2233 2234
	struct drm_i915_private *dev_priv = to_i915(dev);

2235 2236
	gtt_write_workarounds(dev);

2237 2238 2239 2240 2241 2242
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2243 2244 2245
	if (!USES_PPGTT(dev))
		return 0;

2246
	if (IS_GEN6(dev_priv))
2247
		gen6_ppgtt_enable(dev);
2248
	else if (IS_GEN7(dev_priv))
2249 2250 2251 2252
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
2253
		MISSING_CASE(INTEL_INFO(dev)->gen);
2254

2255 2256
	return 0;
}
2257

2258
struct i915_hw_ppgtt *
2259 2260
i915_ppgtt_create(struct drm_i915_private *dev_priv,
		  struct drm_i915_file_private *fpriv)
2261 2262 2263 2264 2265 2266 2267 2268
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2269
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv);
2270 2271 2272 2273 2274
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2275 2276
	trace_i915_ppgtt_create(&ppgtt->base);

2277 2278 2279
	return ppgtt;
}

2280 2281 2282 2283 2284
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2285 2286
	trace_i915_ppgtt_release(&ppgtt->base);

2287
	/* vmas should already be unbound and destroyed */
2288 2289
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2290
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2291

2292 2293 2294
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2295 2296 2297
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2298

2299 2300 2301
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2302
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2303 2304 2305 2306 2307
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2308
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2309 2310 2311 2312 2313
		return true;
#endif
	return false;
}

2314
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2315
{
2316
	struct intel_engine_cs *engine;
2317
	enum intel_engine_id id;
2318

2319
	if (INTEL_INFO(dev_priv)->gen < 6)
2320 2321
		return;

2322
	for_each_engine(engine, dev_priv, id) {
2323
		u32 fault_reg;
2324
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2325 2326
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2327
					 "\tAddr: 0x%08lx\n"
2328 2329 2330 2331 2332 2333 2334
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2335
			I915_WRITE(RING_FAULT_REG(engine),
2336 2337 2338
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2339 2340 2341 2342

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2343 2344
}

2345 2346
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2347
	if (INTEL_INFO(dev_priv)->gen < 6) {
2348 2349 2350 2351 2352 2353 2354
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2355 2356
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
2357 2358
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2359 2360 2361 2362 2363 2364 2365

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

2366
	i915_check_and_clear_faults(dev_priv);
2367

2368
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2369 2370

	i915_ggtt_flush(dev_priv);
2371 2372
}

2373
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
2374
{
2375 2376 2377 2378 2379 2380
	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
2381 2382
}

2383
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2384 2385 2386 2387
{
	writeq(pte, addr);
}

2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2399
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2400 2401 2402 2403 2404

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

B
Ben Widawsky 已提交
2405 2406
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2407
				     uint64_t start,
2408
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2409
{
2410
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2411
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2412 2413 2414 2415 2416
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2417

2418 2419 2420
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2421
		gtt_entry = gen8_pte_encode(addr, level);
2422
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2433
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2434 2435 2436 2437 2438 2439 2440 2441 2442

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2480
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2481 2482 2483 2484 2485

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2486 2487 2488 2489 2490 2491
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2492
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2493
				     struct sg_table *st,
2494
				     uint64_t start,
2495
				     enum i915_cache_level level, u32 flags)
2496
{
2497
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2498
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2499 2500 2501 2502 2503
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2504

2505 2506 2507
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2508
		gtt_entry = vm->pte_encode(addr, level, flags);
2509
		iowrite32(gtt_entry, &gtt_entries[i++]);
2510 2511 2512 2513 2514 2515 2516 2517
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2518 2519
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2520 2521 2522 2523 2524 2525 2526

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2527 2528
}

2529
static void nop_clear_range(struct i915_address_space *vm,
2530
			    uint64_t start, uint64_t length)
2531 2532 2533
{
}

B
Ben Widawsky 已提交
2534
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2535
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2536
{
2537
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2538 2539
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2540
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2541 2542
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2543 2544 2545 2546 2547 2548 2549
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2550
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
2551
				      I915_CACHE_LLC);
B
Ben Widawsky 已提交
2552 2553 2554 2555 2556
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2557
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2558
				  uint64_t start,
2559
				  uint64_t length)
2560
{
2561
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2562 2563
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2564
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2565 2566
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2567 2568 2569 2570 2571 2572 2573
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2574
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2575
				     I915_CACHE_LLC, 0);
2576

2577 2578 2579 2580 2581
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2594 2595 2596 2597
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2598 2599 2600 2601
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2602
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2603

2604 2605
}

2606
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2607
				  uint64_t start,
2608
				  uint64_t length)
2609
{
2610
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2611 2612
}

2613 2614 2615
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2616
{
2617
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2630
	intel_runtime_pm_get(i915);
2631
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2632
				cache_level, pte_flags);
2633
	intel_runtime_pm_put(i915);
2634 2635 2636 2637 2638 2639

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2640
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2641 2642 2643 2644 2645 2646 2647

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2648
{
2649
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
2650
	u32 pte_flags;
2651 2652 2653 2654 2655
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2656

2657
	/* Currently applicable only to VLV */
2658 2659
	pte_flags = 0;
	if (vma->obj->gt_ro)
2660
		pte_flags |= PTE_READ_ONLY;
2661

2662

2663
	if (flags & I915_VMA_GLOBAL_BIND) {
2664
		intel_runtime_pm_get(i915);
2665
		vma->vm->insert_entries(vma->vm,
2666
					vma->pages, vma->node.start,
2667
					cache_level, pte_flags);
2668
		intel_runtime_pm_put(i915);
2669
	}
2670

2671
	if (flags & I915_VMA_LOCAL_BIND) {
2672
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2673
		appgtt->base.insert_entries(&appgtt->base,
2674
					    vma->pages, vma->node.start,
2675
					    cache_level, pte_flags);
2676
	}
2677 2678

	return 0;
2679 2680
}

2681
static void ggtt_unbind_vma(struct i915_vma *vma)
2682
{
2683 2684
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
	struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2685
	const u64 size = min(vma->size, vma->node.size);
2686

2687 2688
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2689
		vma->vm->clear_range(vma->vm,
2690
				     vma->node.start, size);
2691 2692
		intel_runtime_pm_put(i915);
	}
2693

2694
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2695
		appgtt->base.clear_range(&appgtt->base,
2696
					 vma->node.start, size);
2697 2698 2699
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2700
{
D
David Weinehall 已提交
2701 2702
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2703
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2704

2705
	if (unlikely(ggtt->do_idle_maps)) {
2706
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2707 2708 2709 2710 2711
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2712

D
David Weinehall 已提交
2713
	dma_unmap_sg(kdev, obj->pages->sgl, obj->pages->nents,
2714
		     PCI_DMA_BIDIRECTIONAL);
2715
}
2716

2717 2718
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2719 2720
				  u64 *start,
				  u64 *end)
2721 2722 2723 2724
{
	if (node->color != color)
		*start += 4096;

2725 2726 2727 2728 2729
	node = list_first_entry_or_null(&node->node_list,
					struct drm_mm_node,
					node_list);
	if (node && node->allocated && node->color != color)
		*end -= 4096;
2730
}
B
Ben Widawsky 已提交
2731

2732
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2733
{
2734 2735 2736 2737 2738 2739 2740 2741 2742
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2743
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2744
	unsigned long hole_start, hole_end;
2745
	struct i915_hw_ppgtt *ppgtt;
2746
	struct drm_mm_node *entry;
2747
	int ret;
2748

2749 2750 2751
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2752

2753 2754 2755 2756 2757 2758 2759 2760 2761
	/* Reserve a mappable slot for our lockless error capture */
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
						  &ggtt->error_capture,
						  4096, 0, -1,
						  0, ggtt->mappable_end,
						  0, 0);
	if (ret)
		return ret;

2762
	/* Clear any non-preallocated blocks */
2763
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2764 2765
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2766
		ggtt->base.clear_range(&ggtt->base, hole_start,
2767
				       hole_end - hole_start);
2768 2769 2770
	}

	/* And finally clear the reserved guard page */
2771
	ggtt->base.clear_range(&ggtt->base,
2772
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2773

2774
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2775
		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2776 2777 2778 2779
		if (!ppgtt) {
			ret = -ENOMEM;
			goto err;
		}
2780

2781
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2782 2783
		if (ret)
			goto err_ppgtt;
2784

2785
		if (ppgtt->base.allocate_va_range) {
2786 2787
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2788 2789
			if (ret)
				goto err_ppgtt_cleanup;
2790
		}
2791

2792 2793
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
2794
					ppgtt->base.total);
2795

2796
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2797 2798
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2799 2800
	}

2801
	return 0;
2802 2803 2804 2805 2806 2807 2808 2809

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2810 2811
}

2812 2813
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2814
 * @dev_priv: i915 device
2815
 */
2816
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2817
{
2818
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2819

2820 2821 2822
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2823
		kfree(ppgtt);
2824 2825
	}

2826
	i915_gem_cleanup_stolen(&dev_priv->drm);
2827

2828 2829 2830
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2831
	if (drm_mm_initialized(&ggtt->base.mm)) {
2832
		intel_vgt_deballoon(dev_priv);
2833

2834 2835
		drm_mm_takedown(&ggtt->base.mm);
		list_del(&ggtt->base.global_link);
2836 2837
	}

2838
	ggtt->base.cleanup(&ggtt->base);
2839 2840

	arch_phys_wc_del(ggtt->mtrr);
2841
	io_mapping_fini(&ggtt->mappable);
2842
}
2843

2844
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2845 2846 2847 2848 2849 2850
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2851
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2852 2853 2854 2855 2856
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2857 2858 2859 2860 2861 2862 2863

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2864 2865 2866
	return bdw_gmch_ctl << 20;
}

2867
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2878
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2879 2880 2881 2882 2883 2884
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2885
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2886 2887 2888 2889 2890 2891
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2922
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2923
{
2924 2925
	struct pci_dev *pdev = ggtt->base.dev->pdev;
	phys_addr_t phys_addr;
2926
	int ret;
B
Ben Widawsky 已提交
2927 2928

	/* For Modern GENs the PTEs and register space are split in the BAR */
2929
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2930

I
Imre Deak 已提交
2931 2932 2933 2934 2935 2936 2937
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2938
	if (IS_BROXTON(to_i915(ggtt->base.dev)))
2939
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2940
	else
2941
		ggtt->gsm = ioremap_wc(phys_addr, size);
2942
	if (!ggtt->gsm) {
2943
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2944 2945 2946
		return -ENOMEM;
	}

2947 2948 2949
	ret = setup_scratch_page(ggtt->base.dev,
				 &ggtt->base.scratch_page,
				 GFP_DMA32);
2950
	if (ret) {
B
Ben Widawsky 已提交
2951 2952
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2953
		iounmap(ggtt->gsm);
2954
		return ret;
B
Ben Widawsky 已提交
2955 2956
	}

2957
	return 0;
B
Ben Widawsky 已提交
2958 2959
}

B
Ben Widawsky 已提交
2960 2961 2962
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2963
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2976
	if (!USES_PPGTT(dev_priv))
2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2992 2993
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2994 2995
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2996 2997
}

2998 2999 3000 3001 3002 3003 3004 3005 3006 3007
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3029 3030
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3031 3032
}

3033 3034 3035 3036 3037
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3038
	cleanup_scratch_page(vm->dev, &vm->scratch_page);
3039 3040
}

3041
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3042
{
3043 3044
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3045
	unsigned int size;
B
Ben Widawsky 已提交
3046 3047 3048
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3049 3050
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3051

3052 3053
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3054

3055
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3056

3057
	if (INTEL_GEN(dev_priv) >= 9) {
3058
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3059
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3060
	} else if (IS_CHERRYVIEW(dev_priv)) {
3061
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3062
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3063
	} else {
3064
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3065
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3066
	}
B
Ben Widawsky 已提交
3067

3068
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3069

3070
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3071 3072 3073
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3074

3075
	ggtt->base.cleanup = gen6_gmch_remove;
3076 3077
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3078
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3079
	ggtt->base.clear_range = nop_clear_range;
3080
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3081 3082 3083 3084 3085 3086
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3087
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3088 3089
}

3090
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3091
{
3092 3093
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3094
	unsigned int size;
3095 3096
	u16 snb_gmch_ctl;

3097 3098
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3099

3100 3101
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3102
	 */
3103
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3104
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3105
		return -ENXIO;
3106 3107
	}

3108 3109 3110
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3111

3112
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3113

3114 3115
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3116

3117
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3118
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3119 3120 3121
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3134

3135
	return ggtt_probe_common(ggtt, size);
3136 3137
}

3138
static void i915_gmch_remove(struct i915_address_space *vm)
3139
{
3140
	intel_gmch_remove();
3141
}
3142

3143
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3144
{
3145
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3146 3147
	int ret;

3148
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3149 3150 3151 3152 3153
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3154 3155
	intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
		      &ggtt->mappable_base, &ggtt->mappable_end);
3156

3157
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3158
	ggtt->base.insert_page = i915_ggtt_insert_page;
3159 3160 3161 3162
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3163
	ggtt->base.cleanup = i915_gmch_remove;
3164

3165
	if (unlikely(ggtt->do_idle_maps))
3166 3167
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3168 3169 3170
	return 0;
}

3171
/**
3172
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3173
 * @dev_priv: i915 device
3174
 */
3175
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3176
{
3177
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3178 3179
	int ret;

3180
	ggtt->base.dev = &dev_priv->drm;
3181

3182 3183 3184 3185 3186 3187
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3188
	if (ret)
3189 3190
		return ret;

3191 3192
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3193
			  " of address space! Found %lldM!\n",
3194 3195 3196 3197 3198
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3199 3200 3201 3202 3203 3204 3205
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3206
	/* GMADR is the PCI mmio aperture into the global GTT. */
3207
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3208 3209 3210
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
3211 3212 3213 3214
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3215 3216

	return 0;
3217 3218 3219 3220
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3221
 * @dev_priv: i915 device
3222
 */
3223
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3224 3225 3226 3227
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
	ggtt->base.total -= PAGE_SIZE;
	i915_address_space_init(&ggtt->base, dev_priv);
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;

3239 3240 3241
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3242 3243 3244 3245 3246 3247
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3248 3249 3250 3251
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3252
	ret = i915_gem_init_stolen(&dev_priv->drm);
3253 3254 3255 3256
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3257 3258

out_gtt_cleanup:
3259
	ggtt->base.cleanup(&ggtt->base);
3260
	return ret;
3261
}
3262

3263
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3264
{
3265
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3266 3267 3268 3269 3270
		return -EIO;

	return 0;
}

3271 3272
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
3273 3274
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3275
	struct drm_i915_gem_object *obj, *on;
3276

3277
	i915_check_and_clear_faults(dev_priv);
3278 3279

	/* First fill our portion of the GTT with scratch pages */
3280
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3281

3282 3283 3284 3285 3286 3287 3288 3289
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
				 &dev_priv->mm.bound_list, global_list) {
		bool ggtt_bound = false;
		struct i915_vma *vma;

3290
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3291
			if (vma->vm != &ggtt->base)
3292
				continue;
3293

3294 3295 3296
			if (!i915_vma_unbind(vma))
				continue;

3297 3298
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3299
			ggtt_bound = true;
3300 3301
		}

3302
		if (ggtt_bound)
3303
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3304
	}
3305

3306 3307
	ggtt->base.closed = false;

3308
	if (INTEL_INFO(dev)->gen >= 8) {
3309
		if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3310 3311 3312 3313 3314 3315 3316 3317
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
3318 3319
		struct i915_address_space *vm;

3320 3321 3322
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3323
			struct i915_hw_ppgtt *ppgtt;
3324

3325
			if (i915_is_ggtt(vm))
3326
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3327 3328
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3329 3330 3331 3332 3333 3334 3335 3336 3337

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352
static void
i915_vma_retire(struct i915_gem_active *active,
		struct drm_i915_gem_request *rq)
{
	const unsigned int idx = rq->engine->id;
	struct i915_vma *vma =
		container_of(active, struct i915_vma, last_read[idx]);

	GEM_BUG_ON(!i915_vma_has_active_engine(vma, idx));

	i915_vma_clear_active(vma, idx);
	if (i915_vma_is_active(vma))
		return;

	list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3353
	if (unlikely(i915_vma_is_closed(vma) && !i915_vma_is_pinned(vma)))
3354 3355 3356 3357 3358 3359 3360
		WARN_ON(i915_vma_unbind(vma));
}

void i915_vma_destroy(struct i915_vma *vma)
{
	GEM_BUG_ON(vma->node.allocated);
	GEM_BUG_ON(i915_vma_is_active(vma));
3361
	GEM_BUG_ON(!i915_vma_is_closed(vma));
3362
	GEM_BUG_ON(vma->fence);
3363 3364

	list_del(&vma->vm_link);
3365
	if (!i915_vma_is_ggtt(vma))
3366 3367 3368 3369 3370 3371 3372
		i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));

	kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
}

void i915_vma_close(struct i915_vma *vma)
{
3373 3374
	GEM_BUG_ON(i915_vma_is_closed(vma));
	vma->flags |= I915_VMA_CLOSED;
3375 3376

	list_del_init(&vma->obj_link);
3377
	if (!i915_vma_is_active(vma) && !i915_vma_is_pinned(vma))
3378
		WARN_ON(i915_vma_unbind(vma));
3379 3380
}

3381
static struct i915_vma *
C
Chris Wilson 已提交
3382 3383 3384
__i915_vma_create(struct drm_i915_gem_object *obj,
		  struct i915_address_space *vm,
		  const struct i915_ggtt_view *view)
3385
{
3386
	struct i915_vma *vma;
3387
	int i;
3388

3389 3390
	GEM_BUG_ON(vm->closed);

3391
	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
3392 3393
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
3394

3395
	INIT_LIST_HEAD(&vma->exec_list);
3396 3397
	for (i = 0; i < ARRAY_SIZE(vma->last_read); i++)
		init_request_active(&vma->last_read[i], i915_vma_retire);
3398
	init_request_active(&vma->last_fence, NULL);
3399
	list_add(&vma->vm_link, &vm->unbound_list);
3400 3401
	vma->vm = vm;
	vma->obj = obj;
3402
	vma->size = obj->base.size;
3403

C
Chris Wilson 已提交
3404
	if (view) {
3405 3406 3407 3408 3409 3410 3411 3412 3413
		vma->ggtt_view = *view;
		if (view->type == I915_GGTT_VIEW_PARTIAL) {
			vma->size = view->params.partial.size;
			vma->size <<= PAGE_SHIFT;
		} else if (view->type == I915_GGTT_VIEW_ROTATED) {
			vma->size =
				intel_rotation_info_size(&view->params.rotated);
			vma->size <<= PAGE_SHIFT;
		}
C
Chris Wilson 已提交
3414 3415 3416 3417
	}

	if (i915_is_ggtt(vm)) {
		vma->flags |= I915_VMA_GGTT;
3418
	} else {
3419
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
3420
	}
3421

3422
	list_add_tail(&vma->obj_link, &obj->vma_list);
3423 3424 3425
	return vma;
}

C
Chris Wilson 已提交
3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446
static inline bool vma_matches(struct i915_vma *vma,
			       struct i915_address_space *vm,
			       const struct i915_ggtt_view *view)
{
	if (vma->vm != vm)
		return false;

	if (!i915_vma_is_ggtt(vma))
		return true;

	if (!view)
		return vma->ggtt_view.type == 0;

	if (vma->ggtt_view.type != view->type)
		return false;

	return memcmp(&vma->ggtt_view.params,
		      &view->params,
		      sizeof(view->params)) == 0;
}

3447 3448 3449 3450 3451
struct i915_vma *
i915_vma_create(struct drm_i915_gem_object *obj,
		struct i915_address_space *vm,
		const struct i915_ggtt_view *view)
{
3452
	lockdep_assert_held(&obj->base.dev->struct_mutex);
3453
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
C
Chris Wilson 已提交
3454
	GEM_BUG_ON(i915_gem_obj_to_vma(obj, vm, view));
3455

C
Chris Wilson 已提交
3456
	return __i915_vma_create(obj, vm, view);
3457 3458
}

3459
struct i915_vma *
C
Chris Wilson 已提交
3460 3461 3462
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3463 3464 3465
{
	struct i915_vma *vma;

C
Chris Wilson 已提交
3466 3467 3468
	list_for_each_entry_reverse(vma, &obj->vma_list, obj_link)
		if (vma_matches(vma, vm, view))
			return vma;
3469

C
Chris Wilson 已提交
3470
	return NULL;
3471 3472 3473
}

struct i915_vma *
C
Chris Wilson 已提交
3474 3475 3476
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3477
{
C
Chris Wilson 已提交
3478
	struct i915_vma *vma;
3479

3480
	lockdep_assert_held(&obj->base.dev->struct_mutex);
C
Chris Wilson 已提交
3481
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3482

C
Chris Wilson 已提交
3483
	vma = i915_gem_obj_to_vma(obj, vm, view);
3484
	if (!vma)
C
Chris Wilson 已提交
3485
		vma = __i915_vma_create(obj, vm, view);
3486

3487
	GEM_BUG_ON(i915_vma_is_closed(vma));
3488 3489
	return vma;
}
3490

3491
static struct scatterlist *
3492
rotate_pages(const dma_addr_t *in, unsigned int offset,
3493
	     unsigned int width, unsigned int height,
3494
	     unsigned int stride,
3495
	     struct sg_table *st, struct scatterlist *sg)
3496 3497 3498 3499 3500
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3501
		src_idx = stride * (height - 1) + column;
3502 3503 3504 3505 3506 3507 3508
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3509
			sg_dma_address(sg) = in[offset + src_idx];
3510 3511
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3512
			src_idx -= stride;
3513 3514
		}
	}
3515 3516

	return sg;
3517 3518 3519
}

static struct sg_table *
3520
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3521 3522
			  struct drm_i915_gem_object *obj)
{
3523
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3524
	unsigned int size = intel_rotation_info_size(rot_info);
3525 3526
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3527 3528 3529
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3530
	struct scatterlist *sg;
3531
	int ret = -ENOMEM;
3532 3533

	/* Allocate a temporary list of source pages for random access. */
3534
	page_addr_list = drm_malloc_gfp(n_pages,
3535 3536
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3537 3538 3539 3540 3541 3542 3543 3544
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3545
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3546 3547 3548 3549 3550
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
3551 3552
	for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
		page_addr_list[i++] = dma_addr;
3553

3554
	GEM_BUG_ON(i != n_pages);
3555 3556 3557
	st->nents = 0;
	sg = st->sgl;

3558 3559 3560 3561
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3562 3563
	}

3564 3565
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3566 3567 3568 3569 3570 3571 3572 3573 3574 3575

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3576 3577 3578
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3579 3580
	return ERR_PTR(ret);
}
3581

3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3623
static int
3624
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3625
{
3626 3627
	int ret = 0;

3628
	if (vma->pages)
3629 3630 3631
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3632
		vma->pages = vma->obj->pages;
3633
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3634
		vma->pages =
3635
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3636
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3637
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3638 3639 3640 3641
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3642
	if (!vma->pages) {
3643
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3644
			  vma->ggtt_view.type);
3645
		ret = -EINVAL;
3646 3647 3648
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3649 3650
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3651 3652
	}

3653
	return ret;
3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
3669
	u32 bind_flags;
3670 3671
	u32 vma_flags;
	int ret;
3672

3673 3674
	if (WARN_ON(flags == 0))
		return -EINVAL;
3675

3676
	bind_flags = 0;
3677
	if (flags & PIN_GLOBAL)
3678
		bind_flags |= I915_VMA_GLOBAL_BIND;
3679
	if (flags & PIN_USER)
3680
		bind_flags |= I915_VMA_LOCAL_BIND;
3681

3682
	vma_flags = vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
3683
	if (flags & PIN_UPDATE)
3684
		bind_flags |= vma_flags;
3685
	else
3686
		bind_flags &= ~vma_flags;
3687 3688 3689
	if (bind_flags == 0)
		return 0;

3690
	if (vma_flags == 0 && vma->vm->allocate_va_range) {
3691
		trace_i915_va_alloc(vma);
3692 3693 3694 3695 3696 3697 3698 3699
		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
3700 3701
	if (ret)
		return ret;
3702

3703
	vma->flags |= bind_flags;
3704 3705
	return 0;
}
3706

3707 3708 3709 3710
void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
{
	void __iomem *ptr;

3711 3712 3713
	/* Access through the GTT requires the device to be awake. */
	assert_rpm_wakelock_held(to_i915(vma->vm->dev));

3714
	lockdep_assert_held(&vma->vm->dev->struct_mutex);
3715
	if (WARN_ON(!i915_vma_is_map_and_fenceable(vma)))
3716
		return IO_ERR_PTR(-ENODEV);
3717

3718 3719
	GEM_BUG_ON(!i915_vma_is_ggtt(vma));
	GEM_BUG_ON((vma->flags & I915_VMA_GLOBAL_BIND) == 0);
3720 3721 3722

	ptr = vma->iomap;
	if (ptr == NULL) {
3723
		ptr = io_mapping_map_wc(&i915_vm_to_ggtt(vma->vm)->mappable,
3724 3725 3726
					vma->node.start,
					vma->node.size);
		if (ptr == NULL)
3727
			return IO_ERR_PTR(-ENOMEM);
3728 3729 3730 3731

		vma->iomap = ptr;
	}

3732
	__i915_vma_pin(vma);
3733 3734
	return ptr;
}
3735 3736 3737 3738

void i915_vma_unpin_and_release(struct i915_vma **p_vma)
{
	struct i915_vma *vma;
3739
	struct drm_i915_gem_object *obj;
3740 3741 3742 3743 3744

	vma = fetch_and_zero(p_vma);
	if (!vma)
		return;

3745 3746
	obj = vma->obj;

3747
	i915_vma_unpin(vma);
3748 3749 3750
	i915_vma_close(vma);

	__i915_gem_object_release_unless_active(obj);
3751
}