i915_gem_gtt.c 91.5 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29
#include "i915_drv.h"
30
#include "i915_vgpu.h"
31 32 33
#include "i915_trace.h"
#include "intel_drv.h"

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
70 71 72
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

95 96 97
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

98
const struct i915_ggtt_view i915_ggtt_view_normal;
99 100 101
const struct i915_ggtt_view i915_ggtt_view_rotated = {
        .type = I915_GGTT_VIEW_ROTATED
};
102

103 104
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
105 106
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
107
	bool has_full_48bit_ppgtt;
108 109 110

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
111
	has_full_48bit_ppgtt = IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9;
112

113 114 115
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

116 117 118 119 120 121
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
122 123 124 125 126
		return 0;

	if (enable_ppgtt == 1)
		return 1;

127
	if (enable_ppgtt == 2 && has_full_ppgtt)
128 129
		return 2;

130 131 132
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

133 134 135 136
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
137
		return 0;
138 139 140
	}
#endif

141
	/* Early VLV doesn't have this */
142 143
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
144 145 146 147
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

148
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
149
		return has_full_48bit_ppgtt ? 3 : 2;
150 151
	else
		return has_aliasing_ppgtt ? 1 : 0;
152 153
}

154 155 156
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
157 158 159 160 161 162 163 164 165
{
	u32 pte_flags = 0;

	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
				cache_level, pte_flags);
166 167

	return 0;
168 169 170 171 172 173 174 175 176
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
			     vma->obj->base.size,
			     true);
}
177

178 179 180
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid)
B
Ben Widawsky 已提交
181
{
182
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
183
	pte |= addr;
184 185 186

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
187
		pte |= PPAT_UNCACHED_INDEX;
188 189 190 191 192 193 194 195 196
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
197 198 199
	return pte;
}

200 201
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
202
{
203
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
204 205 206 207 208 209 210 211
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

212 213 214
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

215 216 217
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
218
{
219
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
220
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
221 222

	switch (level) {
223 224 225 226 227 228 229 230
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
231
		MISSING_CASE(level);
232 233 234 235 236
	}

	return pte;
}

237 238 239
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
240
{
241
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
242 243 244 245 246
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
247 248 249 250 251
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
252
		pte |= GEN6_PTE_UNCACHED;
253 254
		break;
	default:
255
		MISSING_CASE(level);
256 257
	}

258 259 260
	return pte;
}

261 262 263
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
264
{
265
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
266 267
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

268 269
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
270 271 272 273 274 275 276

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

277 278 279
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
280
{
281
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
282
	pte |= HSW_PTE_ADDR_ENCODE(addr);
283 284

	if (level != I915_CACHE_NONE)
285
		pte |= HSW_WB_LLC_AGE3;
286 287 288 289

	return pte;
}

290 291 292
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
293
{
294
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
295 296
	pte |= HSW_PTE_ADDR_ENCODE(addr);

297 298 299 300
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
301
		pte |= HSW_WT_ELLC_LLC_AGE3;
302 303
		break;
	default:
304
		pte |= HSW_WB_ELLC_LLC_AGE3;
305 306
		break;
	}
307 308 309 310

	return pte;
}

311 312
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
313 314 315
{
	struct device *device = &dev->pdev->dev;

316
	p->page = alloc_page(flags);
317 318
	if (!p->page)
		return -ENOMEM;
319

320 321
	p->daddr = dma_map_page(device,
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
322

323 324 325 326
	if (dma_mapping_error(device, p->daddr)) {
		__free_page(p->page);
		return -EINVAL;
	}
327 328

	return 0;
329 330
}

331 332 333 334 335
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
	return __setup_page_dma(dev, p, GFP_KERNEL);
}

336
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
337
{
338
	if (WARN_ON(!p->page))
339
		return;
340

341 342 343 344 345
	dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

346
static void *kmap_page_dma(struct i915_page_dma *p)
347
{
348 349
	return kmap_atomic(p->page);
}
350

351 352 353 354 355
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
{
356 357 358 359 360 361 362 363 364
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

365
#define kmap_px(px) kmap_page_dma(px_base(px))
366 367
#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))

368 369 370 371 372
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))

373 374 375 376 377 378 379 380 381 382 383 384
static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
			  const uint64_t val)
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

	kunmap_page_dma(dev, vaddr);
}

385 386 387 388 389 390 391 392 393 394
static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
			     const uint32_t val32)
{
	uint64_t v = val32;

	v = v << 32 | val32;

	fill_page_dma(dev, p, v);
}

395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
{
	struct i915_page_scratch *sp;
	int ret;

	sp = kzalloc(sizeof(*sp), GFP_KERNEL);
	if (sp == NULL)
		return ERR_PTR(-ENOMEM);

	ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
	if (ret) {
		kfree(sp);
		return ERR_PTR(ret);
	}

	set_pages_uc(px_page(sp), 1);

	return sp;
}

static void free_scratch_page(struct drm_device *dev,
			      struct i915_page_scratch *sp)
{
	set_pages_wb(px_page(sp), 1);

	cleanup_px(dev, sp);
	kfree(sp);
}

424
static struct i915_page_table *alloc_pt(struct drm_device *dev)
425
{
426
	struct i915_page_table *pt;
427 428 429
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
430 431 432 433 434

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

435 436 437 438 439 440
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

441
	ret = setup_px(dev, pt);
442
	if (ret)
443
		goto fail_page_m;
444 445

	return pt;
446

447
fail_page_m:
448 449 450 451 452
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
453 454
}

455
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
456
{
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
				      I915_CACHE_LLC, true);

	fill_px(vm->dev, pt, scratch_pte);
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

	WARN_ON(px_dma(vm->scratch_page) == 0);

	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);

	fill32_px(vm->dev, pt, scratch_pte);
484 485
}

486
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
487
{
488
	struct i915_page_directory *pd;
489
	int ret = -ENOMEM;
490 491 492 493 494

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

495 496 497
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
498
		goto fail_bitmap;
499

500
	ret = setup_px(dev, pd);
501
	if (ret)
502
		goto fail_page_m;
503

504
	return pd;
505

506
fail_page_m:
507
	kfree(pd->used_pdes);
508
fail_bitmap:
509 510 511
	kfree(pd);

	return ERR_PTR(ret);
512 513
}

514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

	fill_px(vm->dev, pd, scratch_pde);
}

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

594 595 596 597
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
598 599 600 601 602 603
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

	fill_px(vm->dev, pdp, scratch_pdpe);
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

	fill_px(vm->dev, pml4, scratch_pml4e);
}

625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
652 653
}

654
/* Broadwell Page Directory Pointer Descriptors */
655
static int gen8_write_pdp(struct drm_i915_gem_request *req,
656 657
			  unsigned entry,
			  dma_addr_t addr)
658
{
659
	struct intel_engine_cs *ring = req->ring;
660 661 662 663
	int ret;

	BUG_ON(entry >= 4);

664
	ret = intel_ring_begin(req, 6);
665 666 667 668 669
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
670
	intel_ring_emit(ring, upper_32_bits(addr));
671 672
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
673
	intel_ring_emit(ring, lower_32_bits(addr));
674 675 676 677 678
	intel_ring_advance(ring);

	return 0;
}

679 680
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
681
{
682
	int i, ret;
683

684
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
685 686
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

687
		ret = gen8_write_pdp(req, i, pd_daddr);
688 689
		if (ret)
			return ret;
690
	}
B
Ben Widawsky 已提交
691

692
	return 0;
693 694
}

695 696 697 698 699 700
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

701 702 703 704 705
static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
				       struct i915_page_directory_pointer *pdp,
				       uint64_t start,
				       uint64_t length,
				       gen8_pte_t scratch_pte)
706 707 708
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
709
	gen8_pte_t *pt_vaddr;
710 711 712
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
713
	unsigned num_entries = length >> PAGE_SHIFT;
714 715
	unsigned last_pte, i;

716 717
	if (WARN_ON(!pdp))
		return;
718 719

	while (num_entries) {
720 721
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
722

723
		if (WARN_ON(!pdp->page_directory[pdpe]))
724
			break;
725

726
		pd = pdp->page_directory[pdpe];
727 728

		if (WARN_ON(!pd->page_table[pde]))
729
			break;
730 731 732

		pt = pd->page_table[pde];

733
		if (WARN_ON(!px_page(pt)))
734
			break;
735

736
		last_pte = pte + num_entries;
737 738
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
739

740
		pt_vaddr = kmap_px(pt);
741

742
		for (i = pte; i < last_pte; i++) {
743
			pt_vaddr[i] = scratch_pte;
744 745
			num_entries--;
		}
746

747
		kunmap_px(ppgtt, pt);
748

749
		pte = 0;
750
		if (++pde == I915_PDES) {
751 752
			if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
				break;
753 754
			pde = 0;
		}
755 756 757
	}
}

758 759 760 761
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
				   uint64_t start,
				   uint64_t length,
				   bool use_scratch)
762 763 764
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
765 766 767
	gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
						 I915_CACHE_LLC, use_scratch);

768 769 770 771 772 773 774 775 776 777 778 779
	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
					   scratch_pte);
	} else {
		uint64_t templ4, pml4e;
		struct i915_page_directory_pointer *pdp;

		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
			gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
						   scratch_pte);
		}
	}
780 781 782 783 784
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
785
			      struct sg_page_iter *sg_iter,
786 787 788 789 790
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
791
	gen8_pte_t *pt_vaddr;
792 793 794
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
795

796
	pt_vaddr = NULL;
797

798
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
799
		if (pt_vaddr == NULL) {
800
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
801
			struct i915_page_table *pt = pd->page_table[pde];
802
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
803
		}
804

805
		pt_vaddr[pte] =
806
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
807
					cache_level, true);
808
		if (++pte == GEN8_PTES) {
809
			kunmap_px(ppgtt, pt_vaddr);
810
			pt_vaddr = NULL;
811
			if (++pde == I915_PDES) {
812 813
				if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
					break;
814 815 816
				pde = 0;
			}
			pte = 0;
817 818
		}
	}
819 820 821

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
822 823
}

824 825 826 827 828 829 830 831
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
832
	struct sg_page_iter sg_iter;
833

834
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
835 836 837 838 839 840 841 842 843 844 845 846 847 848

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
		uint64_t templ4, pml4e;
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
849 850
}

851 852
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
853 854 855
{
	int i;

856
	if (!px_page(pd))
857 858
		return;

859
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
860 861
		if (WARN_ON(!pd->page_table[i]))
			continue;
862

863
		free_pt(dev, pd->page_table[i]);
864 865
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
866 867
}

868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pt);
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
		free_pt(dev, vm->scratch_pt);
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pd);
	}

889 890 891 892 893 894 895 896 897 898
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(dev);
		if (IS_ERR(vm->scratch_pdp)) {
			free_pd(dev, vm->scratch_pd);
			free_pt(dev, vm->scratch_pt);
			free_scratch_page(dev, vm->scratch_page);
			return PTR_ERR(vm->scratch_pdp);
		}
	}

899 900
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
901 902
	if (USES_FULL_48BIT_PPGTT(dev))
		gen8_initialize_pdp(vm, vm->scratch_pdp);
903 904 905 906

	return 0;
}

907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int offset = vgtif_reg(pdp0_lo);
	int i;

	if (USES_FULL_48BIT_PPGTT(dev)) {
		u64 daddr = px_dma(&ppgtt->pml4);

		I915_WRITE(offset, lower_32_bits(daddr));
		I915_WRITE(offset + 4, upper_32_bits(daddr));

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

			I915_WRITE(offset, lower_32_bits(daddr));
			I915_WRITE(offset + 4, upper_32_bits(daddr));

			offset += 8;
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

942 943 944 945
static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

946 947
	if (USES_FULL_48BIT_PPGTT(dev))
		free_pdp(dev, vm->scratch_pdp);
948 949 950 951 952
	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

953 954
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
955 956 957
{
	int i;

958 959
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
960 961
			continue;

962 963
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
964
	}
965

966
	free_pdp(dev, pdp);
967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

988 989 990
	if (intel_vgpu_active(vm->dev))
		gen8_ppgtt_notify_vgt(ppgtt, false);

991 992 993 994
	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
995

996
	gen8_free_scratch(vm);
997 998
}

999 1000
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1001 1002
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1003
 * @start:	Starting virtual address to begin allocations.
1004
 * @length:	Size of the allocations.
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1017
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1018
				     struct i915_page_directory *pd,
1019
				     uint64_t start,
1020 1021
				     uint64_t length,
				     unsigned long *new_pts)
1022
{
1023
	struct drm_device *dev = vm->dev;
1024
	struct i915_page_table *pt;
1025 1026
	uint64_t temp;
	uint32_t pde;
1027

1028 1029
	gen8_for_each_pde(pt, pd, start, length, temp, pde) {
		/* Don't reallocate page tables */
1030
		if (test_bit(pde, pd->used_pdes)) {
1031
			/* Scratch is never allocated this way */
1032
			WARN_ON(pt == vm->scratch_pt);
1033 1034 1035
			continue;
		}

1036
		pt = alloc_pt(dev);
1037
		if (IS_ERR(pt))
1038 1039
			goto unwind_out;

1040
		gen8_initialize_pt(vm, pt);
1041
		pd->page_table[pde] = pt;
1042
		__set_bit(pde, new_pts);
1043
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1044 1045
	}

1046
	return 0;
1047 1048

unwind_out:
1049
	for_each_set_bit(pde, new_pts, I915_PDES)
1050
		free_pt(dev, pd->page_table[pde]);
1051

B
Ben Widawsky 已提交
1052
	return -ENOMEM;
1053 1054
}

1055 1056
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1057
 * @vm:	Master vm structure.
1058 1059
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1060 1061
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1078 1079 1080 1081 1082 1083
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1084
{
1085
	struct drm_device *dev = vm->dev;
1086
	struct i915_page_directory *pd;
1087 1088
	uint64_t temp;
	uint32_t pdpe;
1089
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1090

1091
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1092 1093

	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1094
		if (test_bit(pdpe, pdp->used_pdpes))
1095
			continue;
1096

1097
		pd = alloc_pd(dev);
1098
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1099
			goto unwind_out;
1100

1101
		gen8_initialize_pd(vm, pd);
1102
		pdp->page_directory[pdpe] = pd;
1103
		__set_bit(pdpe, new_pds);
1104
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1105 1106
	}

1107
	return 0;
B
Ben Widawsky 已提交
1108 1109

unwind_out:
1110
	for_each_set_bit(pdpe, new_pds, pdpes)
1111
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1112 1113

	return -ENOMEM;
1114 1115
}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint64_t temp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

	gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

1152
			gen8_initialize_pdp(vm, pdp);
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1171
static void
1172
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1183
					 unsigned long **new_pts,
1184
					 uint32_t pdpes)
1185 1186
{
	unsigned long *pds;
1187
	unsigned long *pts;
1188

1189
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1190 1191 1192
	if (!pds)
		return -ENOMEM;

1193 1194 1195 1196
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1197 1198 1199 1200 1201 1202 1203

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1204
	free_gen8_temp_bitmaps(pds, pts);
1205 1206 1207
	return -ENOMEM;
}

1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1218 1219 1220 1221
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1222
{
1223 1224
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1225
	unsigned long *new_page_dirs, *new_page_tables;
1226
	struct drm_device *dev = vm->dev;
1227
	struct i915_page_directory *pd;
1228 1229
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1230 1231
	uint64_t temp;
	uint32_t pdpe;
1232
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1233 1234
	int ret;

1235 1236 1237 1238
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1239 1240
		return -ENODEV;

1241
	if (WARN_ON(start + length > vm->total))
1242
		return -ENODEV;
1243

1244
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1245 1246 1247
	if (ret)
		return ret;

1248
	/* Do the allocations first so we can easily bail out */
1249 1250
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1251
	if (ret) {
1252
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1253 1254 1255 1256
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1257 1258
	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1259
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1260 1261 1262 1263
		if (ret)
			goto err_out;
	}

1264 1265 1266
	start = orig_start;
	length = orig_length;

1267 1268
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1269
	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1270
		gen8_pde_t *const page_directory = kmap_px(pd);
1271
		struct i915_page_table *pt;
1272
		uint64_t pd_len = length;
1273 1274 1275
		uint64_t pd_start = start;
		uint32_t pde;

1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

		gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1291
			__set_bit(pde, pd->used_pdes);
1292 1293

			/* Map the PDE to the page table */
1294 1295
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1296 1297 1298 1299
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1300 1301 1302

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1303
		}
1304

1305
		kunmap_px(ppgtt, page_directory);
1306
		__set_bit(pdpe, pdp->used_pdpes);
1307
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1308 1309
	}

1310
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1311
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1312
	return 0;
1313

B
Ben Widawsky 已提交
1314
err_out:
1315
	while (pdpe--) {
1316 1317
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1318
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1319 1320
	}

1321
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1322
		free_pd(dev, pdp->page_directory[pdpe]);
1323

1324
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1325
	mark_tlbs_dirty(ppgtt);
1326 1327 1328
	return ret;
}

1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
	struct i915_hw_ppgtt *ppgtt =
			container_of(vm, struct i915_hw_ppgtt, base);
	struct i915_page_directory_pointer *pdp;
	uint64_t temp, pml4e;
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

	gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint64_t temp;
	uint32_t pdpe;

	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
		gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
	gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
						 I915_CACHE_LLC, true);

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
		uint64_t templ4, pml4e;
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

		gen8_for_each_pml4e(pdp, pml4, start, length, templ4, pml4e) {
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1474 1475
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1476
	unsigned long *new_page_dirs, *new_page_tables;
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1496
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1497 1498 1499 1500

	return ret;
}

1501
/*
1502 1503 1504 1505
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1506
 *
1507
 */
1508
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1509
{
1510
	int ret;
1511

1512 1513 1514
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1515

1516 1517
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1518
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1519
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1520
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1521 1522
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1523
	ppgtt->debug_dump = gen8_dump_ppgtt;
1524

1525 1526 1527 1528
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1529

1530 1531
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1532
		ppgtt->base.total = 1ULL << 48;
1533
		ppgtt->switch_mm = gen8_48b_mm_switch;
1534
	} else {
1535
		ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
1536 1537 1538 1539
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1540
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1541 1542 1543
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1544 1545 1546 1547 1548 1549

		if (intel_vgpu_active(ppgtt->base.dev)) {
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1550
	}
1551

1552 1553 1554
	if (intel_vgpu_active(ppgtt->base.dev))
		gen8_ppgtt_notify_vgt(ppgtt, true);

1555
	return 0;
1556 1557 1558 1559

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1560 1561
}

B
Ben Widawsky 已提交
1562 1563 1564
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1565
	struct i915_page_table *unused;
1566
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1567
	uint32_t pd_entry;
1568 1569
	uint32_t  pte, pde, temp;
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1570

1571 1572
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
1573

1574
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
B
Ben Widawsky 已提交
1575
		u32 expected;
1576
		gen6_pte_t *pt_vaddr;
1577
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1578
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1579 1580 1581 1582 1583 1584 1585 1586 1587
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1588 1589
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1590
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1591
			unsigned long va =
1592
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1611
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1612 1613 1614
	}
}

1615
/* Write pde (index) from the page directory @pd to the page table @pt */
1616 1617
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1618
{
1619 1620 1621 1622
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1623

1624
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1625
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1626

1627 1628
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1629

1630 1631 1632
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1633
				  struct i915_page_directory *pd,
1634 1635
				  uint32_t start, uint32_t length)
{
1636
	struct i915_page_table *pt;
1637 1638 1639 1640 1641 1642 1643 1644
	uint32_t pde, temp;

	gen6_for_each_pde(pt, pd, start, length, temp, pde)
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);
B
Ben Widawsky 已提交
1645 1646
}

1647
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1648
{
1649
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1650

1651
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1652 1653
}

1654
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1655
			 struct drm_i915_gem_request *req)
1656
{
1657
	struct intel_engine_cs *ring = req->ring;
1658 1659 1660
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1661
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1662 1663 1664
	if (ret)
		return ret;

1665
	ret = intel_ring_begin(req, 6);
1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1680
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1681
			  struct drm_i915_gem_request *req)
1682
{
1683
	struct intel_engine_cs *ring = req->ring;
1684 1685 1686 1687 1688 1689 1690
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

1691
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1692
			  struct drm_i915_gem_request *req)
1693
{
1694
	struct intel_engine_cs *ring = req->ring;
1695 1696 1697
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1698
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1699 1700 1701
	if (ret)
		return ret;

1702
	ret = intel_ring_begin(req, 6);
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1714 1715
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
1716
		ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1717 1718 1719 1720
		if (ret)
			return ret;
	}

1721 1722 1723
	return 0;
}

1724
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1725
			  struct drm_i915_gem_request *req)
1726
{
1727
	struct intel_engine_cs *ring = req->ring;
1728 1729 1730
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1731

1732 1733 1734 1735 1736 1737 1738 1739
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

1740
static void gen8_ppgtt_enable(struct drm_device *dev)
1741 1742
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1743
	struct intel_engine_cs *ring;
1744
	int j;
B
Ben Widawsky 已提交
1745

1746
	for_each_ring(ring, dev_priv, j) {
1747
		u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
1748
		I915_WRITE(RING_MODE_GEN7(ring),
1749
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1750 1751
	}
}
B
Ben Widawsky 已提交
1752

1753
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1754
{
1755
	struct drm_i915_private *dev_priv = dev->dev_private;
1756
	struct intel_engine_cs *ring;
1757
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1758
	int i;
B
Ben Widawsky 已提交
1759

1760 1761
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1762

1763 1764 1765 1766 1767 1768 1769 1770
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1771

1772
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
1773
		/* GFX_MODE is per-ring on gen7+ */
1774 1775
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1776
	}
1777
}
B
Ben Widawsky 已提交
1778

1779
static void gen6_ppgtt_enable(struct drm_device *dev)
1780
{
1781
	struct drm_i915_private *dev_priv = dev->dev_private;
1782
	uint32_t ecochk, gab_ctl, ecobits;
1783

1784 1785 1786
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1787

1788 1789 1790 1791 1792 1793 1794
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1795 1796
}

1797
/* PPGTT support for Sandybdrige/Gen6 and later */
1798
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1799 1800
				   uint64_t start,
				   uint64_t length,
1801
				   bool use_scratch)
1802
{
1803 1804
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1805
	gen6_pte_t *pt_vaddr, scratch_pte;
1806 1807
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1808 1809
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1810
	unsigned last_pte, i;
1811

1812 1813
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
1814

1815 1816
	while (num_entries) {
		last_pte = first_pte + num_entries;
1817 1818
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1819

1820
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1821

1822 1823
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1824

1825
		kunmap_px(ppgtt, pt_vaddr);
1826

1827 1828
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1829
		act_pt++;
1830
	}
1831 1832
}

1833
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1834
				      struct sg_table *pages,
1835
				      uint64_t start,
1836
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1837
{
1838 1839
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1840
	gen6_pte_t *pt_vaddr;
1841
	unsigned first_entry = start >> PAGE_SHIFT;
1842 1843
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1844 1845
	struct sg_page_iter sg_iter;

1846
	pt_vaddr = NULL;
1847
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1848
		if (pt_vaddr == NULL)
1849
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1850

1851 1852
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1853 1854
				       cache_level, true, flags);

1855
		if (++act_pte == GEN6_PTES) {
1856
			kunmap_px(ppgtt, pt_vaddr);
1857
			pt_vaddr = NULL;
1858
			act_pt++;
1859
			act_pte = 0;
D
Daniel Vetter 已提交
1860 1861
		}
	}
1862
	if (pt_vaddr)
1863
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1864 1865
}

1866
static int gen6_alloc_va_range(struct i915_address_space *vm,
1867
			       uint64_t start_in, uint64_t length_in)
1868
{
1869 1870 1871
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1872 1873
	struct i915_hw_ppgtt *ppgtt =
				container_of(vm, struct i915_hw_ppgtt, base);
1874
	struct i915_page_table *pt;
1875
	uint32_t start, length, start_save, length_save;
1876
	uint32_t pde, temp;
1877 1878
	int ret;

1879 1880 1881 1882 1883
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1884 1885 1886 1887 1888 1889 1890 1891 1892

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1893
		if (pt != vm->scratch_pt) {
1894 1895 1896 1897 1898 1899 1900
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1901
		pt = alloc_pt(dev);
1902 1903 1904 1905 1906 1907 1908 1909
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1910
		__set_bit(pde, new_page_tables);
1911
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1912 1913 1914 1915
	}

	start = start_save;
	length = length_save;
1916 1917 1918 1919 1920 1921 1922 1923

	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1924
		if (__test_and_clear_bit(pde, new_page_tables))
1925 1926
			gen6_write_pde(&ppgtt->pd, pde, pt);

1927 1928 1929 1930
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1931
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1932 1933 1934
				GEN6_PTES);
	}

1935 1936 1937 1938 1939 1940
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);

1941
	mark_tlbs_dirty(ppgtt);
1942
	return 0;
1943 1944 1945

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1946
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1947

1948
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1949
		free_pt(vm->dev, pt);
1950 1951 1952 1953
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1954 1955
}

1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

1983
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1984
{
1985 1986
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1987 1988
	struct i915_page_table *pt;
	uint32_t pde;
1989

1990 1991
	drm_mm_remove_node(&ppgtt->node);

1992
	gen6_for_all_pdes(pt, ppgtt, pde) {
1993
		if (pt != vm->scratch_pt)
1994
			free_pt(ppgtt->base.dev, pt);
1995
	}
1996

1997
	gen6_free_scratch(vm);
1998 1999
}

2000
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2001
{
2002
	struct i915_address_space *vm = &ppgtt->base;
2003
	struct drm_device *dev = ppgtt->base.dev;
2004
	struct drm_i915_private *dev_priv = dev->dev_private;
2005
	bool retried = false;
2006
	int ret;
2007

B
Ben Widawsky 已提交
2008 2009 2010 2011 2012
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
2013

2014 2015 2016
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2017

2018
alloc:
B
Ben Widawsky 已提交
2019 2020 2021 2022
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
2023
						  DRM_MM_TOPDOWN);
2024 2025 2026
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2027 2028 2029
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
2030
		if (ret)
2031
			goto err_out;
2032 2033 2034 2035

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2036

2037
	if (ret)
2038 2039
		goto err_out;

2040

B
Ben Widawsky 已提交
2041 2042
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2043

2044
	return 0;
2045 2046

err_out:
2047
	gen6_free_scratch(vm);
2048
	return ret;
2049 2050 2051 2052
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2053
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2054
}
2055

2056 2057 2058
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2059
	struct i915_page_table *unused;
2060
	uint32_t pde, temp;
2061

2062
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
2063
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2064 2065
}

2066
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

2082 2083 2084
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

2085 2086 2087 2088
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2089
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2090 2091
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2092 2093
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2094 2095
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2096
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2097
	ppgtt->debug_dump = gen6_dump_ppgtt;
2098

2099
	ppgtt->pd.base.ggtt_offset =
2100
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2101

2102
	ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
2103
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2104

2105
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2106

2107 2108
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2109
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2110 2111
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2112

2113
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2114
		  ppgtt->pd.base.ggtt_offset << 10);
2115

2116
	return 0;
2117 2118
}

2119
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2120
{
2121
	ppgtt->base.dev = dev;
2122

B
Ben Widawsky 已提交
2123
	if (INTEL_INFO(dev)->gen < 8)
2124
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2125
	else
2126
		return gen8_ppgtt_init(ppgtt);
2127
}
2128

2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
static void i915_address_space_init(struct i915_address_space *vm,
				    struct drm_i915_private *dev_priv)
{
	drm_mm_init(&vm->mm, vm->start, vm->total);
	vm->dev = dev_priv->dev;
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2139 2140 2141 2142
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
2143

2144
	ret = __hw_ppgtt_init(dev, ppgtt);
2145
	if (ret == 0) {
B
Ben Widawsky 已提交
2146
		kref_init(&ppgtt->ref);
2147
		i915_address_space_init(&ppgtt->base, dev_priv);
2148
	}
2149 2150 2151 2152

	return ret;
}

2153 2154
int i915_ppgtt_init_hw(struct drm_device *dev)
{
2155 2156 2157 2158 2159 2160
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
2171
		MISSING_CASE(INTEL_INFO(dev)->gen);
2172

2173 2174
	return 0;
}
2175

2176
int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
2177
{
2178
	struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
2179 2180 2181 2182 2183 2184 2185 2186
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

	if (i915.enable_execlists)
		return 0;

	if (!ppgtt)
		return 0;

2187
	return ppgtt->switch_mm(ppgtt, req);
2188
}
2189

2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

2208 2209
	trace_i915_ppgtt_create(&ppgtt->base);

2210 2211 2212
	return ppgtt;
}

2213 2214 2215 2216 2217
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2218 2219
	trace_i915_ppgtt_release(&ppgtt->base);

2220 2221 2222 2223
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

2224 2225 2226
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2227 2228 2229
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2230

2231 2232 2233 2234
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2235
static bool needs_idle_maps(struct drm_device *dev)
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
2247 2248 2249 2250
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

2251
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
2252
		dev_priv->mm.interruptible = false;
2253
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
2265
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
2266 2267 2268
		dev_priv->mm.interruptible = interruptible;
}

2269 2270 2271
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2272
	struct intel_engine_cs *ring;
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2283
					 "\tAddr: 0x%08lx\n"
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2321 2322
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
2323
				       true);
2324 2325

	i915_ggtt_flush(dev_priv);
2326 2327
}

2328
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
2329
{
2330 2331 2332 2333 2334 2335
	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
2336 2337
}

2338
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2350
				     uint64_t start,
2351
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2352 2353
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2354
	unsigned first_entry = start >> PAGE_SHIFT;
2355 2356
	gen8_pte_t __iomem *gtt_entries =
		(gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
2357 2358
	int i = 0;
	struct sg_page_iter sg_iter;
2359
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2388 2389 2390 2391 2392 2393
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2394
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2395
				     struct sg_table *st,
2396
				     uint64_t start,
2397
				     enum i915_cache_level level, u32 flags)
2398
{
2399
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2400
	unsigned first_entry = start >> PAGE_SHIFT;
2401 2402
	gen6_pte_t __iomem *gtt_entries =
		(gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
2403 2404
	int i = 0;
	struct sg_page_iter sg_iter;
2405
	dma_addr_t addr = 0;
2406

2407
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2408
		addr = sg_page_iter_dma_address(&sg_iter);
2409
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
2410
		i++;
2411 2412 2413 2414 2415 2416 2417 2418
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2419 2420 2421 2422
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
2423 2424 2425 2426 2427 2428 2429

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2430 2431
}

B
Ben Widawsky 已提交
2432
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2433 2434
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
2435 2436 2437
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2438 2439
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2440 2441
	gen8_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
2442 2443 2444 2445 2446 2447 2448 2449
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2450
	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
B
Ben Widawsky 已提交
2451 2452 2453 2454 2455 2456 2457
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2458
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2459 2460
				  uint64_t start,
				  uint64_t length,
2461
				  bool use_scratch)
2462
{
2463
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2464 2465
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2466 2467
	gen6_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
2468
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2469 2470 2471 2472 2473 2474 2475
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2476 2477
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, use_scratch, 0);
2478

2479 2480 2481 2482 2483
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2484 2485 2486 2487
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2488 2489 2490 2491
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2492
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2493

2494 2495
}

2496
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2497 2498
				  uint64_t start,
				  uint64_t length,
2499
				  bool unused)
2500
{
2501 2502
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2503 2504 2505
	intel_gtt_clear_range(first_entry, num_entries);
}

2506 2507 2508
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
{
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

	vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
				vma->node.start,
				cache_level, pte_flags);

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
	vma->bound |= GLOBAL_BIND | LOCAL_BIND;

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2539
{
2540
	struct drm_device *dev = vma->vm->dev;
2541
	struct drm_i915_private *dev_priv = dev->dev_private;
2542
	struct drm_i915_gem_object *obj = vma->obj;
2543
	struct sg_table *pages = obj->pages;
2544
	u32 pte_flags = 0;
2545 2546 2547 2548 2549 2550
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
	pages = vma->ggtt_view.pages;
2551

2552 2553
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
2554
		pte_flags |= PTE_READ_ONLY;
2555

2556

2557
	if (flags & GLOBAL_BIND) {
2558 2559 2560
		vma->vm->insert_entries(vma->vm, pages,
					vma->node.start,
					cache_level, pte_flags);
2561
	}
2562

2563
	if (flags & LOCAL_BIND) {
2564
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2565
		appgtt->base.insert_entries(&appgtt->base, pages,
2566
					    vma->node.start,
2567
					    cache_level, pte_flags);
2568
	}
2569 2570

	return 0;
2571 2572
}

2573
static void ggtt_unbind_vma(struct i915_vma *vma)
2574
{
2575
	struct drm_device *dev = vma->vm->dev;
2576
	struct drm_i915_private *dev_priv = dev->dev_private;
2577
	struct drm_i915_gem_object *obj = vma->obj;
2578 2579 2580
	const uint64_t size = min_t(uint64_t,
				    obj->base.size,
				    vma->node.size);
2581

2582
	if (vma->bound & GLOBAL_BIND) {
2583 2584
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
2585
				     size,
2586 2587
				     true);
	}
2588

2589
	if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
2590
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2591

2592
		appgtt->base.clear_range(&appgtt->base,
2593
					 vma->node.start,
2594
					 size,
2595 2596
					 true);
	}
2597 2598 2599
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2600
{
B
Ben Widawsky 已提交
2601 2602 2603 2604 2605 2606
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

2607 2608
	dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
		     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
2609 2610

	undo_idling(dev_priv, interruptible);
2611
}
2612

2613 2614
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2615 2616
				  u64 *start,
				  u64 *end)
2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
2629

D
Daniel Vetter 已提交
2630
static int i915_gem_setup_global_gtt(struct drm_device *dev,
2631 2632 2633
				     u64 start,
				     u64 mappable_end,
				     u64 end)
2634
{
2635 2636 2637 2638 2639 2640 2641 2642 2643
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2644 2645
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2646 2647 2648
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2649
	int ret;
2650

2651 2652
	BUG_ON(mappable_end > end);

2653
	ggtt_vm->start = start;
2654

2655 2656 2657 2658 2659
	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm */
	ggtt_vm->total = end - start - PAGE_SIZE;
	i915_address_space_init(ggtt_vm, dev_priv);
	ggtt_vm->total += PAGE_SIZE;
2660 2661 2662 2663 2664 2665 2666

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

2667
	if (!HAS_LLC(dev))
2668
		ggtt_vm->mm.color_adjust = i915_gtt_color_adjust;
2669

2670
	/* Mark any preallocated objects as occupied */
2671
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2672
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
2673

2674
		DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
2675 2676 2677
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2678
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
2679 2680 2681 2682
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2683
		vma->bound |= GLOBAL_BIND;
2684
		list_add_tail(&vma->mm_list, &ggtt_vm->inactive_list);
2685 2686 2687
	}

	/* Clear any non-preallocated blocks */
2688
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
2689 2690
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2691 2692
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
2693 2694 2695
	}

	/* And finally clear the reserved guard page */
2696
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
2697

2698 2699 2700 2701 2702 2703 2704
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret) {
			ppgtt->base.cleanup(&ppgtt->base);
			kfree(ppgtt);
			return ret;
		}

		if (ppgtt->base.allocate_va_range)
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2715
		if (ret) {
2716
			ppgtt->base.cleanup(&ppgtt->base);
2717
			kfree(ppgtt);
2718
			return ret;
2719
		}
2720

2721 2722 2723 2724 2725
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
					ppgtt->base.total,
					true);

2726
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2727 2728
		WARN_ON(dev_priv->gtt.base.bind_vma != ggtt_bind_vma);
		dev_priv->gtt.base.bind_vma = aliasing_gtt_bind_vma;
2729 2730
	}

2731
	return 0;
2732 2733
}

2734 2735 2736
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2737
	u64 gtt_size, mappable_size;
2738

2739
	gtt_size = dev_priv->gtt.base.total;
2740
	mappable_size = dev_priv->gtt.mappable_end;
2741

2742
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
2743 2744
}

2745 2746 2747 2748 2749
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

2750 2751 2752 2753 2754 2755
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2756
	if (drm_mm_initialized(&vm->mm)) {
2757 2758 2759
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

2760 2761 2762 2763 2764 2765
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
2766

2767
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2768 2769 2770 2771 2772 2773
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2774
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2775 2776 2777 2778 2779
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2780 2781 2782 2783 2784 2785 2786

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2787 2788 2789
	return bdw_gmch_ctl << 20;
}

2790
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2801
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2802 2803 2804 2805 2806 2807
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2808
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2809 2810 2811 2812 2813 2814
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2845 2846 2847 2848
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2849
	struct i915_page_scratch *scratch_page;
2850
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2851 2852

	/* For Modern GENs the PTEs and register space are split in the BAR */
2853
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2854 2855
		(pci_resource_len(dev->pdev, 0) / 2);

I
Imre Deak 已提交
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
	if (IS_BROXTON(dev))
		dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
	else
		dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2867 2868 2869 2870 2871
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

2872 2873
	scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(scratch_page)) {
B
Ben Widawsky 已提交
2874 2875 2876
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
2877
		return PTR_ERR(scratch_page);
B
Ben Widawsky 已提交
2878 2879
	}

2880 2881 2882
	dev_priv->gtt.base.scratch_page = scratch_page;

	return 0;
B
Ben Widawsky 已提交
2883 2884
}

B
Ben Widawsky 已提交
2885 2886 2887
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2888
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2917 2918
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2919 2920
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2921 2922
}

2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

2954 2955
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
2956 2957
}

B
Ben Widawsky 已提交
2958
static int gen8_gmch_probe(struct drm_device *dev,
2959
			   u64 *gtt_total,
B
Ben Widawsky 已提交
2960 2961
			   size_t *stolen,
			   phys_addr_t *mappable_base,
2962
			   u64 *mappable_end)
B
Ben Widawsky 已提交
2963 2964
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2965
	u64 gtt_size;
B
Ben Widawsky 已提交
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2978 2979 2980 2981
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2982 2983 2984 2985 2986 2987
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2988

2989
	*gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2990

S
Sumit Singh 已提交
2991
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2992 2993 2994
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2995

B
Ben Widawsky 已提交
2996 2997
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2998 2999
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
3000 3001
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
B
Ben Widawsky 已提交
3002 3003 3004 3005

	return ret;
}

3006
static int gen6_gmch_probe(struct drm_device *dev,
3007
			   u64 *gtt_total,
3008 3009
			   size_t *stolen,
			   phys_addr_t *mappable_base,
3010
			   u64 *mappable_end)
3011 3012
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3013
	unsigned int gtt_size;
3014 3015 3016
	u16 snb_gmch_ctl;
	int ret;

3017 3018 3019
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

3020 3021
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3022
	 */
3023
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
3024
		DRM_ERROR("Unknown GMADR size (%llx)\n",
3025 3026
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
3027 3028 3029 3030 3031 3032
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

3033
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
3034

B
Ben Widawsky 已提交
3035
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
3036
	*gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3037

B
Ben Widawsky 已提交
3038
	ret = ggtt_probe_common(dev, gtt_size);
3039

3040 3041
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
3042 3043
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
3044

3045 3046 3047
	return ret;
}

3048
static void gen6_gmch_remove(struct i915_address_space *vm)
3049
{
3050 3051

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
3052

3053
	iounmap(gtt->gsm);
3054
	free_scratch_page(vm->dev, vm->scratch_page);
3055
}
3056 3057

static int i915_gmch_probe(struct drm_device *dev,
3058
			   u64 *gtt_total,
3059 3060
			   size_t *stolen,
			   phys_addr_t *mappable_base,
3061
			   u64 *mappable_end)
3062 3063 3064 3065 3066 3067 3068 3069 3070 3071
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3072
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
3073 3074

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
3075
	dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
3076
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
3077 3078
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
3079

3080 3081 3082
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3083 3084 3085
	return 0;
}

3086
static void i915_gmch_remove(struct i915_address_space *vm)
3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
3098
		gtt->gtt_probe = i915_gmch_probe;
3099
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
3100
	} else if (INTEL_INFO(dev)->gen < 8) {
3101
		gtt->gtt_probe = gen6_gmch_probe;
3102
		gtt->base.cleanup = gen6_gmch_remove;
3103
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
3104
			gtt->base.pte_encode = iris_pte_encode;
3105
		else if (IS_HASWELL(dev))
3106
			gtt->base.pte_encode = hsw_pte_encode;
3107
		else if (IS_VALLEYVIEW(dev))
3108
			gtt->base.pte_encode = byt_pte_encode;
3109 3110
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
3111
		else
3112
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
3113 3114 3115
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
3116 3117
	}

3118 3119
	gtt->base.dev = dev;

3120
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
3121
			     &gtt->mappable_base, &gtt->mappable_end);
3122
	if (ret)
3123 3124 3125
		return ret;

	/* GMADR is the PCI mmio aperture into the global GTT. */
3126
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3127
		 gtt->base.total >> 20);
3128
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
3129
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
3130 3131 3132 3133
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3134 3135 3136 3137 3138 3139 3140 3141
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
3142 3143 3144

	return 0;
}
3145

3146 3147 3148 3149 3150
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct i915_address_space *vm;
3151 3152
	struct i915_vma *vma;
	bool flush;
3153 3154 3155 3156 3157 3158 3159 3160 3161

	i915_check_and_clear_faults(dev);

	/* First fill our portion of the GTT with scratch pages */
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
				       true);

3162 3163
	/* Cache flush objects bound into GGTT and rebind them. */
	vm = &dev_priv->gtt.base;
3164
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
3165 3166 3167 3168
		flush = false;
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			if (vma->vm != vm)
				continue;
3169

3170 3171
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3172

3173 3174 3175 3176 3177 3178
			flush = true;
		}

		if (flush)
			i915_gem_clflush_object(obj, obj->pin_display);
	}
3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207

	if (INTEL_INFO(dev)->gen >= 8) {
		if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

			struct i915_hw_ppgtt *ppgtt =
					container_of(vm, struct i915_hw_ppgtt,
						     base);

			if (i915_is_ggtt(vm))
				ppgtt = dev_priv->mm.aliasing_ppgtt;

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3208 3209 3210 3211
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
3212
{
3213
	struct i915_vma *vma;
3214

3215 3216
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
3217 3218

	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
3219 3220
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
3221

3222 3223 3224 3225 3226 3227
	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

3228
	if (i915_is_ggtt(vm))
3229
		vma->ggtt_view = *ggtt_view;
3230

3231 3232
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
3233
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
3234 3235 3236 3237 3238

	return vma;
}

struct i915_vma *
3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3254
				       const struct i915_ggtt_view *view)
3255
{
3256
	struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
3257 3258
	struct i915_vma *vma;

3259 3260 3261 3262 3263 3264 3265 3266
	if (WARN_ON(!view))
		return ERR_PTR(-EINVAL);

	vma = i915_gem_obj_to_ggtt_view(obj, view);

	if (IS_ERR(vma))
		return vma;

3267
	if (!vma)
3268
		vma = __i915_gem_vma_create(obj, ggtt, view);
3269 3270

	return vma;
3271

3272
}
3273

3274 3275 3276 3277
static struct scatterlist *
rotate_pages(dma_addr_t *in, unsigned int offset,
	     unsigned int width, unsigned int height,
	     struct sg_table *st, struct scatterlist *sg)
3278 3279 3280 3281
{
	unsigned int column, row;
	unsigned int src_idx;

3282 3283 3284 3285
	if (!sg) {
		st->nents = 0;
		sg = st->sgl;
	}
3286 3287 3288 3289 3290 3291 3292 3293 3294 3295

	for (column = 0; column < width; column++) {
		src_idx = width * (height - 1) + column;
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3296
			sg_dma_address(sg) = in[offset + src_idx];
3297 3298 3299 3300 3301
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
			src_idx -= width;
		}
	}
3302 3303

	return sg;
3304 3305 3306 3307 3308 3309 3310
}

static struct sg_table *
intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
			  struct drm_i915_gem_object *obj)
{
	struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
3311
	unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
3312
	unsigned int size_pages_uv;
3313 3314 3315 3316
	struct sg_page_iter sg_iter;
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3317 3318
	unsigned int uv_start_page;
	struct scatterlist *sg;
3319
	int ret = -ENOMEM;
3320 3321

	/* Allocate a temporary list of source pages for random access. */
3322 3323
	page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
				       sizeof(dma_addr_t));
3324 3325 3326
	if (!page_addr_list)
		return ERR_PTR(ret);

3327 3328 3329 3330 3331 3332
	/* Account for UV plane with NV12. */
	if (rot_info->pixel_format == DRM_FORMAT_NV12)
		size_pages_uv = rot_info->size_uv >> PAGE_SHIFT;
	else
		size_pages_uv = 0;

3333 3334 3335 3336 3337
	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3338
	ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
		page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
		i++;
	}

	/* Rotate the pages. */
3350
	sg = rotate_pages(page_addr_list, 0,
3351
		     rot_info->width_pages, rot_info->height_pages,
3352
		     st, NULL);
3353

3354 3355 3356 3357 3358 3359 3360 3361
	/* Append the UV plane if NV12. */
	if (rot_info->pixel_format == DRM_FORMAT_NV12) {
		uv_start_page = size_pages;

		/* Check for tile-row un-alignment. */
		if (offset_in_page(rot_info->uv_offset))
			uv_start_page--;

3362 3363
		rot_info->uv_start_page = uv_start_page;

3364 3365 3366 3367 3368 3369
		rotate_pages(page_addr_list, uv_start_page,
			     rot_info->width_pages_uv,
			     rot_info->height_pages_uv,
			     st, sg);
	}

3370
	DRM_DEBUG_KMS(
3371
		      "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0)).\n",
3372
		      obj->base.size, rot_info->pitch, rot_info->height,
3373
		      rot_info->pixel_format, rot_info->width_pages,
3374 3375
		      rot_info->height_pages, size_pages + size_pages_uv,
		      size_pages);
3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

	DRM_DEBUG_KMS(
3387
		      "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0))\n",
3388
		      obj->base.size, ret, rot_info->pitch, rot_info->height,
3389
		      rot_info->pixel_format, rot_info->width_pages,
3390 3391
		      rot_info->height_pages, size_pages + size_pages_uv,
		      size_pages);
3392 3393
	return ERR_PTR(ret);
}
3394

3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3436
static int
3437
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3438
{
3439 3440
	int ret = 0;

3441 3442 3443 3444 3445
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
3446 3447 3448
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
			intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
3449 3450 3451
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
		vma->ggtt_view.pages =
			intel_partial_pages(&vma->ggtt_view, vma->obj);
3452 3453 3454 3455 3456
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
3457
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3458
			  vma->ggtt_view.type);
3459 3460 3461 3462 3463 3464
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3465 3466
	}

3467
	return ret;
3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
3483 3484
	int ret;
	u32 bind_flags;
3485

3486 3487
	if (WARN_ON(flags == 0))
		return -EINVAL;
3488

3489
	bind_flags = 0;
3490 3491 3492 3493 3494 3495 3496 3497 3498 3499
	if (flags & PIN_GLOBAL)
		bind_flags |= GLOBAL_BIND;
	if (flags & PIN_USER)
		bind_flags |= LOCAL_BIND;

	if (flags & PIN_UPDATE)
		bind_flags |= vma->bound;
	else
		bind_flags &= ~vma->bound;

3500 3501 3502 3503 3504 3505 3506 3507 3508
	if (bind_flags == 0)
		return 0;

	if (vma->bound == 0 && vma->vm->allocate_va_range) {
		trace_i915_va_alloc(vma->vm,
				    vma->node.start,
				    vma->node.size,
				    VM_TO_TRACE_NAME(vma->vm));

3509 3510
		/* XXX: i915_vma_pin() will fix this +- hack */
		vma->pin_count++;
3511 3512 3513
		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
3514
		vma->pin_count--;
3515 3516 3517 3518 3519
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
3520 3521
	if (ret)
		return ret;
3522 3523

	vma->bound |= bind_flags;
3524 3525 3526

	return 0;
}
3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538

/**
 * i915_ggtt_view_size - Get the size of a GGTT view.
 * @obj: Object the view is of.
 * @view: The view in question.
 *
 * @return The size of the GGTT view in bytes.
 */
size_t
i915_ggtt_view_size(struct drm_i915_gem_object *obj,
		    const struct i915_ggtt_view *view)
{
3539
	if (view->type == I915_GGTT_VIEW_NORMAL) {
3540
		return obj->base.size;
3541 3542
	} else if (view->type == I915_GGTT_VIEW_ROTATED) {
		return view->rotation_info.size;
3543 3544
	} else if (view->type == I915_GGTT_VIEW_PARTIAL) {
		return view->params.partial.size << PAGE_SHIFT;
3545 3546 3547 3548 3549
	} else {
		WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
		return obj->base.size;
	}
}