i915_gem_gtt.c 84.6 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29
#include "i915_drv.h"
30
#include "i915_vgpu.h"
31 32 33
#include "i915_trace.h"
#include "intel_drv.h"

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
70 71 72
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

95 96 97
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

98
const struct i915_ggtt_view i915_ggtt_view_normal;
99 100 101
const struct i915_ggtt_view i915_ggtt_view_rotated = {
        .type = I915_GGTT_VIEW_ROTATED
};
102

103 104
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
105 106 107 108 109 110
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;

111 112 113
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

114 115 116 117 118 119
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
120 121 122 123 124
		return 0;

	if (enable_ppgtt == 1)
		return 1;

125
	if (enable_ppgtt == 2 && has_full_ppgtt)
126 127
		return 2;

128 129 130 131
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
132
		return 0;
133 134 135
	}
#endif

136
	/* Early VLV doesn't have this */
137 138
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
139 140 141 142
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

143 144 145 146
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
		return 2;
	else
		return has_aliasing_ppgtt ? 1 : 0;
147 148
}

149 150 151
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
152 153 154 155 156 157 158 159 160
{
	u32 pte_flags = 0;

	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
				cache_level, pte_flags);
161 162

	return 0;
163 164 165 166 167 168 169 170 171
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
			     vma->obj->base.size,
			     true);
}
172

173 174 175
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid)
B
Ben Widawsky 已提交
176
{
177
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
178
	pte |= addr;
179 180 181

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
182
		pte |= PPAT_UNCACHED_INDEX;
183 184 185 186 187 188 189 190 191
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
192 193 194
	return pte;
}

195 196
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
197
{
198
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
199 200 201 202 203 204 205 206
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

207 208 209
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

210 211 212
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
213
{
214
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
215
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
216 217

	switch (level) {
218 219 220 221 222 223 224 225
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
226
		MISSING_CASE(level);
227 228 229 230 231
	}

	return pte;
}

232 233 234
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
235
{
236
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
237 238 239 240 241
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
242 243 244 245 246
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
247
		pte |= GEN6_PTE_UNCACHED;
248 249
		break;
	default:
250
		MISSING_CASE(level);
251 252
	}

253 254 255
	return pte;
}

256 257 258
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
259
{
260
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
261 262
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

263 264
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
265 266 267 268 269 270 271

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

272 273 274
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
275
{
276
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
277
	pte |= HSW_PTE_ADDR_ENCODE(addr);
278 279

	if (level != I915_CACHE_NONE)
280
		pte |= HSW_WB_LLC_AGE3;
281 282 283 284

	return pte;
}

285 286 287
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
288
{
289
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
290 291
	pte |= HSW_PTE_ADDR_ENCODE(addr);

292 293 294 295
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
296
		pte |= HSW_WT_ELLC_LLC_AGE3;
297 298
		break;
	default:
299
		pte |= HSW_WB_ELLC_LLC_AGE3;
300 301
		break;
	}
302 303 304 305

	return pte;
}

306 307
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
308 309 310
{
	struct device *device = &dev->pdev->dev;

311
	p->page = alloc_page(flags);
312 313
	if (!p->page)
		return -ENOMEM;
314

315 316
	p->daddr = dma_map_page(device,
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
317

318 319 320 321
	if (dma_mapping_error(device, p->daddr)) {
		__free_page(p->page);
		return -EINVAL;
	}
322 323

	return 0;
324 325
}

326 327 328 329 330
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
	return __setup_page_dma(dev, p, GFP_KERNEL);
}

331
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
332
{
333
	if (WARN_ON(!p->page))
334
		return;
335

336 337 338 339 340
	dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

341
static void *kmap_page_dma(struct i915_page_dma *p)
342
{
343 344
	return kmap_atomic(p->page);
}
345

346 347 348 349 350
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
{
351 352 353 354 355 356 357 358 359
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

360
#define kmap_px(px) kmap_page_dma(px_base(px))
361 362
#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))

363 364 365 366 367
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))

368 369 370 371 372 373 374 375 376 377 378 379
static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
			  const uint64_t val)
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

	kunmap_page_dma(dev, vaddr);
}

380 381 382 383 384 385 386 387 388 389
static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
			     const uint32_t val32)
{
	uint64_t v = val32;

	v = v << 32 | val32;

	fill_page_dma(dev, p, v);
}

390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
{
	struct i915_page_scratch *sp;
	int ret;

	sp = kzalloc(sizeof(*sp), GFP_KERNEL);
	if (sp == NULL)
		return ERR_PTR(-ENOMEM);

	ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
	if (ret) {
		kfree(sp);
		return ERR_PTR(ret);
	}

	set_pages_uc(px_page(sp), 1);

	return sp;
}

static void free_scratch_page(struct drm_device *dev,
			      struct i915_page_scratch *sp)
{
	set_pages_wb(px_page(sp), 1);

	cleanup_px(dev, sp);
	kfree(sp);
}

419
static struct i915_page_table *alloc_pt(struct drm_device *dev)
420
{
421
	struct i915_page_table *pt;
422 423 424
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
425 426 427 428 429

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

430 431 432 433 434 435
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

436
	ret = setup_px(dev, pt);
437
	if (ret)
438
		goto fail_page_m;
439 440

	return pt;
441

442
fail_page_m:
443 444 445 446 447
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
448 449
}

450
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
451
{
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
				      I915_CACHE_LLC, true);

	fill_px(vm->dev, pt, scratch_pte);
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

	WARN_ON(px_dma(vm->scratch_page) == 0);

	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);

	fill32_px(vm->dev, pt, scratch_pte);
479 480
}

481
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
482
{
483
	struct i915_page_directory *pd;
484
	int ret = -ENOMEM;
485 486 487 488 489

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

490 491 492
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
493
		goto fail_bitmap;
494

495
	ret = setup_px(dev, pd);
496
	if (ret)
497
		goto fail_page_m;
498

499
	return pd;
500

501
fail_page_m:
502
	kfree(pd->used_pdes);
503
fail_bitmap:
504 505 506
	kfree(pd);

	return ERR_PTR(ret);
507 508
}

509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

	fill_px(vm->dev, pd, scratch_pde);
}

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

589 590 591 592
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
626 627
}

628
/* Broadwell Page Directory Pointer Descriptors */
629
static int gen8_write_pdp(struct drm_i915_gem_request *req,
630 631
			  unsigned entry,
			  dma_addr_t addr)
632
{
633
	struct intel_engine_cs *ring = req->ring;
634 635 636 637
	int ret;

	BUG_ON(entry >= 4);

638
	ret = intel_ring_begin(req, 6);
639 640 641 642 643
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
644
	intel_ring_emit(ring, upper_32_bits(addr));
645 646
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
647
	intel_ring_emit(ring, lower_32_bits(addr));
648 649 650 651 652
	intel_ring_advance(ring);

	return 0;
}

653
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
654
			  struct drm_i915_gem_request *req)
655
{
656
	int i, ret;
657

658
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
659 660
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

661
		ret = gen8_write_pdp(req, i, pd_daddr);
662 663
		if (ret)
			return ret;
664
	}
B
Ben Widawsky 已提交
665

666
	return 0;
667 668
}

669 670 671 672 673
static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
				       struct i915_page_directory_pointer *pdp,
				       uint64_t start,
				       uint64_t length,
				       gen8_pte_t scratch_pte)
674 675 676
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
677
	gen8_pte_t *pt_vaddr;
678 679 680
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
681
	unsigned num_entries = length >> PAGE_SHIFT;
682 683
	unsigned last_pte, i;

684 685
	if (WARN_ON(!pdp))
		return;
686 687

	while (num_entries) {
688 689
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
690

691
		if (WARN_ON(!pdp->page_directory[pdpe]))
692
			break;
693

694
		pd = pdp->page_directory[pdpe];
695 696

		if (WARN_ON(!pd->page_table[pde]))
697
			break;
698 699 700

		pt = pd->page_table[pde];

701
		if (WARN_ON(!px_page(pt)))
702
			break;
703

704
		last_pte = pte + num_entries;
705 706
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
707

708
		pt_vaddr = kmap_px(pt);
709

710
		for (i = pte; i < last_pte; i++) {
711
			pt_vaddr[i] = scratch_pte;
712 713
			num_entries--;
		}
714

715
		kunmap_px(ppgtt, pt);
716

717
		pte = 0;
718
		if (++pde == I915_PDES) {
719 720 721
			pdpe++;
			pde = 0;
		}
722 723 724
	}
}

725 726 727 728
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
				   uint64_t start,
				   uint64_t length,
				   bool use_scratch)
729 730 731
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
732
	struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */
733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748

	gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
						 I915_CACHE_LLC, use_scratch);

	gen8_ppgtt_clear_pte_range(vm, pdp, start, length, scratch_pte);
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
			      struct sg_table *pages,
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
749
	gen8_pte_t *pt_vaddr;
750 751 752
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
753 754
	struct sg_page_iter sg_iter;

755
	pt_vaddr = NULL;
756

757
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
758
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
759 760
			break;

B
Ben Widawsky 已提交
761
		if (pt_vaddr == NULL) {
762
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
763
			struct i915_page_table *pt = pd->page_table[pde];
764
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
765
		}
766

767
		pt_vaddr[pte] =
768 769
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
770
		if (++pte == GEN8_PTES) {
771
			kunmap_px(ppgtt, pt_vaddr);
772
			pt_vaddr = NULL;
773
			if (++pde == I915_PDES) {
774 775 776 777
				pdpe++;
				pde = 0;
			}
			pte = 0;
778 779
		}
	}
780 781 782

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
783 784
}

785 786 787 788 789 790 791 792 793 794 795 796 797
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */

	gen8_ppgtt_insert_pte_entries(vm, pdp, pages, start, cache_level);
}

798 799
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
800 801 802
{
	int i;

803
	if (!px_page(pd))
804 805
		return;

806
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
807 808
		if (WARN_ON(!pd->page_table[i]))
			continue;
809

810
		free_pt(dev, pd->page_table[i]);
811 812
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
813 814
}

815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pt);
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
		free_pt(dev, vm->scratch_pt);
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pd);
	}

	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);

	return 0;
}

static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

851 852
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
853 854 855
{
	int i;

856 857
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
858 859
			continue;

860 861
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
862
	}
863

864
	free_pdp(dev, pdp);
865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
890

891
	gen8_free_scratch(vm);
892 893
}

894 895
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
896 897
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
898
 * @start:	Starting virtual address to begin allocations.
899
 * @length:	Size of the allocations.
900 901 902 903 904 905 906 907 908 909 910 911
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
912
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
913
				     struct i915_page_directory *pd,
914
				     uint64_t start,
915 916
				     uint64_t length,
				     unsigned long *new_pts)
917
{
918
	struct drm_device *dev = vm->dev;
919
	struct i915_page_table *pt;
920 921
	uint64_t temp;
	uint32_t pde;
922

923 924
	gen8_for_each_pde(pt, pd, start, length, temp, pde) {
		/* Don't reallocate page tables */
925
		if (test_bit(pde, pd->used_pdes)) {
926
			/* Scratch is never allocated this way */
927
			WARN_ON(pt == vm->scratch_pt);
928 929 930
			continue;
		}

931
		pt = alloc_pt(dev);
932
		if (IS_ERR(pt))
933 934
			goto unwind_out;

935
		gen8_initialize_pt(vm, pt);
936
		pd->page_table[pde] = pt;
937
		__set_bit(pde, new_pts);
938
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
939 940
	}

941
	return 0;
942 943

unwind_out:
944
	for_each_set_bit(pde, new_pts, I915_PDES)
945
		free_pt(dev, pd->page_table[pde]);
946

B
Ben Widawsky 已提交
947
	return -ENOMEM;
948 949
}

950 951
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
952
 * @vm:	Master vm structure.
953 954
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
955 956
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
973 974 975 976 977 978
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
979
{
980
	struct drm_device *dev = vm->dev;
981
	struct i915_page_directory *pd;
982 983
	uint64_t temp;
	uint32_t pdpe;
984
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
985

986
	WARN_ON(!bitmap_empty(new_pds, pdpes));
987 988

	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
989
		if (test_bit(pdpe, pdp->used_pdpes))
990
			continue;
991

992
		pd = alloc_pd(dev);
993
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
994
			goto unwind_out;
995

996
		gen8_initialize_pd(vm, pd);
997
		pdp->page_directory[pdpe] = pd;
998
		__set_bit(pdpe, new_pds);
999
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1000 1001
	}

1002
	return 0;
B
Ben Widawsky 已提交
1003 1004

unwind_out:
1005
	for_each_set_bit(pdpe, new_pds, pdpes)
1006
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1007 1008

	return -ENOMEM;
1009 1010
}

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint64_t temp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

	gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1065
static void
1066 1067
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts,
		       uint32_t pdpes)
1068 1069 1070
{
	int i;

1071
	for (i = 0; i < pdpes; i++)
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
		kfree(new_pts[i]);
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1082 1083
					 unsigned long ***new_pts,
					 uint32_t pdpes)
1084 1085 1086 1087 1088
{
	int i;
	unsigned long *pds;
	unsigned long **pts;

1089
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_KERNEL);
1090 1091 1092
	if (!pds)
		return -ENOMEM;

1093
	pts = kcalloc(pdpes, sizeof(unsigned long *), GFP_KERNEL);
1094 1095 1096 1097 1098
	if (!pts) {
		kfree(pds);
		return -ENOMEM;
	}

1099
	for (i = 0; i < pdpes; i++) {
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
		pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
				 sizeof(unsigned long), GFP_KERNEL);
		if (!pts[i])
			goto err_out;
	}

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1112
	free_gen8_temp_bitmaps(pds, pts, pdpes);
1113 1114 1115
	return -ENOMEM;
}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1126 1127 1128 1129
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1130
{
1131 1132
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1133
	unsigned long *new_page_dirs, **new_page_tables;
1134
	struct drm_device *dev = vm->dev;
1135
	struct i915_page_directory *pd;
1136 1137
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1138 1139
	uint64_t temp;
	uint32_t pdpe;
1140
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1141 1142
	int ret;

1143 1144 1145 1146
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1147 1148
		return -ENODEV;

1149
	if (WARN_ON(start + length > vm->total))
1150
		return -ENODEV;
1151

1152
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1153 1154 1155
	if (ret)
		return ret;

1156
	/* Do the allocations first so we can easily bail out */
1157 1158
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1159
	if (ret) {
1160
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
1161 1162 1163 1164
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1165 1166
	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1167
						new_page_tables[pdpe]);
1168 1169 1170 1171
		if (ret)
			goto err_out;
	}

1172 1173 1174
	start = orig_start;
	length = orig_length;

1175 1176
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1177
	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1178
		gen8_pde_t *const page_directory = kmap_px(pd);
1179
		struct i915_page_table *pt;
1180
		uint64_t pd_len = length;
1181 1182 1183
		uint64_t pd_start = start;
		uint32_t pde;

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

		gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1199
			__set_bit(pde, pd->used_pdes);
1200 1201

			/* Map the PDE to the page table */
1202 1203
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1204 1205 1206 1207
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1208 1209 1210

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1211
		}
1212

1213
		kunmap_px(ppgtt, page_directory);
1214
		__set_bit(pdpe, pdp->used_pdpes);
1215
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1216 1217
	}

1218
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
1219
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1220
	return 0;
1221

B
Ben Widawsky 已提交
1222
err_out:
1223 1224
	while (pdpe--) {
		for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
1225
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1226 1227
	}

1228
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1229
		free_pd(dev, pdp->page_directory[pdpe]);
1230

1231
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
1232
	mark_tlbs_dirty(ppgtt);
1233 1234 1235
	return ret;
}

1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
	struct i915_hw_ppgtt *ppgtt =
			container_of(vm, struct i915_hw_ppgtt, base);
	struct i915_page_directory_pointer *pdp;
	uint64_t temp, pml4e;
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

	gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1298
/*
1299 1300 1301 1302
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1303
 *
1304
 */
1305
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1306
{
1307
	int ret;
1308

1309 1310 1311
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1312

1313 1314
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1315
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1316
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1317
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1318 1319
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1320 1321 1322

	ppgtt->switch_mm = gen8_mm_switch;

1323 1324 1325 1326
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1327

1328 1329 1330
		ppgtt->base.total = 1ULL << 48;
	} else {
		ret = __pdp_init(false, &ppgtt->pdp);
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
		if (IS_ENABLED(CONFIG_X86_32))
			/* While we have a proliferation of size_t variables
			 * we cannot represent the full ppgtt size on 32bit,
			 * so limit it to the same size as the GGTT (currently
			 * 2GiB).
			 */
			ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
1342 1343 1344 1345

		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1346
	}
1347

1348
	return 0;
1349 1350 1351 1352

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1353 1354
}

B
Ben Widawsky 已提交
1355 1356 1357
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1358
	struct i915_page_table *unused;
1359
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1360
	uint32_t pd_entry;
1361 1362
	uint32_t  pte, pde, temp;
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1363

1364 1365
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
1366

1367
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
B
Ben Widawsky 已提交
1368
		u32 expected;
1369
		gen6_pte_t *pt_vaddr;
1370
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1371
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1372 1373 1374 1375 1376 1377 1378 1379 1380
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1381 1382
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1383
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1384
			unsigned long va =
1385
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1404
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1405 1406 1407
	}
}

1408
/* Write pde (index) from the page directory @pd to the page table @pt */
1409 1410
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1411
{
1412 1413 1414 1415
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1416

1417
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1418
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1419

1420 1421
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1422

1423 1424 1425
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1426
				  struct i915_page_directory *pd,
1427 1428
				  uint32_t start, uint32_t length)
{
1429
	struct i915_page_table *pt;
1430 1431 1432 1433 1434 1435 1436 1437
	uint32_t pde, temp;

	gen6_for_each_pde(pt, pd, start, length, temp, pde)
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);
B
Ben Widawsky 已提交
1438 1439
}

1440
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1441
{
1442
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1443

1444
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1445 1446
}

1447
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1448
			 struct drm_i915_gem_request *req)
1449
{
1450
	struct intel_engine_cs *ring = req->ring;
1451 1452 1453
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1454
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1455 1456 1457
	if (ret)
		return ret;

1458
	ret = intel_ring_begin(req, 6);
1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1473
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1474
			  struct drm_i915_gem_request *req)
1475
{
1476
	struct intel_engine_cs *ring = req->ring;
1477 1478 1479 1480 1481 1482 1483
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

1484
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1485
			  struct drm_i915_gem_request *req)
1486
{
1487
	struct intel_engine_cs *ring = req->ring;
1488 1489 1490
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1491
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1492 1493 1494
	if (ret)
		return ret;

1495
	ret = intel_ring_begin(req, 6);
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1507 1508
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
1509
		ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1510 1511 1512 1513
		if (ret)
			return ret;
	}

1514 1515 1516
	return 0;
}

1517
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1518
			  struct drm_i915_gem_request *req)
1519
{
1520
	struct intel_engine_cs *ring = req->ring;
1521 1522 1523
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1524

1525 1526 1527 1528 1529 1530 1531 1532
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

1533
static void gen8_ppgtt_enable(struct drm_device *dev)
1534 1535
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1536
	struct intel_engine_cs *ring;
1537
	int j;
B
Ben Widawsky 已提交
1538

1539 1540 1541 1542 1543
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
1544

1545
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1546
{
1547
	struct drm_i915_private *dev_priv = dev->dev_private;
1548
	struct intel_engine_cs *ring;
1549
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1550
	int i;
B
Ben Widawsky 已提交
1551

1552 1553
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1554

1555 1556 1557 1558 1559 1560 1561 1562
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1563

1564
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
1565
		/* GFX_MODE is per-ring on gen7+ */
1566 1567
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1568
	}
1569
}
B
Ben Widawsky 已提交
1570

1571
static void gen6_ppgtt_enable(struct drm_device *dev)
1572
{
1573
	struct drm_i915_private *dev_priv = dev->dev_private;
1574
	uint32_t ecochk, gab_ctl, ecobits;
1575

1576 1577 1578
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1579

1580 1581 1582 1583 1584 1585 1586
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1587 1588
}

1589
/* PPGTT support for Sandybdrige/Gen6 and later */
1590
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1591 1592
				   uint64_t start,
				   uint64_t length,
1593
				   bool use_scratch)
1594
{
1595 1596
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1597
	gen6_pte_t *pt_vaddr, scratch_pte;
1598 1599
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1600 1601
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1602
	unsigned last_pte, i;
1603

1604 1605
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, true, 0);
1606

1607 1608
	while (num_entries) {
		last_pte = first_pte + num_entries;
1609 1610
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1611

1612
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1613

1614 1615
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1616

1617
		kunmap_px(ppgtt, pt_vaddr);
1618

1619 1620
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1621
		act_pt++;
1622
	}
1623 1624
}

1625
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1626
				      struct sg_table *pages,
1627
				      uint64_t start,
1628
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1629
{
1630 1631
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1632
	gen6_pte_t *pt_vaddr;
1633
	unsigned first_entry = start >> PAGE_SHIFT;
1634 1635
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1636 1637
	struct sg_page_iter sg_iter;

1638
	pt_vaddr = NULL;
1639
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1640
		if (pt_vaddr == NULL)
1641
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1642

1643 1644
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1645 1646
				       cache_level, true, flags);

1647
		if (++act_pte == GEN6_PTES) {
1648
			kunmap_px(ppgtt, pt_vaddr);
1649
			pt_vaddr = NULL;
1650
			act_pt++;
1651
			act_pte = 0;
D
Daniel Vetter 已提交
1652 1653
		}
	}
1654
	if (pt_vaddr)
1655
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1656 1657
}

1658
static int gen6_alloc_va_range(struct i915_address_space *vm,
1659
			       uint64_t start_in, uint64_t length_in)
1660
{
1661 1662 1663
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1664 1665
	struct i915_hw_ppgtt *ppgtt =
				container_of(vm, struct i915_hw_ppgtt, base);
1666
	struct i915_page_table *pt;
1667
	uint32_t start, length, start_save, length_save;
1668
	uint32_t pde, temp;
1669 1670
	int ret;

1671 1672 1673 1674 1675
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1676 1677 1678 1679 1680 1681 1682 1683 1684

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1685
		if (pt != vm->scratch_pt) {
1686 1687 1688 1689 1690 1691 1692
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1693
		pt = alloc_pt(dev);
1694 1695 1696 1697 1698 1699 1700 1701
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1702
		__set_bit(pde, new_page_tables);
1703
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1704 1705 1706 1707
	}

	start = start_save;
	length = length_save;
1708 1709 1710 1711 1712 1713 1714 1715

	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1716
		if (__test_and_clear_bit(pde, new_page_tables))
1717 1718
			gen6_write_pde(&ppgtt->pd, pde, pt);

1719 1720 1721 1722
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1723
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1724 1725 1726
				GEN6_PTES);
	}

1727 1728 1729 1730 1731 1732
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);

1733
	mark_tlbs_dirty(ppgtt);
1734
	return 0;
1735 1736 1737

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1738
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1739

1740
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1741
		free_pt(vm->dev, pt);
1742 1743 1744 1745
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1746 1747
}

1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	vm->scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(vm->scratch_page))
		return PTR_ERR(vm->scratch_page);

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
		free_scratch_page(dev, vm->scratch_page);
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
	free_scratch_page(dev, vm->scratch_page);
}

1775
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1776
{
1777 1778
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1779 1780
	struct i915_page_table *pt;
	uint32_t pde;
1781

1782 1783
	drm_mm_remove_node(&ppgtt->node);

1784
	gen6_for_all_pdes(pt, ppgtt, pde) {
1785
		if (pt != vm->scratch_pt)
1786
			free_pt(ppgtt->base.dev, pt);
1787
	}
1788

1789
	gen6_free_scratch(vm);
1790 1791
}

1792
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1793
{
1794
	struct i915_address_space *vm = &ppgtt->base;
1795
	struct drm_device *dev = ppgtt->base.dev;
1796
	struct drm_i915_private *dev_priv = dev->dev_private;
1797
	bool retried = false;
1798
	int ret;
1799

B
Ben Widawsky 已提交
1800 1801 1802 1803 1804
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1805

1806 1807 1808
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
1809

1810
alloc:
B
Ben Widawsky 已提交
1811 1812 1813 1814
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1815
						  DRM_MM_TOPDOWN);
1816 1817 1818
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1819 1820 1821
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1822
		if (ret)
1823
			goto err_out;
1824 1825 1826 1827

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1828

1829
	if (ret)
1830 1831
		goto err_out;

1832

B
Ben Widawsky 已提交
1833 1834
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1835

1836
	return 0;
1837 1838

err_out:
1839
	gen6_free_scratch(vm);
1840
	return ret;
1841 1842 1843 1844
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1845
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1846
}
1847

1848 1849 1850
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
1851
	struct i915_page_table *unused;
1852
	uint32_t pde, temp;
1853

1854
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
1855
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
1856 1857
}

1858
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

1874 1875 1876
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

1877 1878 1879 1880
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1881
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
1882 1883
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1884 1885
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1886 1887
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1888
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
1889
	ppgtt->debug_dump = gen6_dump_ppgtt;
1890

1891
	ppgtt->pd.base.ggtt_offset =
1892
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1893

1894
	ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1895
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
1896

1897
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
1898

1899 1900
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

1901
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1902 1903
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1904

1905
	DRM_DEBUG("Adding PPGTT at offset %x\n",
1906
		  ppgtt->pd.base.ggtt_offset << 10);
1907

1908
	return 0;
1909 1910
}

1911
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1912
{
1913
	ppgtt->base.dev = dev;
1914

B
Ben Widawsky 已提交
1915
	if (INTEL_INFO(dev)->gen < 8)
1916
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1917
	else
1918
		return gen8_ppgtt_init(ppgtt);
1919
}
1920

1921 1922 1923 1924
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1925

1926
	ret = __hw_ppgtt_init(dev, ppgtt);
1927
	if (ret == 0) {
B
Ben Widawsky 已提交
1928
		kref_init(&ppgtt->ref);
1929 1930
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1931
		i915_init_vm(dev_priv, &ppgtt->base);
1932
	}
1933 1934 1935 1936

	return ret;
}

1937 1938
int i915_ppgtt_init_hw(struct drm_device *dev)
{
1939 1940 1941 1942 1943 1944
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1955
		MISSING_CASE(INTEL_INFO(dev)->gen);
1956

1957 1958
	return 0;
}
1959

1960
int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
1961
{
1962
	struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
1963 1964 1965 1966 1967 1968 1969 1970
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

	if (i915.enable_execlists)
		return 0;

	if (!ppgtt)
		return 0;

1971
	return ppgtt->switch_mm(ppgtt, req);
1972
}
1973

1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1992 1993
	trace_i915_ppgtt_create(&ppgtt->base);

1994 1995 1996
	return ppgtt;
}

1997 1998 1999 2000 2001
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2002 2003
	trace_i915_ppgtt_release(&ppgtt->base);

2004 2005 2006 2007
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

2008 2009 2010
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2011 2012 2013
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2014

2015 2016 2017 2018
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2019
static bool needs_idle_maps(struct drm_device *dev)
2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
2031 2032 2033 2034
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

2035
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
2036
		dev_priv->mm.interruptible = false;
2037
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
2049
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
2050 2051 2052
		dev_priv->mm.interruptible = interruptible;
}

2053 2054 2055
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2056
	struct intel_engine_cs *ring;
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2067
					 "\tAddr: 0x%08lx\n"
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2105 2106
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
2107
				       true);
2108 2109

	i915_ggtt_flush(dev_priv);
2110 2111
}

2112
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
2113
{
2114 2115 2116 2117 2118 2119
	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
2120 2121
}

2122
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2134
				     uint64_t start,
2135
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2136 2137
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2138
	unsigned first_entry = start >> PAGE_SHIFT;
2139 2140
	gen8_pte_t __iomem *gtt_entries =
		(gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
2141 2142
	int i = 0;
	struct sg_page_iter sg_iter;
2143
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2172 2173 2174 2175 2176 2177
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2178
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2179
				     struct sg_table *st,
2180
				     uint64_t start,
2181
				     enum i915_cache_level level, u32 flags)
2182
{
2183
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2184
	unsigned first_entry = start >> PAGE_SHIFT;
2185 2186
	gen6_pte_t __iomem *gtt_entries =
		(gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
2187 2188
	int i = 0;
	struct sg_page_iter sg_iter;
2189
	dma_addr_t addr = 0;
2190

2191
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2192
		addr = sg_page_iter_dma_address(&sg_iter);
2193
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
2194
		i++;
2195 2196 2197 2198 2199 2200 2201 2202
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2203 2204 2205 2206
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
2207 2208 2209 2210 2211 2212 2213

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2214 2215
}

B
Ben Widawsky 已提交
2216
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2217 2218
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
2219 2220 2221
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2222 2223
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2224 2225
	gen8_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
2226 2227 2228 2229 2230 2231 2232 2233
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2234
	scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
B
Ben Widawsky 已提交
2235 2236 2237 2238 2239 2240 2241
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2242
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2243 2244
				  uint64_t start,
				  uint64_t length,
2245
				  bool use_scratch)
2246
{
2247
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2248 2249
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2250 2251
	gen6_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
2252
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2253 2254 2255 2256 2257 2258 2259
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2260 2261
	scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
				     I915_CACHE_LLC, use_scratch, 0);
2262

2263 2264 2265 2266 2267
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2268 2269 2270 2271
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2272 2273 2274 2275
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2276
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2277

2278 2279
}

2280
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2281 2282
				  uint64_t start,
				  uint64_t length,
2283
				  bool unused)
2284
{
2285 2286
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2287 2288 2289
	intel_gtt_clear_range(first_entry, num_entries);
}

2290 2291 2292
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2293
{
2294
	struct drm_device *dev = vma->vm->dev;
2295
	struct drm_i915_private *dev_priv = dev->dev_private;
2296
	struct drm_i915_gem_object *obj = vma->obj;
2297
	struct sg_table *pages = obj->pages;
2298
	u32 pte_flags = 0;
2299 2300 2301 2302 2303 2304
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
	pages = vma->ggtt_view.pages;
2305

2306 2307
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
2308
		pte_flags |= PTE_READ_ONLY;
2309

2310

2311
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
2312 2313 2314
		vma->vm->insert_entries(vma->vm, pages,
					vma->node.start,
					cache_level, pte_flags);
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325

		/* Note the inconsistency here is due to absence of the
		 * aliasing ppgtt on gen4 and earlier. Though we always
		 * request PIN_USER for execbuffer (translated to LOCAL_BIND),
		 * without the appgtt, we cannot honour that request and so
		 * must substitute it with a global binding. Since we do this
		 * behind the upper layers back, we need to explicitly set
		 * the bound flag ourselves.
		 */
		vma->bound |= GLOBAL_BIND;

2326
	}
2327

2328
	if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
2329
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2330
		appgtt->base.insert_entries(&appgtt->base, pages,
2331
					    vma->node.start,
2332
					    cache_level, pte_flags);
2333
	}
2334 2335

	return 0;
2336 2337
}

2338
static void ggtt_unbind_vma(struct i915_vma *vma)
2339
{
2340
	struct drm_device *dev = vma->vm->dev;
2341
	struct drm_i915_private *dev_priv = dev->dev_private;
2342
	struct drm_i915_gem_object *obj = vma->obj;
2343 2344 2345
	const uint64_t size = min_t(uint64_t,
				    obj->base.size,
				    vma->node.size);
2346

2347
	if (vma->bound & GLOBAL_BIND) {
2348 2349
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
2350
				     size,
2351 2352
				     true);
	}
2353

2354
	if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
2355
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2356

2357
		appgtt->base.clear_range(&appgtt->base,
2358
					 vma->node.start,
2359
					 size,
2360 2361
					 true);
	}
2362 2363 2364
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2365
{
B
Ben Widawsky 已提交
2366 2367 2368 2369 2370 2371
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

2372 2373
	dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
		     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
2374 2375

	undo_idling(dev_priv, interruptible);
2376
}
2377

2378 2379
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2380 2381
				  u64 *start,
				  u64 *end)
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
2394

D
Daniel Vetter 已提交
2395 2396 2397 2398
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
2399
{
2400 2401 2402 2403 2404 2405 2406 2407 2408
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2409 2410
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2411 2412 2413
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2414
	int ret;
2415

2416 2417
	BUG_ON(mappable_end > end);

2418
	/* Subtract the guard page ... */
2419
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
2420 2421 2422 2423 2424 2425 2426 2427 2428 2429

	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

2430
	if (!HAS_LLC(dev))
2431
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
2432

2433
	/* Mark any preallocated objects as occupied */
2434
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2435
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
2436

B
Ben Widawsky 已提交
2437
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
2438 2439 2440
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2441
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
2442 2443 2444 2445
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2446
		vma->bound |= GLOBAL_BIND;
2447 2448 2449
	}

	/* Clear any non-preallocated blocks */
2450
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
2451 2452
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2453 2454
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
2455 2456 2457
	}

	/* And finally clear the reserved guard page */
2458
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
2459

2460 2461 2462 2463 2464 2465 2466
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret) {
			ppgtt->base.cleanup(&ppgtt->base);
			kfree(ppgtt);
			return ret;
		}

		if (ppgtt->base.allocate_va_range)
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2477
		if (ret) {
2478
			ppgtt->base.cleanup(&ppgtt->base);
2479
			kfree(ppgtt);
2480
			return ret;
2481
		}
2482

2483 2484 2485 2486 2487
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
					ppgtt->base.total,
					true);

2488 2489 2490
		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

2491
	return 0;
2492 2493
}

2494 2495 2496
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2497
	u64 gtt_size, mappable_size;
2498

2499
	gtt_size = dev_priv->gtt.base.total;
2500
	mappable_size = dev_priv->gtt.mappable_end;
2501

2502
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
2503 2504
}

2505 2506 2507 2508 2509
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

2510 2511 2512 2513 2514 2515
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2516
	if (drm_mm_initialized(&vm->mm)) {
2517 2518 2519
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

2520 2521 2522 2523 2524 2525
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
2526

2527
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2528 2529 2530 2531 2532 2533
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2534
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2535 2536 2537 2538 2539
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2540 2541 2542 2543 2544 2545 2546

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2547 2548 2549
	return bdw_gmch_ctl << 20;
}

2550
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2561
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2562 2563 2564 2565 2566 2567
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2568
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2569 2570 2571 2572 2573 2574
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2605 2606 2607 2608
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2609
	struct i915_page_scratch *scratch_page;
2610
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2611 2612

	/* For Modern GENs the PTEs and register space are split in the BAR */
2613
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2614 2615
		(pci_resource_len(dev->pdev, 0) / 2);

I
Imre Deak 已提交
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
	if (IS_BROXTON(dev))
		dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
	else
		dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2627 2628 2629 2630 2631
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

2632 2633
	scratch_page = alloc_scratch_page(dev);
	if (IS_ERR(scratch_page)) {
B
Ben Widawsky 已提交
2634 2635 2636
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
2637
		return PTR_ERR(scratch_page);
B
Ben Widawsky 已提交
2638 2639
	}

2640 2641 2642
	dev_priv->gtt.base.scratch_page = scratch_page;

	return 0;
B
Ben Widawsky 已提交
2643 2644
}

B
Ben Widawsky 已提交
2645 2646 2647
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2648
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2677 2678 2679 2680 2681 2682
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
2718
static int gen8_gmch_probe(struct drm_device *dev,
2719
			   u64 *gtt_total,
B
Ben Widawsky 已提交
2720 2721
			   size_t *stolen,
			   phys_addr_t *mappable_base,
2722
			   u64 *mappable_end)
B
Ben Widawsky 已提交
2723 2724
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2725
	u64 gtt_size;
B
Ben Widawsky 已提交
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2738 2739 2740 2741
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2742 2743 2744 2745 2746 2747
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2748

2749
	*gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2750

S
Sumit Singh 已提交
2751
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2752 2753 2754
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2755

B
Ben Widawsky 已提交
2756 2757
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2758 2759
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
2760 2761
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
B
Ben Widawsky 已提交
2762 2763 2764 2765

	return ret;
}

2766
static int gen6_gmch_probe(struct drm_device *dev,
2767
			   u64 *gtt_total,
2768 2769
			   size_t *stolen,
			   phys_addr_t *mappable_base,
2770
			   u64 *mappable_end)
2771 2772
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2773
	unsigned int gtt_size;
2774 2775 2776
	u16 snb_gmch_ctl;
	int ret;

2777 2778 2779
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2780 2781
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2782
	 */
2783
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2784
		DRM_ERROR("Unknown GMADR size (%llx)\n",
2785 2786
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2787 2788 2789 2790 2791 2792
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2793
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2794

B
Ben Widawsky 已提交
2795
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
2796
	*gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
2797

B
Ben Widawsky 已提交
2798
	ret = ggtt_probe_common(dev, gtt_size);
2799

2800 2801
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2802 2803
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
2804

2805 2806 2807
	return ret;
}

2808
static void gen6_gmch_remove(struct i915_address_space *vm)
2809
{
2810 2811

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2812

2813
	iounmap(gtt->gsm);
2814
	free_scratch_page(vm->dev, vm->scratch_page);
2815
}
2816 2817

static int i915_gmch_probe(struct drm_device *dev,
2818
			   u64 *gtt_total,
2819 2820
			   size_t *stolen,
			   phys_addr_t *mappable_base,
2821
			   u64 *mappable_end)
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2832
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2833 2834

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2835
	dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
2836
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2837 2838
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
2839

2840 2841 2842
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2843 2844 2845
	return 0;
}

2846
static void i915_gmch_remove(struct i915_address_space *vm)
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2858
		gtt->gtt_probe = i915_gmch_probe;
2859
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2860
	} else if (INTEL_INFO(dev)->gen < 8) {
2861
		gtt->gtt_probe = gen6_gmch_probe;
2862
		gtt->base.cleanup = gen6_gmch_remove;
2863
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2864
			gtt->base.pte_encode = iris_pte_encode;
2865
		else if (IS_HASWELL(dev))
2866
			gtt->base.pte_encode = hsw_pte_encode;
2867
		else if (IS_VALLEYVIEW(dev))
2868
			gtt->base.pte_encode = byt_pte_encode;
2869 2870
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2871
		else
2872
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2873 2874 2875
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2876 2877
	}

2878 2879
	gtt->base.dev = dev;

2880
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2881
			     &gtt->mappable_base, &gtt->mappable_end);
2882
	if (ret)
2883 2884 2885
		return ret;

	/* GMADR is the PCI mmio aperture into the global GTT. */
2886
	DRM_INFO("Memory usable by graphics device = %lluM\n",
2887
		 gtt->base.total >> 20);
2888
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
2889
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2890 2891 2892 2893
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2894 2895 2896 2897 2898 2899 2900 2901
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2902 2903 2904

	return 0;
}
2905

2906 2907 2908 2909 2910
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct i915_address_space *vm;
2911 2912
	struct i915_vma *vma;
	bool flush;
2913 2914 2915 2916 2917 2918 2919 2920 2921

	i915_check_and_clear_faults(dev);

	/* First fill our portion of the GTT with scratch pages */
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
				       true);

2922 2923
	/* Cache flush objects bound into GGTT and rebind them. */
	vm = &dev_priv->gtt.base;
2924
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2925 2926 2927 2928
		flush = false;
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			if (vma->vm != vm)
				continue;
2929

2930 2931
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
2932

2933 2934 2935 2936 2937 2938
			flush = true;
		}

		if (flush)
			i915_gem_clflush_object(obj, obj->pin_display);
	}
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967

	if (INTEL_INFO(dev)->gen >= 8) {
		if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

			struct i915_hw_ppgtt *ppgtt =
					container_of(vm, struct i915_hw_ppgtt,
						     base);

			if (i915_is_ggtt(vm))
				ppgtt = dev_priv->mm.aliasing_ppgtt;

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

2968 2969 2970 2971
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
2972
{
2973
	struct i915_vma *vma;
2974

2975 2976
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
2977 2978

	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
2979 2980
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
2981

2982 2983 2984 2985 2986 2987
	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

2988
	if (i915_is_ggtt(vm))
2989
		vma->ggtt_view = *ggtt_view;
2990

2991 2992
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2993
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2994 2995 2996 2997 2998

	return vma;
}

struct i915_vma *
2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3014
				       const struct i915_ggtt_view *view)
3015
{
3016
	struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
3017 3018
	struct i915_vma *vma;

3019 3020 3021 3022 3023 3024 3025 3026
	if (WARN_ON(!view))
		return ERR_PTR(-EINVAL);

	vma = i915_gem_obj_to_ggtt_view(obj, view);

	if (IS_ERR(vma))
		return vma;

3027
	if (!vma)
3028
		vma = __i915_gem_vma_create(obj, ggtt, view);
3029 3030

	return vma;
3031

3032
}
3033

3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065
static void
rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
	     struct sg_table *st)
{
	unsigned int column, row;
	unsigned int src_idx;
	struct scatterlist *sg = st->sgl;

	st->nents = 0;

	for (column = 0; column < width; column++) {
		src_idx = width * (height - 1) + column;
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
			sg_dma_address(sg) = in[src_idx];
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
			src_idx -= width;
		}
	}
}

static struct sg_table *
intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
			  struct drm_i915_gem_object *obj)
{
	struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
3066
	unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
3067 3068 3069 3070
	struct sg_page_iter sg_iter;
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3071
	int ret = -ENOMEM;
3072 3073

	/* Allocate a temporary list of source pages for random access. */
3074 3075
	page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
				       sizeof(dma_addr_t));
3076 3077 3078 3079 3080 3081 3082 3083
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3084
	ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
		page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
		i++;
	}

	/* Rotate the pages. */
3096 3097 3098
	rotate_pages(page_addr_list,
		     rot_info->width_pages, rot_info->height_pages,
		     st);
3099 3100

	DRM_DEBUG_KMS(
3101
		      "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
3102
		      obj->base.size, rot_info->pitch, rot_info->height,
3103 3104
		      rot_info->pixel_format, rot_info->width_pages,
		      rot_info->height_pages, size_pages);
3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

	DRM_DEBUG_KMS(
3116
		      "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
3117
		      obj->base.size, ret, rot_info->pitch, rot_info->height,
3118 3119
		      rot_info->pixel_format, rot_info->width_pages,
		      rot_info->height_pages, size_pages);
3120 3121
	return ERR_PTR(ret);
}
3122

3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3164
static int
3165
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3166
{
3167 3168
	int ret = 0;

3169 3170 3171 3172 3173
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
3174 3175 3176
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
			intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
3177 3178 3179
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
		vma->ggtt_view.pages =
			intel_partial_pages(&vma->ggtt_view, vma->obj);
3180 3181 3182 3183 3184
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
3185
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3186
			  vma->ggtt_view.type);
3187 3188 3189 3190 3191 3192
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3193 3194
	}

3195
	return ret;
3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
3211 3212
	int ret;
	u32 bind_flags;
3213

3214 3215
	if (WARN_ON(flags == 0))
		return -EINVAL;
3216

3217
	bind_flags = 0;
3218 3219 3220 3221 3222 3223 3224 3225 3226 3227
	if (flags & PIN_GLOBAL)
		bind_flags |= GLOBAL_BIND;
	if (flags & PIN_USER)
		bind_flags |= LOCAL_BIND;

	if (flags & PIN_UPDATE)
		bind_flags |= vma->bound;
	else
		bind_flags &= ~vma->bound;

3228 3229 3230 3231 3232 3233 3234 3235 3236
	if (bind_flags == 0)
		return 0;

	if (vma->bound == 0 && vma->vm->allocate_va_range) {
		trace_i915_va_alloc(vma->vm,
				    vma->node.start,
				    vma->node.size,
				    VM_TO_TRACE_NAME(vma->vm));

3237 3238
		/* XXX: i915_vma_pin() will fix this +- hack */
		vma->pin_count++;
3239 3240 3241
		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
3242
		vma->pin_count--;
3243 3244 3245 3246 3247
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
3248 3249
	if (ret)
		return ret;
3250 3251

	vma->bound |= bind_flags;
3252 3253 3254

	return 0;
}
3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266

/**
 * i915_ggtt_view_size - Get the size of a GGTT view.
 * @obj: Object the view is of.
 * @view: The view in question.
 *
 * @return The size of the GGTT view in bytes.
 */
size_t
i915_ggtt_view_size(struct drm_i915_gem_object *obj,
		    const struct i915_ggtt_view *view)
{
3267
	if (view->type == I915_GGTT_VIEW_NORMAL) {
3268
		return obj->base.size;
3269 3270
	} else if (view->type == I915_GGTT_VIEW_ROTATED) {
		return view->rotation_info.size;
3271 3272
	} else if (view->type == I915_GGTT_VIEW_PARTIAL) {
		return view->params.partial.size << PAGE_SHIFT;
3273 3274 3275 3276 3277
	} else {
		WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
		return obj->base.size;
	}
}