i915_gem_gtt.c 100.1 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
36

37
#include "i915_drv.h"
38
#include "i915_vgpu.h"
39 40
#include "i915_trace.h"
#include "intel_drv.h"
41
#include "intel_frontbuffer.h"
42

43 44
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
81 82 83
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

106 107 108
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

133 134
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
135
{
136 137
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
138
	bool has_full_48bit_ppgtt;
139

140 141 142
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
143

144 145 146 147 148
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
149

150 151 152
	if (!has_aliasing_ppgtt)
		return 0;

153 154 155 156
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
157
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
158 159 160 161 162
		return 0;

	if (enable_ppgtt == 1)
		return 1;

163
	if (enable_ppgtt == 2 && has_full_ppgtt)
164 165
		return 2;

166 167 168
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

169 170
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
171
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
172
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
173
		return 0;
174 175 176
	}
#endif

177
	/* Early VLV doesn't have this */
178
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
179 180 181 182
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

183
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
184
		return has_full_48bit_ppgtt ? 3 : 2;
185 186
	else
		return has_aliasing_ppgtt ? 1 : 0;
187 188
}

189 190 191
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
192
{
193 194 195 196 197 198 199
	u32 pte_flags;
	int ret;

	trace_i915_va_alloc(vma);
	ret = vma->vm->allocate_va_range(vma->vm, vma->node.start, vma->size);
	if (ret)
		return ret;
200

C
Chris Wilson 已提交
201
	vma->pages = vma->obj->mm.pages;
202

203
	/* Currently applicable only to VLV */
204
	pte_flags = 0;
205 206 207
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

208
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
209
				cache_level, pte_flags);
210 211

	return 0;
212 213 214 215
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
216
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
217
}
218

219
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
220
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
221
{
222
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
223
	pte |= addr;
224 225 226

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
227
		pte |= PPAT_UNCACHED_INDEX;
228 229 230 231 232 233 234 235 236
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
237 238 239
	return pte;
}

240 241
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
242
{
243
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
244 245 246 247 248 249 250 251
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

252 253 254
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

255 256
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
257
				 u32 unused)
258
{
259
	gen6_pte_t pte = GEN6_PTE_VALID;
260
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
261 262

	switch (level) {
263 264 265 266 267 268 269 270
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
271
		MISSING_CASE(level);
272 273 274 275 276
	}

	return pte;
}

277 278
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
279
				 u32 unused)
280
{
281
	gen6_pte_t pte = GEN6_PTE_VALID;
282 283 284 285 286
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
287 288 289 290 291
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
292
		pte |= GEN6_PTE_UNCACHED;
293 294
		break;
	default:
295
		MISSING_CASE(level);
296 297
	}

298 299 300
	return pte;
}

301 302
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
303
				 u32 flags)
304
{
305
	gen6_pte_t pte = GEN6_PTE_VALID;
306 307
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

308 309
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
310 311 312 313 314 315 316

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

317 318
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
319
				 u32 unused)
320
{
321
	gen6_pte_t pte = GEN6_PTE_VALID;
322
	pte |= HSW_PTE_ADDR_ENCODE(addr);
323 324

	if (level != I915_CACHE_NONE)
325
		pte |= HSW_WB_LLC_AGE3;
326 327 328 329

	return pte;
}

330 331
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
332
				  u32 unused)
333
{
334
	gen6_pte_t pte = GEN6_PTE_VALID;
335 336
	pte |= HSW_PTE_ADDR_ENCODE(addr);

337 338 339 340
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
341
		pte |= HSW_WT_ELLC_LLC_AGE3;
342 343
		break;
	default:
344
		pte |= HSW_WB_ELLC_LLC_AGE3;
345 346
		break;
	}
347 348 349 350

	return pte;
}

351
static struct page *vm_alloc_page(struct i915_address_space *vm, gfp_t gfp)
352
{
353
	struct page *page;
354

355 356
	if (I915_SELFTEST_ONLY(should_fail(&vm->fault_attr, 1)))
		i915_gem_shrink_all(vm->i915);
357

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
	if (vm->free_pages.nr)
		return vm->free_pages.pages[--vm->free_pages.nr];

	page = alloc_page(gfp);
	if (!page)
		return NULL;

	if (vm->pt_kmap_wc)
		set_pages_array_wc(&page, 1);

	return page;
}

static void vm_free_pages_release(struct i915_address_space *vm)
{
	GEM_BUG_ON(!pagevec_count(&vm->free_pages));

	if (vm->pt_kmap_wc)
		set_pages_array_wb(vm->free_pages.pages,
				   pagevec_count(&vm->free_pages));

	__pagevec_release(&vm->free_pages);
}

static void vm_free_page(struct i915_address_space *vm, struct page *page)
{
	if (!pagevec_add(&vm->free_pages, page))
		vm_free_pages_release(vm);
}
387

388 389 390 391 392 393 394
static int __setup_page_dma(struct i915_address_space *vm,
			    struct i915_page_dma *p,
			    gfp_t gfp)
{
	p->page = vm_alloc_page(vm, gfp | __GFP_NOWARN | __GFP_NORETRY);
	if (unlikely(!p->page))
		return -ENOMEM;
395

396 397 398 399 400
	p->daddr = dma_map_page(vm->dma, p->page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (unlikely(dma_mapping_error(vm->dma, p->daddr))) {
		vm_free_page(vm, p->page);
		return -ENOMEM;
401
	}
402 403

	return 0;
404 405
}

406
static int setup_page_dma(struct i915_address_space *vm,
407
			  struct i915_page_dma *p)
408
{
409
	return __setup_page_dma(vm, p, I915_GFP_DMA);
410 411
}

412
static void cleanup_page_dma(struct i915_address_space *vm,
413
			     struct i915_page_dma *p)
414
{
415 416
	dma_unmap_page(vm->dma, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	vm_free_page(vm, p->page);
417 418
}

419
#define kmap_atomic_px(px) kmap_atomic(px_base(px)->page)
420

421 422 423 424
#define setup_px(vm, px) setup_page_dma((vm), px_base(px))
#define cleanup_px(vm, px) cleanup_page_dma((vm), px_base(px))
#define fill_px(ppgtt, px, v) fill_page_dma((vm), px_base(px), (v))
#define fill32_px(ppgtt, px, v) fill_page_dma_32((vm), px_base(px), (v))
425

426 427 428
static void fill_page_dma(struct i915_address_space *vm,
			  struct i915_page_dma *p,
			  const u64 val)
429
{
430
	u64 * const vaddr = kmap_atomic(p->page);
431 432 433 434 435
	int i;

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

436
	kunmap_atomic(vaddr);
437 438
}

439 440 441
static void fill_page_dma_32(struct i915_address_space *vm,
			     struct i915_page_dma *p,
			     const u32 v)
442
{
443
	fill_page_dma(vm, p, (u64)v << 32 | v);
444 445
}

446
static int
447
setup_scratch_page(struct i915_address_space *vm, gfp_t gfp)
448
{
449
	return __setup_page_dma(vm, &vm->scratch_page, gfp | __GFP_ZERO);
450 451
}

452
static void cleanup_scratch_page(struct i915_address_space *vm)
453
{
454
	cleanup_page_dma(vm, &vm->scratch_page);
455 456
}

457
static struct i915_page_table *alloc_pt(struct i915_address_space *vm)
458
{
459
	struct i915_page_table *pt;
460
	const size_t count = INTEL_GEN(vm->i915) >= 8 ? GEN8_PTES : GEN6_PTES;
461
	int ret = -ENOMEM;
462 463 464 465 466

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

467 468 469 470 471 472
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

473
	ret = setup_px(vm, pt);
474
	if (ret)
475
		goto fail_page_m;
476 477

	return pt;
478

479
fail_page_m:
480 481 482 483 484
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
485 486
}

487
static void free_pt(struct i915_address_space *vm, struct i915_page_table *pt)
488
{
489
	cleanup_px(vm, pt);
490 491 492 493 494 495 496 497 498
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

499
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
500
				      I915_CACHE_LLC);
501

502
	fill_px(vm, pt, scratch_pte);
503 504 505 506 507 508 509
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

510
	WARN_ON(vm->scratch_page.daddr == 0);
511

512
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
513
				     I915_CACHE_LLC, 0);
514

515
	fill32_px(vm, pt, scratch_pte);
516 517
}

518
static struct i915_page_directory *alloc_pd(struct i915_address_space *vm)
519
{
520
	struct i915_page_directory *pd;
521
	int ret = -ENOMEM;
522 523 524 525 526

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

527 528 529
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
530
		goto fail_bitmap;
531

532
	ret = setup_px(vm, pd);
533
	if (ret)
534
		goto fail_page_m;
535

536
	return pd;
537

538
fail_page_m:
539
	kfree(pd->used_pdes);
540
fail_bitmap:
541 542 543
	kfree(pd);

	return ERR_PTR(ret);
544 545
}

546
static void free_pd(struct i915_address_space *vm,
547
		    struct i915_page_directory *pd)
548 549
{
	if (px_page(pd)) {
550
		cleanup_px(vm, pd);
551 552 553 554 555 556 557 558 559 560 561 562
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

563
	fill_px(vm, pd, scratch_pde);
564 565
}

566
static int __pdp_init(struct drm_i915_private *dev_priv,
567 568
		      struct i915_page_directory_pointer *pdp)
{
569
	size_t pdpes = I915_PDPES_PER_PDP(dev_priv);
570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

597 598
static struct i915_page_directory_pointer *
alloc_pdp(struct i915_address_space *vm)
599 600 601 602
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

603
	WARN_ON(!USES_FULL_48BIT_PPGTT(vm->i915));
604 605 606 607 608

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

609
	ret = __pdp_init(vm->i915, pdp);
610 611 612
	if (ret)
		goto fail_bitmap;

613
	ret = setup_px(vm, pdp);
614 615 616 617 618 619 620 621 622 623 624 625 626
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

627
static void free_pdp(struct i915_address_space *vm,
628 629 630
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
631 632
	if (USES_FULL_48BIT_PPGTT(vm->i915)) {
		cleanup_px(vm, pdp);
633 634 635 636
		kfree(pdp);
	}
}

637 638 639 640 641 642 643
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

644
	fill_px(vm, pdp, scratch_pdpe);
645 646 647 648 649 650 651 652 653 654
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

655
	fill_px(vm, pml4, scratch_pml4e);
656 657
}

658
static void
659 660 661 662
gen8_setup_pdpe(struct i915_hw_ppgtt *ppgtt,
		struct i915_page_directory_pointer *pdp,
		struct i915_page_directory *pd,
		int index)
663 664 665
{
	gen8_ppgtt_pdpe_t *page_directorypo;

666
	if (!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)))
667 668
		return;

669
	page_directorypo = kmap_atomic_px(pdp);
670
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
671
	kunmap_atomic(page_directorypo);
672 673 674
}

static void
675
gen8_setup_pml4e(struct i915_pml4 *pml4,
676 677
		 struct i915_page_directory_pointer *pdp,
		 int index)
678
{
679
	gen8_ppgtt_pml4e_t *pagemap = kmap_atomic_px(pml4);
680 681

	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
682
	kunmap_atomic(pagemap);
683 684
}

685
/* Broadwell Page Directory Pointer Descriptors */
686
static int gen8_write_pdp(struct drm_i915_gem_request *req,
687 688
			  unsigned entry,
			  dma_addr_t addr)
689
{
690
	struct intel_engine_cs *engine = req->engine;
691
	u32 *cs;
692 693 694

	BUG_ON(entry >= 4);

695 696 697
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
698

699 700 701 702 703 704 705
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
706 707 708 709

	return 0;
}

710 711
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
712
{
713
	int i, ret;
714

715
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
716 717
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

718
		ret = gen8_write_pdp(req, i, pd_daddr);
719 720
		if (ret)
			return ret;
721
	}
B
Ben Widawsky 已提交
722

723
	return 0;
724 725
}

726 727 728 729 730 731
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

732 733 734 735 736 737 738
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
739
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
740 741
}

742 743 744 745
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
746 747 748
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
749
{
750
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
751 752
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
753 754 755
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
756

757
	if (WARN_ON(!px_page(pt)))
758
		return false;
759

M
Mika Kuoppala 已提交
760 761 762
	GEM_BUG_ON(pte_end > GEN8_PTES);

	bitmap_clear(pt->used_ptes, pte, num_entries);
763 764 765 766
	if (USES_FULL_PPGTT(vm->i915)) {
		if (bitmap_empty(pt->used_ptes, GEN8_PTES))
			return true;
	}
767

768
	vaddr = kmap_atomic_px(pt);
M
Mika Kuoppala 已提交
769
	while (pte < pte_end)
770
		vaddr[pte++] = scratch_pte;
771
	kunmap_atomic(vaddr);
772 773

	return false;
774
}
775

776 777 778 779
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
780 781 782 783 784 785
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
	struct i915_page_table *pt;
	uint64_t pde;
786 787 788
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
789 790

	gen8_for_each_pde(pt, pd, start, length, pde) {
791
		if (WARN_ON(!pd->page_table[pde]))
792
			break;
793

794 795
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
796
			pde_vaddr = kmap_atomic_px(pd);
797
			pde_vaddr[pde] = scratch_pde;
798
			kunmap_atomic(pde_vaddr);
799
			free_pt(vm, pt);
800 801 802
		}
	}

803
	if (bitmap_empty(pd->used_pdes, I915_PDES))
804 805 806
		return true;

	return false;
807
}
808

809 810 811 812
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
813 814 815 816
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
817
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
818 819
	struct i915_page_directory *pd;
	uint64_t pdpe;
820

821 822 823
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
824

825 826
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
827
			gen8_setup_pdpe(ppgtt, pdp, vm->scratch_pd, pdpe);
828
			free_pd(vm, pd);
829 830 831
		}
	}

832 833
	mark_tlbs_dirty(ppgtt);

834
	if (bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)))
835 836 837
		return true;

	return false;
838
}
839

840 841 842 843
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
844 845 846 847 848 849 850
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
851

852
	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->i915));
853

854 855 856
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
857

858 859
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
860 861
			gen8_setup_pml4e(pml4, vm->scratch_pdp, pml4e);
			free_pdp(vm, pdp);
862
		}
863 864 865
	}
}

866
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
867
				   uint64_t start, uint64_t length)
868
{
869
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
870

871
	if (USES_FULL_48BIT_PPGTT(vm->i915))
872 873 874
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
875 876
}

877 878 879 880 881 882 883
struct sgt_dma {
	struct scatterlist *sg;
	dma_addr_t dma, max;
};

static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
884
			      struct i915_page_directory_pointer *pdp,
885 886
			      struct sgt_dma *iter,
			      u64 start,
887 888
			      enum i915_cache_level cache_level)
{
889 890 891 892 893 894 895
	unsigned int pdpe = gen8_pdpe_index(start);
	unsigned int pde = gen8_pde_index(start);
	unsigned int pte = gen8_pte_index(start);
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
896

897
	pd = pdp->page_directory[pdpe];
898
	vaddr = kmap_atomic_px(pd->page_table[pde]);
899 900 901 902 903 904 905 906 907
	do {
		vaddr[pte] = pte_encode | iter->dma;
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
908

909 910
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
911
		}
912

913 914
		if (++pte == GEN8_PTES) {
			if (++pde == I915_PDES) {
915 916 917
				/* Limited by sg length for 3lvl */
				if (++pdpe == GEN8_PML4ES_PER_PML4) {
					ret = true;
918
					break;
919 920 921 922
				}

				GEM_BUG_ON(pdpe > GEN8_LEGACY_PDPES);
				pd = pdp->page_directory[pdpe];
923 924
				pde = 0;
			}
925

926 927
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(pd->page_table[pde]);
928
			pte = 0;
929
		}
930
	} while (1);
931
	kunmap_atomic(vaddr);
932

933
	return ret;
934 935
}

936 937 938 939 940
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
				   struct sg_table *pages,
				   u64 start,
				   enum i915_cache_level cache_level,
				   u32 unused)
941
{
942
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
943 944 945 946 947
	struct sgt_dma iter = {
		.sg = pages->sgl,
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
948

949 950 951
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter,
				      start, cache_level);
}
952

953 954 955 956 957 958 959 960 961 962 963 964 965 966
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
				   struct sg_table *pages,
				   uint64_t start,
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct sgt_dma iter = {
		.sg = pages->sgl,
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
	unsigned int pml4e = gen8_pml4e_index(start);
967

968 969 970
	while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[pml4e++], &iter,
					     start, cache_level))
		;
971 972
}

973
static void gen8_free_page_tables(struct i915_address_space *vm,
974
				  struct i915_page_directory *pd)
975 976 977
{
	int i;

978
	if (!px_page(pd))
979 980
		return;

981
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
982 983
		if (WARN_ON(!pd->page_table[i]))
			continue;
984

985
		free_pt(vm, pd->page_table[i]);
986 987
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
988 989
}

990 991
static int gen8_init_scratch(struct i915_address_space *vm)
{
992
	int ret;
993

994
	ret = setup_scratch_page(vm, I915_GFP_DMA);
995 996
	if (ret)
		return ret;
997

998
	vm->scratch_pt = alloc_pt(vm);
999
	if (IS_ERR(vm->scratch_pt)) {
1000 1001
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
1002 1003
	}

1004
	vm->scratch_pd = alloc_pd(vm);
1005
	if (IS_ERR(vm->scratch_pd)) {
1006 1007
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
1008 1009
	}

1010 1011
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(vm);
1012
		if (IS_ERR(vm->scratch_pdp)) {
1013 1014
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
1015 1016 1017
		}
	}

1018 1019
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
1020
	if (USES_FULL_48BIT_PPGTT(dev_priv))
1021
		gen8_initialize_pdp(vm, vm->scratch_pdp);
1022 1023

	return 0;
1024 1025

free_pd:
1026
	free_pd(vm, vm->scratch_pd);
1027
free_pt:
1028
	free_pt(vm, vm->scratch_pt);
1029
free_scratch_page:
1030
	cleanup_scratch_page(vm);
1031 1032

	return ret;
1033 1034
}

1035 1036 1037
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
1038
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1039 1040
	int i;

1041
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1042 1043
		u64 daddr = px_dma(&ppgtt->pml4);

1044 1045
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1046 1047 1048 1049 1050 1051 1052

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1053 1054
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1066 1067
static void gen8_free_scratch(struct i915_address_space *vm)
{
1068 1069 1070 1071 1072
	if (USES_FULL_48BIT_PPGTT(vm->i915))
		free_pdp(vm, vm->scratch_pdp);
	free_pd(vm, vm->scratch_pd);
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
1073 1074
}

1075
static void gen8_ppgtt_cleanup_3lvl(struct i915_address_space *vm,
1076
				    struct i915_page_directory_pointer *pdp)
1077 1078 1079
{
	int i;

1080
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(vm->i915)) {
1081
		if (WARN_ON(!pdp->page_directory[i]))
1082 1083
			continue;

1084 1085
		gen8_free_page_tables(vm, pdp->page_directory[i]);
		free_pd(vm, pdp->page_directory[i]);
1086
	}
1087

1088
	free_pdp(vm, pdp);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

1099
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, ppgtt->pml4.pdps[i]);
1100 1101
	}

1102
	cleanup_px(&ppgtt->base, &ppgtt->pml4);
1103 1104 1105 1106
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1107
	struct drm_i915_private *dev_priv = vm->i915;
1108
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1109

1110
	if (intel_vgpu_active(dev_priv))
1111 1112
		gen8_ppgtt_notify_vgt(ppgtt, false);

1113 1114
	if (!USES_FULL_48BIT_PPGTT(vm->i915))
		gen8_ppgtt_cleanup_3lvl(&ppgtt->base, &ppgtt->pdp);
1115 1116
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1117

1118
	gen8_free_scratch(vm);
1119 1120
}

1121 1122
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1123 1124
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1125
 * @start:	Starting virtual address to begin allocations.
1126
 * @length:	Size of the allocations.
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1139
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1140
				     struct i915_page_directory *pd,
1141
				     uint64_t start,
1142 1143
				     uint64_t length,
				     unsigned long *new_pts)
1144
{
1145
	struct i915_page_table *pt;
1146
	uint32_t pde;
1147

1148
	gen8_for_each_pde(pt, pd, start, length, pde) {
1149
		/* Don't reallocate page tables */
1150
		if (test_bit(pde, pd->used_pdes)) {
1151
			/* Scratch is never allocated this way */
1152
			WARN_ON(pt == vm->scratch_pt);
1153 1154 1155
			continue;
		}

1156
		pt = alloc_pt(vm);
1157
		if (IS_ERR(pt))
1158 1159
			goto unwind_out;

1160
		gen8_initialize_pt(vm, pt);
1161
		pd->page_table[pde] = pt;
1162
		__set_bit(pde, new_pts);
1163
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1164 1165
	}

1166
	return 0;
1167 1168

unwind_out:
1169
	for_each_set_bit(pde, new_pts, I915_PDES)
1170
		free_pt(vm, pd->page_table[pde]);
1171

B
Ben Widawsky 已提交
1172
	return -ENOMEM;
1173 1174
}

1175 1176
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1177
 * @vm:	Master vm structure.
1178 1179
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1180 1181
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1198 1199 1200 1201 1202 1203
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1204
{
1205
	struct i915_page_directory *pd;
1206
	uint32_t pdpe;
1207
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1208

1209
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1210

1211
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1212
		if (test_bit(pdpe, pdp->used_pdpes))
1213
			continue;
1214

1215
		pd = alloc_pd(vm);
1216
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1217
			goto unwind_out;
1218

1219
		gen8_initialize_pd(vm, pd);
1220
		pdp->page_directory[pdpe] = pd;
1221
		__set_bit(pdpe, new_pds);
1222
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1223 1224
	}

1225
	return 0;
B
Ben Widawsky 已提交
1226 1227

unwind_out:
1228
	for_each_set_bit(pdpe, new_pds, pdpes)
1229
		free_pd(vm, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1230 1231

	return -ENOMEM;
1232 1233
}

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1262
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1263
		if (!test_bit(pml4e, pml4->used_pml4es)) {
1264
			pdp = alloc_pdp(vm);
1265 1266 1267
			if (IS_ERR(pdp))
				goto unwind_out;

1268
			gen8_initialize_pdp(vm, pdp);
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1282
		free_pdp(vm, pml4->pdps[pml4e]);
1283 1284 1285 1286

	return -ENOMEM;
}

1287
static void
1288
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1299
					 unsigned long **new_pts,
1300
					 uint32_t pdpes)
1301 1302
{
	unsigned long *pds;
1303
	unsigned long *pts;
1304

1305
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1306 1307 1308
	if (!pds)
		return -ENOMEM;

1309 1310 1311 1312
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1313 1314 1315 1316 1317 1318 1319

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1320
	free_gen8_temp_bitmaps(pds, pts);
1321 1322 1323
	return -ENOMEM;
}

1324 1325 1326 1327
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1328
{
1329
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1330
	unsigned long *new_page_dirs, *new_page_tables;
1331
	struct i915_page_directory *pd;
1332 1333
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1334
	uint32_t pdpe;
1335
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1336 1337
	int ret;

1338
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1339 1340 1341
	if (ret)
		return ret;

1342
	/* Do the allocations first so we can easily bail out */
1343 1344
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1345
	if (ret) {
1346
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1347 1348 1349 1350
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1351
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1352
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1353
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1354 1355 1356 1357
		if (ret)
			goto err_out;
	}

1358 1359 1360
	start = orig_start;
	length = orig_length;

1361 1362
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1363
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1364
		gen8_pde_t *const page_directory = kmap_atomic_px(pd);
1365
		struct i915_page_table *pt;
1366
		uint64_t pd_len = length;
1367 1368 1369
		uint64_t pd_start = start;
		uint32_t pde;

1370 1371 1372
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1373
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1385
			__set_bit(pde, pd->used_pdes);
1386 1387

			/* Map the PDE to the page table */
1388 1389
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1390 1391 1392 1393
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1394 1395 1396

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1397
		}
1398

1399
		kunmap_atomic(page_directory);
1400
		__set_bit(pdpe, pdp->used_pdpes);
1401
		gen8_setup_pdpe(ppgtt, pdp, pd, pdpe);
1402 1403
	}

1404
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1405
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1406
	return 0;
1407

B
Ben Widawsky 已提交
1408
err_out:
1409
	while (pdpe--) {
1410 1411
		unsigned long temp;

1412 1413
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1414
			free_pt(vm, pdp->page_directory[pdpe]->page_table[temp]);
1415 1416
	}

1417
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1418
		free_pd(vm, pdp->page_directory[pdpe]);
1419

1420
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1421
	mark_tlbs_dirty(ppgtt);
1422 1423 1424
	return ret;
}

1425 1426 1427 1428 1429 1430 1431
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
	struct i915_page_directory_pointer *pdp;
1432
	uint64_t pml4e;
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

1447
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1448 1449 1450 1451 1452 1453
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

1454
		gen8_setup_pml4e(pml4, pdp, pml4e);
1455 1456 1457 1458 1459 1460 1461 1462 1463
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1464
		gen8_ppgtt_cleanup_3lvl(vm, pml4->pdps[pml4e]);
1465 1466 1467 1468 1469 1470 1471

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1472
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1473

1474
	if (USES_FULL_48BIT_PPGTT(vm->i915))
1475 1476 1477 1478 1479
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1480 1481
static void gen8_dump_pdp(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
1482 1483 1484 1485 1486 1487 1488
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1489
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1490 1491 1492 1493 1494 1495 1496 1497 1498
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1499
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1500 1501 1502 1503 1504 1505
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

1506
			pt_vaddr = kmap_atomic_px(pt);
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1540 1541
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1542

1543
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
1544
		gen8_dump_pdp(ppgtt, &ppgtt->pdp, start, length, scratch_pte, m);
1545
	} else {
1546
		uint64_t pml4e;
1547 1548 1549
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1550
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1551 1552 1553 1554
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
1555
			gen8_dump_pdp(ppgtt, pdp, start, length, scratch_pte, m);
1556 1557 1558 1559
		}
	}
}

1560 1561
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1562
	unsigned long *new_page_dirs, *new_page_tables;
1563
	uint32_t pdpes = I915_PDPES_PER_PDP(to_i915(ppgtt->base.dev));
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1582
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1583 1584 1585 1586

	return ret;
}

1587
/*
1588 1589 1590 1591
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1592
 *
1593
 */
1594
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1595
{
1596
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1597
	int ret;
1598

1599 1600 1601
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1602

1603 1604
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1605
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1606
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1607 1608
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1609
	ppgtt->debug_dump = gen8_dump_ppgtt;
1610

1611 1612 1613 1614 1615 1616
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
		ppgtt->base.pt_kmap_wc = true;

1617
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1618
		ret = setup_px(&ppgtt->base, &ppgtt->pml4);
1619 1620
		if (ret)
			goto free_scratch;
1621

1622 1623
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1624
		ppgtt->base.total = 1ULL << 48;
1625
		ppgtt->switch_mm = gen8_48b_mm_switch;
1626 1627

		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1628
	} else {
1629
		ret = __pdp_init(dev_priv, &ppgtt->pdp);
1630 1631 1632 1633
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1634
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1635 1636 1637
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1638

1639
		if (intel_vgpu_active(dev_priv)) {
1640 1641 1642 1643
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1644 1645

		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1646
	}
1647

1648
	if (intel_vgpu_active(dev_priv))
1649 1650
		gen8_ppgtt_notify_vgt(ppgtt, true);

1651
	return 0;
1652 1653 1654 1655

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1656 1657
}

B
Ben Widawsky 已提交
1658 1659 1660
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1661
	struct i915_page_table *unused;
1662
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1663
	uint32_t pd_entry;
1664
	uint32_t  pte, pde;
1665
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1666

1667
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1668
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1669

1670
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1671
		u32 expected;
1672
		gen6_pte_t *pt_vaddr;
1673
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1674
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1675 1676 1677 1678 1679 1680 1681 1682 1683
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1684
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[pde]);
1685

1686
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1687
			unsigned long va =
1688
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1707
		kunmap_atomic(pt_vaddr);
B
Ben Widawsky 已提交
1708 1709 1710
	}
}

1711
/* Write pde (index) from the page directory @pd to the page table @pt */
1712 1713
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1714
{
1715 1716 1717 1718
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1719

1720
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1721
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1722

1723 1724
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1725

1726 1727 1728
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1729
				  struct i915_page_directory *pd,
1730 1731
				  uint32_t start, uint32_t length)
{
1732
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1733
	struct i915_page_table *pt;
1734
	uint32_t pde;
1735

1736
	gen6_for_each_pde(pt, pd, start, length, pde)
1737 1738 1739 1740
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1741
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1742 1743
}

1744
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1745
{
1746
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1747

1748
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1749 1750
}

1751
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1752
			 struct drm_i915_gem_request *req)
1753
{
1754
	struct intel_engine_cs *engine = req->engine;
1755
	u32 *cs;
1756 1757 1758
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1759
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1760 1761 1762
	if (ret)
		return ret;

1763 1764 1765
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1766

1767 1768 1769 1770 1771 1772 1773
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1774 1775 1776 1777

	return 0;
}

1778
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1779
			  struct drm_i915_gem_request *req)
1780
{
1781
	struct intel_engine_cs *engine = req->engine;
1782
	u32 *cs;
1783 1784 1785
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1786
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1787 1788 1789
	if (ret)
		return ret;

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1801

1802
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1803
	if (engine->id != RCS) {
1804
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1805 1806 1807 1808
		if (ret)
			return ret;
	}

1809 1810 1811
	return 0;
}

1812
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1813
			  struct drm_i915_gem_request *req)
1814
{
1815
	struct intel_engine_cs *engine = req->engine;
1816
	struct drm_i915_private *dev_priv = req->i915;
1817

1818 1819
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1820 1821 1822
	return 0;
}

1823
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1824
{
1825
	struct intel_engine_cs *engine;
1826
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1827

1828
	for_each_engine(engine, dev_priv, id) {
1829 1830
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1831
		I915_WRITE(RING_MODE_GEN7(engine),
1832
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1833 1834
	}
}
B
Ben Widawsky 已提交
1835

1836
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1837
{
1838
	struct intel_engine_cs *engine;
1839
	uint32_t ecochk, ecobits;
1840
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1841

1842 1843
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1844

1845
	ecochk = I915_READ(GAM_ECOCHK);
1846
	if (IS_HASWELL(dev_priv)) {
1847 1848 1849 1850 1851 1852
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1853

1854
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1855
		/* GFX_MODE is per-ring on gen7+ */
1856
		I915_WRITE(RING_MODE_GEN7(engine),
1857
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1858
	}
1859
}
B
Ben Widawsky 已提交
1860

1861
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1862 1863
{
	uint32_t ecochk, gab_ctl, ecobits;
1864

1865 1866 1867
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1868

1869 1870 1871 1872 1873 1874 1875
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1876 1877
}

1878
/* PPGTT support for Sandybdrige/Gen6 and later */
1879
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1880
				   uint64_t start,
1881
				   uint64_t length)
1882
{
1883
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1884
	gen6_pte_t *pt_vaddr, scratch_pte;
1885 1886
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1887 1888
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1889
	unsigned last_pte, i;
1890

1891
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1892
				     I915_CACHE_LLC, 0);
1893

1894 1895
	while (num_entries) {
		last_pte = first_pte + num_entries;
1896 1897
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1898

1899
		pt_vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1900

1901 1902
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1903

1904
		kunmap_atomic(pt_vaddr);
1905

1906 1907
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1908
		act_pt++;
1909
	}
1910 1911
}

1912
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1913
				      struct sg_table *pages,
1914
				      uint64_t start,
1915
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1916
{
1917
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1918
	unsigned first_entry = start >> PAGE_SHIFT;
1919 1920
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1921 1922 1923 1924
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
	struct sgt_dma iter;
	gen6_pte_t *vaddr;

1925
	vaddr = kmap_atomic_px(ppgtt->pd.page_table[act_pt]);
1926 1927 1928 1929 1930
	iter.sg = pages->sgl;
	iter.dma = sg_dma_address(iter.sg);
	iter.max = iter.dma + iter.sg->length;
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1931

1932 1933 1934 1935 1936
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1937

1938 1939 1940
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1941

1942
		if (++act_pte == GEN6_PTES) {
1943 1944
			kunmap_atomic(vaddr);
			vaddr = kmap_atomic_px(ppgtt->pd.page_table[++act_pt]);
1945
			act_pte = 0;
D
Daniel Vetter 已提交
1946
		}
1947
	} while (1);
1948
	kunmap_atomic(vaddr);
D
Daniel Vetter 已提交
1949 1950
}

1951
static int gen6_alloc_va_range(struct i915_address_space *vm,
1952
			       uint64_t start_in, uint64_t length_in)
1953
{
1954
	DECLARE_BITMAP(new_page_tables, I915_PDES);
1955
	struct drm_i915_private *dev_priv = vm->i915;
1956
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1957
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1958
	struct i915_page_table *pt;
1959
	uint32_t start, length, start_save, length_save;
1960
	uint32_t pde;
1961 1962
	int ret;

1963 1964
	start = start_save = start_in;
	length = length_save = length_in;
1965 1966 1967 1968 1969 1970 1971 1972

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1973
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1974
		if (pt != vm->scratch_pt) {
1975 1976 1977 1978 1979 1980 1981
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1982
		pt = alloc_pt(vm);
1983 1984 1985 1986 1987 1988 1989 1990
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1991
		__set_bit(pde, new_page_tables);
1992
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1993 1994 1995 1996
	}

	start = start_save;
	length = length_save;
1997

1998
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1999 2000 2001 2002 2003 2004
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

2005
		if (__test_and_clear_bit(pde, new_page_tables))
2006 2007
			gen6_write_pde(&ppgtt->pd, pde, pt);

2008 2009 2010 2011
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
2012
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
2013 2014 2015
				GEN6_PTES);
	}

2016 2017 2018 2019
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
2020
	readl(ggtt->gsm);
2021

2022
	mark_tlbs_dirty(ppgtt);
2023
	return 0;
2024 2025 2026

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
2027
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
2028

2029
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
2030
		free_pt(vm, pt);
2031 2032 2033 2034
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
2035 2036
}

2037 2038
static int gen6_init_scratch(struct i915_address_space *vm)
{
2039
	int ret;
2040

2041
	ret = setup_scratch_page(vm, I915_GFP_DMA);
2042 2043
	if (ret)
		return ret;
2044

2045
	vm->scratch_pt = alloc_pt(vm);
2046
	if (IS_ERR(vm->scratch_pt)) {
2047
		cleanup_scratch_page(vm);
2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
2058 2059
	free_pt(vm, vm->scratch_pt);
	cleanup_scratch_page(vm);
2060 2061
}

2062
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2063
{
2064
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2065
	struct i915_page_directory *pd = &ppgtt->pd;
2066 2067
	struct i915_page_table *pt;
	uint32_t pde;
2068

2069 2070
	drm_mm_remove_node(&ppgtt->node);

2071
	gen6_for_all_pdes(pt, pd, pde)
2072
		if (pt != vm->scratch_pt)
2073
			free_pt(vm, pt);
2074

2075
	gen6_free_scratch(vm);
2076 2077
}

2078
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2079
{
2080
	struct i915_address_space *vm = &ppgtt->base;
2081
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2082
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2083
	int ret;
2084

B
Ben Widawsky 已提交
2085 2086 2087 2088
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2089
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2090

2091 2092 2093
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2094

2095 2096 2097 2098 2099
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
2100
	if (ret)
2101 2102
		goto err_out;

2103
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2104
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2105

2106 2107 2108 2109 2110 2111
	ppgtt->pd.base.ggtt_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);

	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);

2112
	return 0;
2113 2114

err_out:
2115
	gen6_free_scratch(vm);
2116
	return ret;
2117 2118 2119 2120
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2121
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2122
}
2123

2124 2125 2126
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2127
	struct i915_page_table *unused;
2128
	uint32_t pde;
2129

2130
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2131
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2132 2133
}

2134
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2135
{
2136
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2137
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2138 2139
	int ret;

2140
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2141
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2142
		ppgtt->switch_mm = gen6_mm_switch;
2143
	else if (IS_HASWELL(dev_priv))
2144
		ppgtt->switch_mm = hsw_mm_switch;
2145
	else if (IS_GEN7(dev_priv))
2146
		ppgtt->switch_mm = gen7_mm_switch;
2147
	else
2148 2149 2150 2151 2152 2153 2154 2155
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2156 2157
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2158 2159
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2160
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2161
	ppgtt->debug_dump = gen6_dump_ppgtt;
2162

2163
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2164 2165
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2166 2167 2168 2169 2170 2171
	ret = gen6_alloc_va_range(&ppgtt->base, 0, ppgtt->base.total);
	if (ret) {
		gen6_ppgtt_cleanup(&ppgtt->base);
		return ret;
	}

2172
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2173 2174
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2175

2176 2177
	DRM_DEBUG_DRIVER("Adding PPGTT at offset %x\n",
			 ppgtt->pd.base.ggtt_offset << 10);
2178

2179
	return 0;
2180 2181
}

2182 2183
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2184
{
2185
	ppgtt->base.i915 = dev_priv;
2186
	ppgtt->base.dma = &dev_priv->drm.pdev->dev;
2187

2188
	if (INTEL_INFO(dev_priv)->gen < 8)
2189
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2190
	else
2191
		return gen8_ppgtt_init(ppgtt);
2192
}
2193

2194
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2195 2196
				    struct drm_i915_private *dev_priv,
				    const char *name)
2197
{
C
Chris Wilson 已提交
2198
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2199

2200
	drm_mm_init(&vm->mm, vm->start, vm->total);
2201 2202
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

2203 2204
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2205
	INIT_LIST_HEAD(&vm->unbound_list);
2206

2207
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
2208
	pagevec_init(&vm->free_pages, false);
2209 2210
}

2211 2212
static void i915_address_space_fini(struct i915_address_space *vm)
{
2213 2214 2215
	if (pagevec_count(&vm->free_pages))
		vm_free_pages_release(vm);

2216 2217 2218 2219 2220
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2221
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2222 2223 2224 2225 2226
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
2227
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk */
2228
	if (IS_BROADWELL(dev_priv))
2229
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2230
	else if (IS_CHERRYVIEW(dev_priv))
2231
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2232
	else if (IS_GEN9_BC(dev_priv))
2233
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2234
	else if (IS_GEN9_LP(dev_priv))
2235 2236 2237
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2238
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2239
{
2240
	gtt_write_workarounds(dev_priv);
2241

2242 2243 2244 2245 2246 2247
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2248
	if (!USES_PPGTT(dev_priv))
2249 2250
		return 0;

2251
	if (IS_GEN6(dev_priv))
2252
		gen6_ppgtt_enable(dev_priv);
2253
	else if (IS_GEN7(dev_priv))
2254 2255 2256
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2257
	else
2258
		MISSING_CASE(INTEL_GEN(dev_priv));
2259

2260 2261
	return 0;
}
2262

2263
struct i915_hw_ppgtt *
2264
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2265 2266
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2267 2268 2269 2270 2271 2272 2273 2274
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

2275
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2276 2277 2278 2279 2280
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2281 2282 2283 2284
	kref_init(&ppgtt->ref);
	i915_address_space_init(&ppgtt->base, dev_priv, name);
	ppgtt->base.file = fpriv;

2285 2286
	trace_i915_ppgtt_create(&ppgtt->base);

2287 2288 2289
	return ppgtt;
}

2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

2311
void i915_ppgtt_release(struct kref *kref)
2312 2313 2314 2315
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2316 2317
	trace_i915_ppgtt_release(&ppgtt->base);

2318
	/* vmas should already be unbound and destroyed */
2319 2320
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2321
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2322 2323

	ppgtt->base.cleanup(&ppgtt->base);
2324
	i915_address_space_fini(&ppgtt->base);
2325 2326
	kfree(ppgtt);
}
2327

2328 2329 2330
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2331
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2332 2333 2334 2335 2336
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2337
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2338 2339 2340 2341 2342
		return true;
#endif
	return false;
}

2343
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2344
{
2345
	struct intel_engine_cs *engine;
2346
	enum intel_engine_id id;
2347

2348
	if (INTEL_INFO(dev_priv)->gen < 6)
2349 2350
		return;

2351
	for_each_engine(engine, dev_priv, id) {
2352
		u32 fault_reg;
2353
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2354 2355
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2356
					 "\tAddr: 0x%08lx\n"
2357 2358 2359 2360 2361 2362 2363
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2364
			I915_WRITE(RING_FAULT_REG(engine),
2365 2366 2367
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2368 2369 2370 2371

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2372 2373
}

2374
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2375
{
2376
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2377 2378 2379 2380

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2381
	if (INTEL_GEN(dev_priv) < 6)
2382 2383
		return;

2384
	i915_check_and_clear_faults(dev_priv);
2385

2386
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2387

2388
	i915_ggtt_invalidate(dev_priv);
2389 2390
}

2391 2392
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2393
{
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
				 obj->base.size >> PAGE_SHIFT,
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2412

2413
	return -ENOSPC;
2414 2415
}

2416
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2417 2418 2419 2420
{
	writeq(pte, addr);
}

2421 2422 2423 2424 2425 2426
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
2427
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2428
	gen8_pte_t __iomem *pte =
2429
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2430

2431
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2432

2433
	ggtt->invalidate(vm->i915);
2434 2435
}

B
Ben Widawsky 已提交
2436 2437
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2438
				     uint64_t start,
2439
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2440
{
2441
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2442 2443
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2444
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2445
	dma_addr_t addr;
2446

2447 2448 2449 2450
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
	gtt_entries += start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, st)
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2451

2452
	wmb();
B
Ben Widawsky 已提交
2453 2454 2455 2456 2457

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2458
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2459 2460
}

2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2487 2488 2489 2490 2491 2492
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
2493
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2494
	gen6_pte_t __iomem *pte =
2495
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2496

2497
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2498

2499
	ggtt->invalidate(vm->i915);
2500 2501
}

2502 2503 2504 2505 2506 2507
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2508
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2509
				     struct sg_table *st,
2510
				     uint64_t start,
2511
				     enum i915_cache_level level, u32 flags)
2512
{
2513
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2514 2515 2516
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
	unsigned int i = start >> PAGE_SHIFT;
	struct sgt_iter iter;
2517
	dma_addr_t addr;
2518 2519 2520
	for_each_sgt_dma(addr, iter, st)
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
	wmb();
2521 2522 2523 2524 2525

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2526
	ggtt->invalidate(vm->i915);
2527 2528
}

2529
static void nop_clear_range(struct i915_address_space *vm,
2530
			    uint64_t start, uint64_t length)
2531 2532 2533
{
}

B
Ben Widawsky 已提交
2534
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2535
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2536
{
2537
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2538 2539
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2540 2541 2542
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2543 2544
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2557
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2558
				  uint64_t start,
2559
				  uint64_t length)
2560
{
2561
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2562 2563
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2564
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2565 2566
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2567 2568 2569 2570 2571 2572 2573
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2574
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2575
				     I915_CACHE_LLC, 0);
2576

2577 2578 2579 2580 2581
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2594 2595 2596 2597
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2598 2599 2600 2601
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2602
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2603

2604 2605
}

2606
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2607
				  uint64_t start,
2608
				  uint64_t length)
2609
{
2610
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2611 2612
}

2613 2614 2615
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2616
{
2617
	struct drm_i915_private *i915 = vma->vm->i915;
2618
	struct drm_i915_gem_object *obj = vma->obj;
2619
	u32 pte_flags;
2620

2621 2622 2623 2624 2625
	if (unlikely(!vma->pages)) {
		int ret = i915_get_ggtt_vma_pages(vma);
		if (ret)
			return ret;
	}
2626 2627

	/* Currently applicable only to VLV */
2628
	pte_flags = 0;
2629 2630 2631
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2632
	intel_runtime_pm_get(i915);
2633
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2634
				cache_level, pte_flags);
2635
	intel_runtime_pm_put(i915);
2636 2637 2638 2639 2640 2641

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2642
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2643 2644 2645 2646

	return 0;
}

2647 2648 2649 2650 2651 2652 2653 2654 2655
static void ggtt_unbind_vma(struct i915_vma *vma)
{
	struct drm_i915_private *i915 = vma->vm->i915;

	intel_runtime_pm_get(i915);
	vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
	intel_runtime_pm_put(i915);
}

2656 2657 2658
static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2659
{
2660
	struct drm_i915_private *i915 = vma->vm->i915;
2661
	u32 pte_flags;
2662
	int ret;
2663

2664
	if (unlikely(!vma->pages)) {
2665
		ret = i915_get_ggtt_vma_pages(vma);
2666 2667 2668
		if (ret)
			return ret;
	}
2669

2670
	/* Currently applicable only to VLV */
2671 2672
	pte_flags = 0;
	if (vma->obj->gt_ro)
2673
		pte_flags |= PTE_READ_ONLY;
2674

2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
	if (flags & I915_VMA_LOCAL_BIND) {
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;

		if (appgtt->base.allocate_va_range) {
			ret = appgtt->base.allocate_va_range(&appgtt->base,
							     vma->node.start,
							     vma->node.size);
			if (ret)
				return ret;
		}

		appgtt->base.insert_entries(&appgtt->base,
					    vma->pages, vma->node.start,
					    cache_level, pte_flags);
	}

2691
	if (flags & I915_VMA_GLOBAL_BIND) {
2692
		intel_runtime_pm_get(i915);
2693
		vma->vm->insert_entries(vma->vm,
2694
					vma->pages, vma->node.start,
2695
					cache_level, pte_flags);
2696
		intel_runtime_pm_put(i915);
2697
	}
2698

2699
	return 0;
2700 2701
}

2702
static void aliasing_gtt_unbind_vma(struct i915_vma *vma)
2703
{
2704
	struct drm_i915_private *i915 = vma->vm->i915;
2705

2706 2707
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2708
		vma->vm->clear_range(vma->vm, vma->node.start, vma->size);
2709 2710
		intel_runtime_pm_put(i915);
	}
2711

2712 2713 2714 2715 2716
	if (vma->flags & I915_VMA_LOCAL_BIND) {
		struct i915_address_space *vm = &i915->mm.aliasing_ppgtt->base;

		vm->clear_range(vm, vma->node.start, vma->size);
	}
2717 2718
}

2719 2720
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2721
{
D
David Weinehall 已提交
2722 2723
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2724
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2725

2726
	if (unlikely(ggtt->do_idle_maps)) {
2727
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2728 2729 2730 2731 2732
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2733

2734
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2735
}
2736

C
Chris Wilson 已提交
2737
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2738
				  unsigned long color,
2739 2740
				  u64 *start,
				  u64 *end)
2741
{
2742
	if (node->allocated && node->color != color)
2743
		*start += I915_GTT_PAGE_SIZE;
2744

2745 2746 2747 2748 2749
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2750
	node = list_next_entry(node, node_list);
2751
	if (node->color != color)
2752
		*end -= I915_GTT_PAGE_SIZE;
2753
}
B
Ben Widawsky 已提交
2754

2755 2756 2757 2758 2759 2760
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

2761 2762 2763
	ppgtt = i915_ppgtt_create(i915, NULL, "[alias]");
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
2764 2765 2766 2767 2768

	if (ppgtt->base.allocate_va_range) {
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
						    0, ppgtt->base.total);
		if (err)
2769
			goto err_ppgtt;
2770 2771 2772
	}

	i915->mm.aliasing_ppgtt = ppgtt;
2773

2774 2775 2776
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

2777 2778 2779
	WARN_ON(ggtt->base.unbind_vma != ggtt_unbind_vma);
	ggtt->base.unbind_vma = aliasing_gtt_unbind_vma;

2780 2781 2782
	return 0;

err_ppgtt:
2783
	i915_ppgtt_put(ppgtt);
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

2796
	i915_ppgtt_put(ppgtt);
2797 2798

	ggtt->base.bind_vma = ggtt_bind_vma;
2799
	ggtt->base.unbind_vma = ggtt_unbind_vma;
2800 2801
}

2802
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2803
{
2804 2805 2806 2807 2808 2809 2810 2811 2812
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2813
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2814
	unsigned long hole_start, hole_end;
2815
	struct drm_mm_node *entry;
2816
	int ret;
2817

2818 2819 2820
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2821

2822
	/* Reserve a mappable slot for our lockless error capture */
2823 2824 2825 2826
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2827 2828 2829
	if (ret)
		return ret;

2830
	/* Clear any non-preallocated blocks */
2831
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2832 2833
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2834
		ggtt->base.clear_range(&ggtt->base, hole_start,
2835
				       hole_end - hole_start);
2836 2837 2838
	}

	/* And finally clear the reserved guard page */
2839
	ggtt->base.clear_range(&ggtt->base,
2840
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2841

2842
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2843
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2844
		if (ret)
2845
			goto err;
2846 2847
	}

2848
	return 0;
2849 2850 2851 2852

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2853 2854
}

2855 2856
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2857
 * @dev_priv: i915 device
2858
 */
2859
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2860
{
2861
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2862 2863 2864 2865 2866 2867 2868 2869 2870
	struct i915_vma *vma, *vn;

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2871

2872
	i915_gem_cleanup_stolen(&dev_priv->drm);
2873

2874 2875 2876
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_gem_fini_aliasing_ppgtt(dev_priv);

2877 2878 2879
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2880
	if (drm_mm_initialized(&ggtt->base.mm)) {
2881
		intel_vgt_deballoon(dev_priv);
2882
		i915_address_space_fini(&ggtt->base);
2883 2884
	}

2885
	ggtt->base.cleanup(&ggtt->base);
2886
	mutex_unlock(&dev_priv->drm.struct_mutex);
2887 2888

	arch_phys_wc_del(ggtt->mtrr);
2889
	io_mapping_fini(&ggtt->mappable);
2890
}
2891

2892
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2893 2894 2895 2896 2897 2898
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2899
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2900 2901 2902 2903 2904
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2905 2906 2907 2908 2909 2910 2911

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2912 2913 2914
	return bdw_gmch_ctl << 20;
}

2915
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2916 2917 2918 2919 2920 2921 2922 2923 2924 2925
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2926
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2927 2928 2929 2930 2931 2932
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2933
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2934 2935 2936 2937 2938 2939
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2970
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2971
{
2972 2973
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2974
	phys_addr_t phys_addr;
2975
	int ret;
B
Ben Widawsky 已提交
2976 2977

	/* For Modern GENs the PTEs and register space are split in the BAR */
2978
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2979

I
Imre Deak 已提交
2980 2981 2982 2983 2984 2985 2986
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2987
	if (IS_GEN9_LP(dev_priv))
2988
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2989
	else
2990
		ggtt->gsm = ioremap_wc(phys_addr, size);
2991
	if (!ggtt->gsm) {
2992
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2993 2994 2995
		return -ENOMEM;
	}

2996
	ret = setup_scratch_page(&ggtt->base, GFP_DMA32);
2997
	if (ret) {
B
Ben Widawsky 已提交
2998 2999
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
3000
		iounmap(ggtt->gsm);
3001
		return ret;
B
Ben Widawsky 已提交
3002 3003
	}

3004
	return 0;
B
Ben Widawsky 已提交
3005 3006
}

B
Ben Widawsky 已提交
3007 3008 3009
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
3010
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

3023
	if (!USES_PPGTT(dev_priv))
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
3039 3040
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
3041 3042
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
3043 3044
}

3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3066 3067 3068 3069 3070 3071 3072 3073 3074 3075
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3076 3077
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3078 3079
}

3080 3081 3082 3083 3084
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3085
	cleanup_scratch_page(vm);
3086 3087
}

3088
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3089
{
3090
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3091
	struct pci_dev *pdev = dev_priv->drm.pdev;
3092
	unsigned int size;
B
Ben Widawsky 已提交
3093 3094 3095
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3096 3097
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3098

3099 3100
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3101

3102
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3103

3104
	if (INTEL_GEN(dev_priv) >= 9) {
3105
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3106
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3107
	} else if (IS_CHERRYVIEW(dev_priv)) {
3108
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3109
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3110
	} else {
3111
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3112
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3113
	}
B
Ben Widawsky 已提交
3114

3115
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3116

3117
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3118 3119 3120
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3121

3122
	ggtt->base.cleanup = gen6_gmch_remove;
3123 3124
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3125
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3126
	ggtt->base.clear_range = nop_clear_range;
3127
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3128 3129 3130 3131 3132 3133
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3134 3135
	ggtt->invalidate = gen6_ggtt_invalidate;

3136
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3137 3138
}

3139
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3140
{
3141
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3142
	struct pci_dev *pdev = dev_priv->drm.pdev;
3143
	unsigned int size;
3144 3145
	u16 snb_gmch_ctl;

3146 3147
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3148

3149 3150
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3151
	 */
3152
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3153
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3154
		return -ENXIO;
3155 3156
	}

3157 3158 3159
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3160

3161
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3162

3163 3164
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3165

3166
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3167
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3168 3169 3170
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3171 3172
	ggtt->base.cleanup = gen6_gmch_remove;

3173 3174
	ggtt->invalidate = gen6_ggtt_invalidate;

3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3185

3186
	return ggtt_probe_common(ggtt, size);
3187 3188
}

3189
static void i915_gmch_remove(struct i915_address_space *vm)
3190
{
3191
	intel_gmch_remove();
3192
}
3193

3194
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3195
{
3196
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3197 3198
	int ret;

3199
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3200 3201 3202 3203 3204
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3205 3206 3207 3208
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3209

3210
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3211
	ggtt->base.insert_page = i915_ggtt_insert_page;
3212 3213 3214 3215
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3216
	ggtt->base.cleanup = i915_gmch_remove;
3217

3218 3219
	ggtt->invalidate = gmch_ggtt_invalidate;

3220
	if (unlikely(ggtt->do_idle_maps))
3221 3222
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3223 3224 3225
	return 0;
}

3226
/**
3227
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3228
 * @dev_priv: i915 device
3229
 */
3230
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3231
{
3232
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3233 3234
	int ret;

3235
	ggtt->base.i915 = dev_priv;
3236
	ggtt->base.dma = &dev_priv->drm.pdev->dev;
3237

3238 3239 3240 3241 3242 3243
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3244
	if (ret)
3245 3246
		return ret;

3247 3248 3249 3250 3251 3252 3253 3254 3255 3256
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3257 3258
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3259
			  " of address space! Found %lldM!\n",
3260 3261 3262 3263 3264
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3265 3266 3267 3268 3269 3270 3271
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3272
	/* GMADR is the PCI mmio aperture into the global GTT. */
3273
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3274 3275
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3276
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3277 3278 3279 3280
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3281 3282

	return 0;
3283 3284 3285 3286
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3287
 * @dev_priv: i915 device
3288
 */
3289
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3290 3291 3292 3293
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3294 3295
	INIT_LIST_HEAD(&dev_priv->vm_list);

3296 3297 3298 3299
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3300
	 */
C
Chris Wilson 已提交
3301 3302
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3303
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3304
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3305
	mutex_unlock(&dev_priv->drm.struct_mutex);
3306

3307 3308 3309
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3310 3311 3312 3313 3314 3315
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3316 3317 3318 3319
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3320
	ret = i915_gem_init_stolen(dev_priv);
3321 3322 3323 3324
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3325 3326

out_gtt_cleanup:
3327
	ggtt->base.cleanup(&ggtt->base);
3328
	return ret;
3329
}
3330

3331
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3332
{
3333
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3334 3335 3336 3337 3338
		return -EIO;

	return 0;
}

3339 3340 3341 3342 3343 3344 3345 3346 3347 3348
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = guc_ggtt_invalidate;
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = gen6_ggtt_invalidate;
}

3349
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3350
{
3351
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3352
	struct drm_i915_gem_object *obj, *on;
3353

3354
	i915_check_and_clear_faults(dev_priv);
3355 3356

	/* First fill our portion of the GTT with scratch pages */
3357
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3358

3359 3360 3361 3362
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3363
				 &dev_priv->mm.bound_list, global_link) {
3364 3365 3366
		bool ggtt_bound = false;
		struct i915_vma *vma;

3367
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3368
			if (vma->vm != &ggtt->base)
3369
				continue;
3370

3371 3372 3373
			if (!i915_vma_unbind(vma))
				continue;

3374 3375
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3376
			ggtt_bound = true;
3377 3378
		}

3379
		if (ggtt_bound)
3380
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3381
	}
3382

3383 3384
	ggtt->base.closed = false;

3385
	if (INTEL_GEN(dev_priv) >= 8) {
3386
		if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3387 3388 3389 3390 3391 3392 3393
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3394
	if (USES_PPGTT(dev_priv)) {
3395 3396
		struct i915_address_space *vm;

3397 3398 3399
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3400
			struct i915_hw_ppgtt *ppgtt;
3401

3402
			if (i915_is_ggtt(vm))
3403
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3404 3405
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3406 3407 3408 3409 3410 3411

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

3412
	i915_ggtt_invalidate(dev_priv);
3413 3414
}

3415
static struct scatterlist *
3416
rotate_pages(const dma_addr_t *in, unsigned int offset,
3417
	     unsigned int width, unsigned int height,
3418
	     unsigned int stride,
3419
	     struct sg_table *st, struct scatterlist *sg)
3420 3421 3422 3423 3424
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3425
		src_idx = stride * (height - 1) + column;
3426 3427 3428 3429 3430 3431 3432
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3433
			sg_dma_address(sg) = in[offset + src_idx];
3434 3435
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3436
			src_idx -= stride;
3437 3438
		}
	}
3439 3440

	return sg;
3441 3442
}

3443 3444 3445
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3446
{
3447
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3448
	unsigned int size = intel_rotation_info_size(rot_info);
3449 3450
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3451 3452 3453
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3454
	struct scatterlist *sg;
3455
	int ret = -ENOMEM;
3456 3457

	/* Allocate a temporary list of source pages for random access. */
3458
	page_addr_list = drm_malloc_gfp(n_pages,
3459 3460
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3461 3462 3463 3464 3465 3466 3467 3468
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3469
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3470 3471 3472 3473 3474
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3475
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3476
		page_addr_list[i++] = dma_addr;
3477

3478
	GEM_BUG_ON(i != n_pages);
3479 3480 3481
	st->nents = 0;
	sg = st->sgl;

3482 3483 3484 3485
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3486 3487
	}

3488 3489
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3490 3491 3492 3493 3494 3495 3496 3497 3498 3499

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3500 3501 3502
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3503 3504
	return ERR_PTR(ret);
}
3505

3506
static noinline struct sg_table *
3507 3508 3509 3510
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3511
	struct scatterlist *sg, *iter;
3512
	unsigned int count = view->partial.size;
3513
	unsigned int offset;
3514 3515 3516 3517 3518 3519
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3520
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3521 3522 3523
	if (ret)
		goto err_sg_alloc;

3524
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3525 3526
	GEM_BUG_ON(!iter);

3527 3528
	sg = st->sgl;
	st->nents = 0;
3529 3530
	do {
		unsigned int len;
3531

3532 3533 3534 3535 3536 3537
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3538 3539

		st->nents++;
3540 3541 3542 3543 3544
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3545

3546 3547 3548 3549
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3550 3551 3552 3553 3554 3555 3556

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3557
static int
3558
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3559
{
3560
	int ret;
3561

3562 3563 3564 3565 3566 3567 3568
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3569 3570 3571
	switch (vma->ggtt_view.type) {
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3572 3573
		return 0;

3574
	case I915_GGTT_VIEW_ROTATED:
3575
		vma->pages =
3576 3577 3578 3579
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3580
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3581 3582 3583
		break;

	default:
3584 3585
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);
3586 3587
		return -EINVAL;
	}
3588

3589 3590
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3591 3592
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3593 3594
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3595
	}
3596
	return ret;
3597 3598
}

3599 3600
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3601 3602 3603 3604 3605 3606 3607 3608 3609 3610
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3635
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3636
	GEM_BUG_ON(drm_mm_node_allocated(node));
3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3678 3679
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3680 3681 3682 3683 3684 3685 3686 3687 3688
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3689
 *         must be #I915_GTT_PAGE_SIZE aligned
3690 3691 3692
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3693 3694 3695 3696 3697 3698
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3699 3700
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3717
	enum drm_mm_insert_mode mode;
3718
	u64 offset;
3719 3720 3721 3722 3723 3724 3725 3726 3727 3728
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3729
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3730
	GEM_BUG_ON(drm_mm_node_allocated(node));
3731 3732 3733 3734 3735 3736 3737

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3738 3739 3740 3741 3742
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3754 3755 3756
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3757 3758 3759
	if (err != -ENOSPC)
		return err;

3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
3789 3790 3791 3792 3793
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

3794 3795 3796
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
3797
}
3798 3799 3800

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
3801
#include "selftests/i915_gem_gtt.c"
3802
#endif