i915_gem_gtt.c 93.4 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33
#include "i915_trace.h"
#include "intel_drv.h"
34
#include "intel_frontbuffer.h"
35

36 37
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
74 75 76
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

99 100 101
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

102 103 104
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
105
const struct i915_ggtt_view i915_ggtt_view_rotated = {
106
	.type = I915_GGTT_VIEW_ROTATED,
107
};
108

109 110
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
111
{
112 113
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
114
	bool has_full_48bit_ppgtt;
115

116 117 118 119
	has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
	has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
	has_full_48bit_ppgtt =
	       	IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
120

121 122 123 124 125
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
126

127 128 129
	if (!has_aliasing_ppgtt)
		return 0;

130 131 132 133
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
134
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
135 136 137 138 139
		return 0;

	if (enable_ppgtt == 1)
		return 1;

140
	if (enable_ppgtt == 2 && has_full_ppgtt)
141 142
		return 2;

143 144 145
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

146 147
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
148
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
149
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
150
		return 0;
151 152 153
	}
#endif

154
	/* Early VLV doesn't have this */
155
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
156 157 158 159
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

160
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
161
		return has_full_48bit_ppgtt ? 3 : 2;
162 163
	else
		return has_aliasing_ppgtt ? 1 : 0;
164 165
}

166 167 168
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
169 170 171
{
	u32 pte_flags = 0;

C
Chris Wilson 已提交
172
	vma->pages = vma->obj->mm.pages;
173

174 175 176 177
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

178
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
179
				cache_level, pte_flags);
180 181

	return 0;
182 183 184 185 186 187
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
188
			     vma->size);
189
}
190

191
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
192
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
193
{
194
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
195
	pte |= addr;
196 197 198

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
199
		pte |= PPAT_UNCACHED_INDEX;
200 201 202 203 204 205 206 207 208
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
209 210 211
	return pte;
}

212 213
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
214
{
215
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
216 217 218 219 220 221 222 223
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

224 225 226
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

227 228
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
229
				 u32 unused)
230
{
231
	gen6_pte_t pte = GEN6_PTE_VALID;
232
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
233 234

	switch (level) {
235 236 237 238 239 240 241 242
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
243
		MISSING_CASE(level);
244 245 246 247 248
	}

	return pte;
}

249 250
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
251
				 u32 unused)
252
{
253
	gen6_pte_t pte = GEN6_PTE_VALID;
254 255 256 257 258
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
259 260 261 262 263
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
264
		pte |= GEN6_PTE_UNCACHED;
265 266
		break;
	default:
267
		MISSING_CASE(level);
268 269
	}

270 271 272
	return pte;
}

273 274
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
275
				 u32 flags)
276
{
277
	gen6_pte_t pte = GEN6_PTE_VALID;
278 279
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

280 281
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
282 283 284 285 286 287 288

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

289 290
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
291
				 u32 unused)
292
{
293
	gen6_pte_t pte = GEN6_PTE_VALID;
294
	pte |= HSW_PTE_ADDR_ENCODE(addr);
295 296

	if (level != I915_CACHE_NONE)
297
		pte |= HSW_WB_LLC_AGE3;
298 299 300 301

	return pte;
}

302 303
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
304
				  u32 unused)
305
{
306
	gen6_pte_t pte = GEN6_PTE_VALID;
307 308
	pte |= HSW_PTE_ADDR_ENCODE(addr);

309 310 311 312
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
313
		pte |= HSW_WT_ELLC_LLC_AGE3;
314 315
		break;
	default:
316
		pte |= HSW_WB_ELLC_LLC_AGE3;
317 318
		break;
	}
319 320 321 322

	return pte;
}

323
static int __setup_page_dma(struct drm_i915_private *dev_priv,
324
			    struct i915_page_dma *p, gfp_t flags)
325
{
326
	struct device *kdev = &dev_priv->drm.pdev->dev;
327

328
	p->page = alloc_page(flags);
329 330
	if (!p->page)
		return -ENOMEM;
331

332
	p->daddr = dma_map_page(kdev,
333
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
334

335
	if (dma_mapping_error(kdev, p->daddr)) {
336 337 338
		__free_page(p->page);
		return -EINVAL;
	}
339 340

	return 0;
341 342
}

343 344
static int setup_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p)
345
{
346
	return __setup_page_dma(dev_priv, p, I915_GFP_DMA);
347 348
}

349 350
static void cleanup_page_dma(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p)
351
{
352
	struct pci_dev *pdev = dev_priv->drm.pdev;
D
David Weinehall 已提交
353

354
	if (WARN_ON(!p->page))
355
		return;
356

D
David Weinehall 已提交
357
	dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
358 359 360 361
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

362
static void *kmap_page_dma(struct i915_page_dma *p)
363
{
364 365
	return kmap_atomic(p->page);
}
366

367 368 369
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
370
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
371
{
372 373 374
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
375
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
376 377 378 379 380
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

381
#define kmap_px(px) kmap_page_dma(px_base(px))
382 383
#define kunmap_px(ppgtt, vaddr) \
		kunmap_page_dma(to_i915((ppgtt)->base.dev), (vaddr))
384

385 386
#define setup_px(dev_priv, px) setup_page_dma((dev_priv), px_base(px))
#define cleanup_px(dev_priv, px) cleanup_page_dma((dev_priv), px_base(px))
387 388 389
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
390

391 392
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
393 394 395 396 397 398 399
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

400
	kunmap_page_dma(dev_priv, vaddr);
401 402
}

403 404
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
405 406 407 408 409
{
	uint64_t v = val32;

	v = v << 32 | val32;

410
	fill_page_dma(dev_priv, p, v);
411 412
}

413
static int
414
setup_scratch_page(struct drm_i915_private *dev_priv,
415 416
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
417
{
418
	return __setup_page_dma(dev_priv, scratch, gfp | __GFP_ZERO);
419 420
}

421
static void cleanup_scratch_page(struct drm_i915_private *dev_priv,
422
				 struct i915_page_dma *scratch)
423
{
424
	cleanup_page_dma(dev_priv, scratch);
425 426
}

427
static struct i915_page_table *alloc_pt(struct drm_i915_private *dev_priv)
428
{
429
	struct i915_page_table *pt;
430
	const size_t count = INTEL_GEN(dev_priv) >= 8 ? GEN8_PTES : GEN6_PTES;
431
	int ret = -ENOMEM;
432 433 434 435 436

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

437 438 439 440 441 442
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

443
	ret = setup_px(dev_priv, pt);
444
	if (ret)
445
		goto fail_page_m;
446 447

	return pt;
448

449
fail_page_m:
450 451 452 453 454
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
455 456
}

457 458
static void free_pt(struct drm_i915_private *dev_priv,
		    struct i915_page_table *pt)
459
{
460
	cleanup_px(dev_priv, pt);
461 462 463 464 465 466 467 468 469
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

470
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
471
				      I915_CACHE_LLC);
472

473
	fill_px(to_i915(vm->dev), pt, scratch_pte);
474 475 476 477 478 479 480
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

481
	WARN_ON(vm->scratch_page.daddr == 0);
482

483
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
484
				     I915_CACHE_LLC, 0);
485

486
	fill32_px(to_i915(vm->dev), pt, scratch_pte);
487 488
}

489
static struct i915_page_directory *alloc_pd(struct drm_i915_private *dev_priv)
490
{
491
	struct i915_page_directory *pd;
492
	int ret = -ENOMEM;
493 494 495 496 497

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

498 499 500
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
501
		goto fail_bitmap;
502

503
	ret = setup_px(dev_priv, pd);
504
	if (ret)
505
		goto fail_page_m;
506

507
	return pd;
508

509
fail_page_m:
510
	kfree(pd->used_pdes);
511
fail_bitmap:
512 513 514
	kfree(pd);

	return ERR_PTR(ret);
515 516
}

517 518
static void free_pd(struct drm_i915_private *dev_priv,
		    struct i915_page_directory *pd)
519 520
{
	if (px_page(pd)) {
521
		cleanup_px(dev_priv, pd);
522 523 524 525 526 527 528 529 530 531 532 533
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

534
	fill_px(to_i915(vm->dev), pd, scratch_pde);
535 536
}

537
static int __pdp_init(struct drm_i915_private *dev_priv,
538 539
		      struct i915_page_directory_pointer *pdp)
{
540
	size_t pdpes = I915_PDPES_PER_PDP(dev_priv);
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

568
static struct
569
i915_page_directory_pointer *alloc_pdp(struct drm_i915_private *dev_priv)
570 571 572 573
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

574
	WARN_ON(!USES_FULL_48BIT_PPGTT(dev_priv));
575 576 577 578 579

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

580
	ret = __pdp_init(dev_priv, pdp);
581 582 583
	if (ret)
		goto fail_bitmap;

584
	ret = setup_px(dev_priv, pdp);
585 586 587 588 589 590 591 592 593 594 595 596 597
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

598
static void free_pdp(struct drm_i915_private *dev_priv,
599 600 601
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
602 603
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		cleanup_px(dev_priv, pdp);
604 605 606 607
		kfree(pdp);
	}
}

608 609 610 611 612 613 614
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

615
	fill_px(to_i915(vm->dev), pdp, scratch_pdpe);
616 617 618 619 620 621 622 623 624 625
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

626
	fill_px(to_i915(vm->dev), pml4, scratch_pml4e);
627 628
}

629 630 631 632 633 634 635 636
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

637
	if (!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)))
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

653
	WARN_ON(!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)));
654 655
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
656 657
}

658
/* Broadwell Page Directory Pointer Descriptors */
659
static int gen8_write_pdp(struct drm_i915_gem_request *req,
660 661
			  unsigned entry,
			  dma_addr_t addr)
662
{
663
	struct intel_ring *ring = req->ring;
664
	struct intel_engine_cs *engine = req->engine;
665 666 667 668
	int ret;

	BUG_ON(entry >= 4);

669
	ret = intel_ring_begin(req, 6);
670 671 672
	if (ret)
		return ret;

673 674 675 676 677 678 679
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
680 681 682 683

	return 0;
}

684 685
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
686
{
687
	int i, ret;
688

689
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
690 691
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

692
		ret = gen8_write_pdp(req, i, pd_daddr);
693 694
		if (ret)
			return ret;
695
	}
B
Ben Widawsky 已提交
696

697
	return 0;
698 699
}

700 701 702 703 704 705
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

706 707 708 709 710 711 712
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
713
	ppgtt->pd_dirty_rings = INTEL_INFO(to_i915(ppgtt->base.dev))->ring_mask;
714 715
}

716 717 718 719
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
720 721 722
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
723
{
724
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
725
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
726 727
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
728
	gen8_pte_t *pt_vaddr;
729 730
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
						 I915_CACHE_LLC);
731

732
	if (WARN_ON(!px_page(pt)))
733
		return false;
734

M
Mika Kuoppala 已提交
735 736 737
	GEM_BUG_ON(pte_end > GEN8_PTES);

	bitmap_clear(pt->used_ptes, pte, num_entries);
738

739
	if (bitmap_empty(pt->used_ptes, GEN8_PTES)) {
740
		free_pt(to_i915(vm->dev), pt);
741 742 743
		return true;
	}

744 745
	pt_vaddr = kmap_px(pt);

M
Mika Kuoppala 已提交
746 747
	while (pte < pte_end)
		pt_vaddr[pte++] = scratch_pte;
748

749
	kunmap_px(ppgtt, pt_vaddr);
750 751

	return false;
752
}
753

754 755 756 757
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
758 759 760 761
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
762
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
763 764
	struct i915_page_table *pt;
	uint64_t pde;
765 766 767
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
768 769

	gen8_for_each_pde(pt, pd, start, length, pde) {
770
		if (WARN_ON(!pd->page_table[pde]))
771
			break;
772

773 774 775 776 777 778 779 780 781
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
			pde_vaddr = kmap_px(pd);
			pde_vaddr[pde] = scratch_pde;
			kunmap_px(ppgtt, pde_vaddr);
		}
	}

	if (bitmap_empty(pd->used_pdes, I915_PDES)) {
782
		free_pd(to_i915(vm->dev), pd);
783
		return true;
784
	}
785 786

	return false;
787
}
788

789 790 791 792
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
793 794 795 796
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
797
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
798
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
799 800
	struct i915_page_directory *pd;
	uint64_t pdpe;
801 802 803
	gen8_ppgtt_pdpe_t *pdpe_vaddr;
	gen8_ppgtt_pdpe_t scratch_pdpe =
		gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
804

805 806 807
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
808

809 810
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
811
			if (USES_FULL_48BIT_PPGTT(dev_priv)) {
812 813 814 815 816 817 818
				pdpe_vaddr = kmap_px(pdp);
				pdpe_vaddr[pdpe] = scratch_pdpe;
				kunmap_px(ppgtt, pdpe_vaddr);
			}
		}
	}

819 820
	mark_tlbs_dirty(ppgtt);

821 822 823
	if (USES_FULL_48BIT_PPGTT(dev_priv) &&
	    bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv))) {
		free_pdp(dev_priv, pdp);
824
		return true;
825
	}
826 827

	return false;
828
}
829

830 831 832 833
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
834 835 836 837 838
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
839
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
840 841
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
842 843 844 845
	gen8_ppgtt_pml4e_t *pml4e_vaddr;
	gen8_ppgtt_pml4e_t scratch_pml4e =
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC);

846
	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(to_i915(vm->dev)));
847

848 849 850
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
851

852 853 854 855 856 857
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
			pml4e_vaddr = kmap_px(pml4);
			pml4e_vaddr[pml4e] = scratch_pml4e;
			kunmap_px(ppgtt, pml4e_vaddr);
		}
858 859 860
	}
}

861
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
862
				   uint64_t start, uint64_t length)
863
{
864
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
865

866
	if (USES_FULL_48BIT_PPGTT(to_i915(vm->dev)))
867 868 869
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
870 871 872 873 874
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
875
			      struct sg_page_iter *sg_iter,
876 877 878
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
879
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
880
	gen8_pte_t *pt_vaddr;
881 882 883
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
884

885
	pt_vaddr = NULL;
886

887
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
888
		if (pt_vaddr == NULL) {
889
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
890
			struct i915_page_table *pt = pd->page_table[pde];
891
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
892
		}
893

894
		pt_vaddr[pte] =
895
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
896
					cache_level);
897
		if (++pte == GEN8_PTES) {
898
			kunmap_px(ppgtt, pt_vaddr);
899
			pt_vaddr = NULL;
900
			if (++pde == I915_PDES) {
901
				if (++pdpe == I915_PDPES_PER_PDP(to_i915(vm->dev)))
902
					break;
903 904 905
				pde = 0;
			}
			pte = 0;
906 907
		}
	}
908 909 910

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
911 912
}

913 914 915 916 917 918
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
919
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
920
	struct sg_page_iter sg_iter;
921

922
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
923

924
	if (!USES_FULL_48BIT_PPGTT(to_i915(vm->dev))) {
925 926 927 928
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
929
		uint64_t pml4e;
930 931
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

932
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
933 934 935 936
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
937 938
}

939
static void gen8_free_page_tables(struct drm_i915_private *dev_priv,
940
				  struct i915_page_directory *pd)
941 942 943
{
	int i;

944
	if (!px_page(pd))
945 946
		return;

947
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
948 949
		if (WARN_ON(!pd->page_table[i]))
			continue;
950

951
		free_pt(dev_priv, pd->page_table[i]);
952 953
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
954 955
}

956 957
static int gen8_init_scratch(struct i915_address_space *vm)
{
958
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
959
	int ret;
960

961
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
962 963
	if (ret)
		return ret;
964

965
	vm->scratch_pt = alloc_pt(dev_priv);
966
	if (IS_ERR(vm->scratch_pt)) {
967 968
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
969 970
	}

971
	vm->scratch_pd = alloc_pd(dev_priv);
972
	if (IS_ERR(vm->scratch_pd)) {
973 974
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
975 976
	}

977 978
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		vm->scratch_pdp = alloc_pdp(dev_priv);
979
		if (IS_ERR(vm->scratch_pdp)) {
980 981
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
982 983 984
		}
	}

985 986
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
987
	if (USES_FULL_48BIT_PPGTT(dev_priv))
988
		gen8_initialize_pdp(vm, vm->scratch_pdp);
989 990

	return 0;
991 992

free_pd:
993
	free_pd(dev_priv, vm->scratch_pd);
994
free_pt:
995
	free_pt(dev_priv, vm->scratch_pt);
996
free_scratch_page:
997
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
998 999

	return ret;
1000 1001
}

1002 1003 1004
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
1005
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1006 1007
	int i;

1008
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1009 1010
		u64 daddr = px_dma(&ppgtt->pml4);

1011 1012
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1013 1014 1015 1016 1017 1018 1019

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1020 1021
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1033 1034
static void gen8_free_scratch(struct i915_address_space *vm)
{
1035
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1036

1037 1038 1039 1040 1041
	if (USES_FULL_48BIT_PPGTT(dev_priv))
		free_pdp(dev_priv, vm->scratch_pdp);
	free_pd(dev_priv, vm->scratch_pd);
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
1042 1043
}

1044
static void gen8_ppgtt_cleanup_3lvl(struct drm_i915_private *dev_priv,
1045
				    struct i915_page_directory_pointer *pdp)
1046 1047 1048
{
	int i;

1049
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)) {
1050
		if (WARN_ON(!pdp->page_directory[i]))
1051 1052
			continue;

1053 1054
		gen8_free_page_tables(dev_priv, pdp->page_directory[i]);
		free_pd(dev_priv, pdp->page_directory[i]);
1055
	}
1056

1057
	free_pdp(dev_priv, pdp);
1058 1059 1060 1061
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
1062
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1063 1064 1065 1066 1067 1068
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

1069
		gen8_ppgtt_cleanup_3lvl(dev_priv, ppgtt->pml4.pdps[i]);
1070 1071
	}

1072
	cleanup_px(dev_priv, &ppgtt->pml4);
1073 1074 1075 1076
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1077
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1078
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1079

1080
	if (intel_vgpu_active(dev_priv))
1081 1082
		gen8_ppgtt_notify_vgt(ppgtt, false);

1083 1084
	if (!USES_FULL_48BIT_PPGTT(dev_priv))
		gen8_ppgtt_cleanup_3lvl(dev_priv, &ppgtt->pdp);
1085 1086
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1087

1088
	gen8_free_scratch(vm);
1089 1090
}

1091 1092
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1093 1094
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1095
 * @start:	Starting virtual address to begin allocations.
1096
 * @length:	Size of the allocations.
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1109
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1110
				     struct i915_page_directory *pd,
1111
				     uint64_t start,
1112 1113
				     uint64_t length,
				     unsigned long *new_pts)
1114
{
1115
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1116
	struct i915_page_table *pt;
1117
	uint32_t pde;
1118

1119
	gen8_for_each_pde(pt, pd, start, length, pde) {
1120
		/* Don't reallocate page tables */
1121
		if (test_bit(pde, pd->used_pdes)) {
1122
			/* Scratch is never allocated this way */
1123
			WARN_ON(pt == vm->scratch_pt);
1124 1125 1126
			continue;
		}

1127
		pt = alloc_pt(dev_priv);
1128
		if (IS_ERR(pt))
1129 1130
			goto unwind_out;

1131
		gen8_initialize_pt(vm, pt);
1132
		pd->page_table[pde] = pt;
1133
		__set_bit(pde, new_pts);
1134
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1135 1136
	}

1137
	return 0;
1138 1139

unwind_out:
1140
	for_each_set_bit(pde, new_pts, I915_PDES)
1141
		free_pt(dev_priv, pd->page_table[pde]);
1142

B
Ben Widawsky 已提交
1143
	return -ENOMEM;
1144 1145
}

1146 1147
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1148
 * @vm:	Master vm structure.
1149 1150
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1151 1152
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1169 1170 1171 1172 1173 1174
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1175
{
1176
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1177
	struct i915_page_directory *pd;
1178
	uint32_t pdpe;
1179
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1180

1181
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1182

1183
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1184
		if (test_bit(pdpe, pdp->used_pdpes))
1185
			continue;
1186

1187
		pd = alloc_pd(dev_priv);
1188
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1189
			goto unwind_out;
1190

1191
		gen8_initialize_pd(vm, pd);
1192
		pdp->page_directory[pdpe] = pd;
1193
		__set_bit(pdpe, new_pds);
1194
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1195 1196
	}

1197
	return 0;
B
Ben Widawsky 已提交
1198 1199

unwind_out:
1200
	for_each_set_bit(pdpe, new_pds, pdpes)
1201
		free_pd(dev_priv, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1202 1203

	return -ENOMEM;
1204 1205
}

1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
1229
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1230 1231 1232 1233 1234
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1235
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1236
		if (!test_bit(pml4e, pml4->used_pml4es)) {
1237
			pdp = alloc_pdp(dev_priv);
1238 1239 1240
			if (IS_ERR(pdp))
				goto unwind_out;

1241
			gen8_initialize_pdp(vm, pdp);
1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1255
		free_pdp(dev_priv, pml4->pdps[pml4e]);
1256 1257 1258 1259

	return -ENOMEM;
}

1260
static void
1261
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1272
					 unsigned long **new_pts,
1273
					 uint32_t pdpes)
1274 1275
{
	unsigned long *pds;
1276
	unsigned long *pts;
1277

1278
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1279 1280 1281
	if (!pds)
		return -ENOMEM;

1282 1283 1284 1285
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1286 1287 1288 1289 1290 1291 1292

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1293
	free_gen8_temp_bitmaps(pds, pts);
1294 1295 1296
	return -ENOMEM;
}

1297 1298 1299 1300
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1301
{
1302
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1303
	unsigned long *new_page_dirs, *new_page_tables;
1304
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1305
	struct i915_page_directory *pd;
1306 1307
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1308
	uint32_t pdpe;
1309
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1310 1311
	int ret;

1312 1313 1314 1315
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1316 1317
		return -ENODEV;

1318
	if (WARN_ON(start + length > vm->total))
1319
		return -ENODEV;
1320

1321
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1322 1323 1324
	if (ret)
		return ret;

1325
	/* Do the allocations first so we can easily bail out */
1326 1327
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1328
	if (ret) {
1329
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1330 1331 1332 1333
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1334
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1335
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1336
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1337 1338 1339 1340
		if (ret)
			goto err_out;
	}

1341 1342 1343
	start = orig_start;
	length = orig_length;

1344 1345
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1346
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1347
		gen8_pde_t *const page_directory = kmap_px(pd);
1348
		struct i915_page_table *pt;
1349
		uint64_t pd_len = length;
1350 1351 1352
		uint64_t pd_start = start;
		uint32_t pde;

1353 1354 1355
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1356
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1368
			__set_bit(pde, pd->used_pdes);
1369 1370

			/* Map the PDE to the page table */
1371 1372
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1373 1374 1375 1376
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1377 1378 1379

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1380
		}
1381

1382
		kunmap_px(ppgtt, page_directory);
1383
		__set_bit(pdpe, pdp->used_pdpes);
1384
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1385 1386
	}

1387
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1388
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1389
	return 0;
1390

B
Ben Widawsky 已提交
1391
err_out:
1392
	while (pdpe--) {
1393 1394
		unsigned long temp;

1395 1396
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1397 1398
			free_pt(dev_priv,
				pdp->page_directory[pdpe]->page_table[temp]);
1399 1400
	}

1401
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1402
		free_pd(dev_priv, pdp->page_directory[pdpe]);
1403

1404
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1405
	mark_tlbs_dirty(ppgtt);
1406 1407 1408
	return ret;
}

1409 1410 1411 1412 1413 1414
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1415
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1416
	struct i915_page_directory_pointer *pdp;
1417
	uint64_t pml4e;
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1436
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1453
		gen8_ppgtt_cleanup_3lvl(to_i915(vm->dev), pml4->pdps[pml4e]);
1454 1455 1456 1457 1458 1459 1460

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1461
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1462

1463
	if (USES_FULL_48BIT_PPGTT(to_i915(vm->dev)))
1464 1465 1466 1467 1468
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1469 1470 1471 1472 1473 1474 1475 1476
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1477
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1478 1479 1480 1481 1482 1483 1484 1485 1486
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1487
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1531
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1532
						 I915_CACHE_LLC);
1533

1534
	if (!USES_FULL_48BIT_PPGTT(to_i915(vm->dev))) {
1535 1536
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1537
		uint64_t pml4e;
1538 1539 1540
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1541
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1542 1543 1544 1545 1546 1547 1548 1549 1550
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1551 1552
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1553
	unsigned long *new_page_dirs, *new_page_tables;
1554
	uint32_t pdpes = I915_PDPES_PER_PDP(to_i915(ppgtt->base.dev));
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1573
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1574 1575 1576 1577

	return ret;
}

1578
/*
1579 1580 1581 1582
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1583
 *
1584
 */
1585
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1586
{
1587
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1588
	int ret;
1589

1590 1591 1592
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1593

1594 1595
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1596
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1597
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1598
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1599 1600
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1601
	ppgtt->debug_dump = gen8_dump_ppgtt;
1602

1603 1604
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		ret = setup_px(dev_priv, &ppgtt->pml4);
1605 1606
		if (ret)
			goto free_scratch;
1607

1608 1609
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1610
		ppgtt->base.total = 1ULL << 48;
1611
		ppgtt->switch_mm = gen8_48b_mm_switch;
1612
	} else {
1613
		ret = __pdp_init(dev_priv, &ppgtt->pdp);
1614 1615 1616 1617
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1618
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1619 1620 1621
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1622

1623
		if (intel_vgpu_active(dev_priv)) {
1624 1625 1626 1627
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1628
	}
1629

1630
	if (intel_vgpu_active(dev_priv))
1631 1632
		gen8_ppgtt_notify_vgt(ppgtt, true);

1633
	return 0;
1634 1635 1636 1637

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1638 1639
}

B
Ben Widawsky 已提交
1640 1641 1642
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1643
	struct i915_page_table *unused;
1644
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1645
	uint32_t pd_entry;
1646
	uint32_t  pte, pde;
1647
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1648

1649
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1650
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1651

1652
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1653
		u32 expected;
1654
		gen6_pte_t *pt_vaddr;
1655
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1656
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1657 1658 1659 1660 1661 1662 1663 1664 1665
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1666 1667
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1668
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1669
			unsigned long va =
1670
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1689
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1690 1691 1692
	}
}

1693
/* Write pde (index) from the page directory @pd to the page table @pt */
1694 1695
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1696
{
1697 1698 1699 1700
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1701

1702
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1703
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1704

1705 1706
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1707

1708 1709 1710
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1711
				  struct i915_page_directory *pd,
1712 1713
				  uint32_t start, uint32_t length)
{
1714
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1715
	struct i915_page_table *pt;
1716
	uint32_t pde;
1717

1718
	gen6_for_each_pde(pt, pd, start, length, pde)
1719 1720 1721 1722
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1723
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1724 1725
}

1726
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1727
{
1728
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1729

1730
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1731 1732
}

1733
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1734
			 struct drm_i915_gem_request *req)
1735
{
1736
	struct intel_ring *ring = req->ring;
1737
	struct intel_engine_cs *engine = req->engine;
1738 1739 1740
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1741
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1742 1743 1744
	if (ret)
		return ret;

1745
	ret = intel_ring_begin(req, 6);
1746 1747 1748
	if (ret)
		return ret;

1749 1750 1751 1752 1753 1754 1755
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1756 1757 1758 1759

	return 0;
}

1760
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1761
			  struct drm_i915_gem_request *req)
1762
{
1763
	struct intel_ring *ring = req->ring;
1764
	struct intel_engine_cs *engine = req->engine;
1765 1766 1767
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1768
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1769 1770 1771
	if (ret)
		return ret;

1772
	ret = intel_ring_begin(req, 6);
1773 1774 1775
	if (ret)
		return ret;

1776 1777 1778 1779 1780 1781 1782
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1783

1784
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1785
	if (engine->id != RCS) {
1786
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1787 1788 1789 1790
		if (ret)
			return ret;
	}

1791 1792 1793
	return 0;
}

1794
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1795
			  struct drm_i915_gem_request *req)
1796
{
1797
	struct intel_engine_cs *engine = req->engine;
1798
	struct drm_i915_private *dev_priv = req->i915;
1799

1800 1801
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1802 1803 1804
	return 0;
}

1805
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1806
{
1807
	struct intel_engine_cs *engine;
1808
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1809

1810
	for_each_engine(engine, dev_priv, id) {
1811 1812
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1813
		I915_WRITE(RING_MODE_GEN7(engine),
1814
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1815 1816
	}
}
B
Ben Widawsky 已提交
1817

1818
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1819
{
1820
	struct intel_engine_cs *engine;
1821
	uint32_t ecochk, ecobits;
1822
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1823

1824 1825
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1826

1827
	ecochk = I915_READ(GAM_ECOCHK);
1828
	if (IS_HASWELL(dev_priv)) {
1829 1830 1831 1832 1833 1834
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1835

1836
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1837
		/* GFX_MODE is per-ring on gen7+ */
1838
		I915_WRITE(RING_MODE_GEN7(engine),
1839
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1840
	}
1841
}
B
Ben Widawsky 已提交
1842

1843
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1844 1845
{
	uint32_t ecochk, gab_ctl, ecobits;
1846

1847 1848 1849
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1850

1851 1852 1853 1854 1855 1856 1857
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1858 1859
}

1860
/* PPGTT support for Sandybdrige/Gen6 and later */
1861
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1862
				   uint64_t start,
1863
				   uint64_t length)
1864
{
1865
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1866
	gen6_pte_t *pt_vaddr, scratch_pte;
1867 1868
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1869 1870
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1871
	unsigned last_pte, i;
1872

1873
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1874
				     I915_CACHE_LLC, 0);
1875

1876 1877
	while (num_entries) {
		last_pte = first_pte + num_entries;
1878 1879
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1880

1881
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1882

1883 1884
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1885

1886
		kunmap_px(ppgtt, pt_vaddr);
1887

1888 1889
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1890
		act_pt++;
1891
	}
1892 1893
}

1894
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1895
				      struct sg_table *pages,
1896
				      uint64_t start,
1897
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1898
{
1899
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1900
	unsigned first_entry = start >> PAGE_SHIFT;
1901 1902
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1903 1904 1905
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1906

1907
	for_each_sgt_dma(addr, sgt_iter, pages) {
1908
		if (pt_vaddr == NULL)
1909
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1910

1911
		pt_vaddr[act_pte] =
1912
			vm->pte_encode(addr, cache_level, flags);
1913

1914
		if (++act_pte == GEN6_PTES) {
1915
			kunmap_px(ppgtt, pt_vaddr);
1916
			pt_vaddr = NULL;
1917
			act_pt++;
1918
			act_pte = 0;
D
Daniel Vetter 已提交
1919 1920
		}
	}
1921

1922
	if (pt_vaddr)
1923
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1924 1925
}

1926
static int gen6_alloc_va_range(struct i915_address_space *vm,
1927
			       uint64_t start_in, uint64_t length_in)
1928
{
1929
	DECLARE_BITMAP(new_page_tables, I915_PDES);
1930
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1931
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1932
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1933
	struct i915_page_table *pt;
1934
	uint32_t start, length, start_save, length_save;
1935
	uint32_t pde;
1936 1937
	int ret;

1938 1939 1940 1941 1942
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1943 1944 1945 1946 1947 1948 1949 1950

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1951
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1952
		if (pt != vm->scratch_pt) {
1953 1954 1955 1956 1957 1958 1959
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1960
		pt = alloc_pt(dev_priv);
1961 1962 1963 1964 1965 1966 1967 1968
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1969
		__set_bit(pde, new_page_tables);
1970
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1971 1972 1973 1974
	}

	start = start_save;
	length = length_save;
1975

1976
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1977 1978 1979 1980 1981 1982
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1983
		if (__test_and_clear_bit(pde, new_page_tables))
1984 1985
			gen6_write_pde(&ppgtt->pd, pde, pt);

1986 1987 1988 1989
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1990
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1991 1992 1993
				GEN6_PTES);
	}

1994 1995 1996 1997
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1998
	readl(ggtt->gsm);
1999

2000
	mark_tlbs_dirty(ppgtt);
2001
	return 0;
2002 2003 2004

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
2005
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
2006

2007
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
2008
		free_pt(dev_priv, pt);
2009 2010 2011 2012
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
2013 2014
}

2015 2016
static int gen6_init_scratch(struct i915_address_space *vm)
{
2017
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2018
	int ret;
2019

2020
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
2021 2022
	if (ret)
		return ret;
2023

2024
	vm->scratch_pt = alloc_pt(dev_priv);
2025
	if (IS_ERR(vm->scratch_pt)) {
2026
		cleanup_scratch_page(dev_priv, &vm->scratch_page);
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
2037
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2038

2039 2040
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
2041 2042
}

2043
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2044
{
2045
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2046
	struct i915_page_directory *pd = &ppgtt->pd;
2047
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2048 2049
	struct i915_page_table *pt;
	uint32_t pde;
2050

2051 2052
	drm_mm_remove_node(&ppgtt->node);

2053
	gen6_for_all_pdes(pt, pd, pde)
2054
		if (pt != vm->scratch_pt)
2055
			free_pt(dev_priv, pt);
2056

2057
	gen6_free_scratch(vm);
2058 2059
}

2060
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2061
{
2062
	struct i915_address_space *vm = &ppgtt->base;
2063
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
2064
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2065
	bool retried = false;
2066
	int ret;
2067

B
Ben Widawsky 已提交
2068 2069 2070 2071
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2072
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2073

2074 2075 2076
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2077

2078
alloc:
2079
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
B
Ben Widawsky 已提交
2080 2081
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
2082
						  0, ggtt->base.total,
2083
						  DRM_MM_TOPDOWN);
2084
	if (ret == -ENOSPC && !retried) {
2085
		ret = i915_gem_evict_something(&ggtt->base,
2086
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2087
					       I915_CACHE_NONE,
2088
					       0, ggtt->base.total,
2089
					       0);
2090
		if (ret)
2091
			goto err_out;
2092 2093 2094 2095

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2096

2097
	if (ret)
2098 2099
		goto err_out;

2100

2101
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2102
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2103

2104
	return 0;
2105 2106

err_out:
2107
	gen6_free_scratch(vm);
2108
	return ret;
2109 2110 2111 2112
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2113
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2114
}
2115

2116 2117 2118
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2119
	struct i915_page_table *unused;
2120
	uint32_t pde;
2121

2122
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2123
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2124 2125
}

2126
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2127
{
2128
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
2129
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2130 2131
	int ret;

2132
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2133
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2134
		ppgtt->switch_mm = gen6_mm_switch;
2135
	else if (IS_HASWELL(dev_priv))
2136
		ppgtt->switch_mm = hsw_mm_switch;
2137
	else if (IS_GEN7(dev_priv))
2138
		ppgtt->switch_mm = gen7_mm_switch;
2139
	else
2140 2141 2142 2143 2144 2145
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2146
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2147 2148
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2149 2150
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2151 2152
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2153
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2154
	ppgtt->debug_dump = gen6_dump_ppgtt;
2155

2156
	ppgtt->pd.base.ggtt_offset =
2157
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2158

2159
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2160
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2161

2162
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2163

2164 2165
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2166
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2167 2168
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2169

2170
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2171
		  ppgtt->pd.base.ggtt_offset << 10);
2172

2173
	return 0;
2174 2175
}

2176 2177
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2178
{
2179
	ppgtt->base.dev = &dev_priv->drm;
2180

2181
	if (INTEL_INFO(dev_priv)->gen < 8)
2182
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2183
	else
2184
		return gen8_ppgtt_init(ppgtt);
2185
}
2186

2187
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2188 2189
				    struct drm_i915_private *dev_priv,
				    const char *name)
2190
{
C
Chris Wilson 已提交
2191
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2192 2193 2194
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2195
	INIT_LIST_HEAD(&vm->unbound_list);
2196 2197 2198
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2199 2200 2201 2202 2203 2204 2205
static void i915_address_space_fini(struct i915_address_space *vm)
{
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2206
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2207 2208 2209 2210 2211 2212
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2213
	if (IS_BROADWELL(dev_priv))
2214
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2215
	else if (IS_CHERRYVIEW(dev_priv))
2216
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2217
	else if (IS_SKYLAKE(dev_priv))
2218
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2219
	else if (IS_BROXTON(dev_priv))
2220 2221 2222
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2223 2224
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2225 2226
			   struct drm_i915_file_private *file_priv,
			   const char *name)
2227
{
2228
	int ret;
B
Ben Widawsky 已提交
2229

2230
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2231
	if (ret == 0) {
B
Ben Widawsky 已提交
2232
		kref_init(&ppgtt->ref);
C
Chris Wilson 已提交
2233
		i915_address_space_init(&ppgtt->base, dev_priv, name);
2234
		ppgtt->base.file = file_priv;
2235
	}
2236 2237 2238 2239

	return ret;
}

2240
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2241
{
2242
	gtt_write_workarounds(dev_priv);
2243

2244 2245 2246 2247 2248 2249
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2250
	if (!USES_PPGTT(dev_priv))
2251 2252
		return 0;

2253
	if (IS_GEN6(dev_priv))
2254
		gen6_ppgtt_enable(dev_priv);
2255
	else if (IS_GEN7(dev_priv))
2256 2257 2258
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2259
	else
2260
		MISSING_CASE(INTEL_GEN(dev_priv));
2261

2262 2263
	return 0;
}
2264

2265
struct i915_hw_ppgtt *
2266
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2267 2268
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2269 2270 2271 2272 2273 2274 2275 2276
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

C
Chris Wilson 已提交
2277
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv, name);
2278 2279 2280 2281 2282
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2283 2284
	trace_i915_ppgtt_create(&ppgtt->base);

2285 2286 2287
	return ppgtt;
}

2288
void i915_ppgtt_release(struct kref *kref)
2289 2290 2291 2292
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2293 2294
	trace_i915_ppgtt_release(&ppgtt->base);

2295
	/* vmas should already be unbound and destroyed */
2296 2297
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2298
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2299

2300
	i915_address_space_fini(&ppgtt->base);
2301

2302 2303 2304
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2305

2306 2307 2308
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2309
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2310 2311 2312 2313 2314
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2315
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2316 2317 2318 2319 2320
		return true;
#endif
	return false;
}

2321
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2322
{
2323
	struct intel_engine_cs *engine;
2324
	enum intel_engine_id id;
2325

2326
	if (INTEL_INFO(dev_priv)->gen < 6)
2327 2328
		return;

2329
	for_each_engine(engine, dev_priv, id) {
2330
		u32 fault_reg;
2331
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2332 2333
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2334
					 "\tAddr: 0x%08lx\n"
2335 2336 2337 2338 2339 2340 2341
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2342
			I915_WRITE(RING_FAULT_REG(engine),
2343 2344 2345
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2346 2347 2348 2349

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2350 2351
}

2352 2353
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2354
	if (INTEL_INFO(dev_priv)->gen < 6) {
2355 2356 2357 2358 2359 2360 2361
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2362
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2363
{
2364
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2365 2366 2367 2368

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2369
	if (INTEL_GEN(dev_priv) < 6)
2370 2371
		return;

2372
	i915_check_and_clear_faults(dev_priv);
2373

2374
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2375 2376

	i915_ggtt_flush(dev_priv);
2377 2378
}

2379 2380
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2381
{
2382 2383 2384 2385
	if (dma_map_sg(&obj->base.dev->pdev->dev,
		       pages->sgl, pages->nents,
		       PCI_DMA_BIDIRECTIONAL))
		return 0;
2386

2387
	return -ENOSPC;
2388 2389
}

2390
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2391 2392 2393 2394
{
	writeq(pte, addr);
}

2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2406
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2407 2408 2409 2410 2411

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

B
Ben Widawsky 已提交
2412 2413
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2414
				     uint64_t start,
2415
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2416
{
2417
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2418
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2419 2420 2421 2422 2423
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2424

2425 2426 2427
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2428
		gtt_entry = gen8_pte_encode(addr, level);
2429
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2440
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2441 2442 2443 2444 2445 2446 2447 2448 2449

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2487
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2488 2489 2490 2491 2492

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2493 2494 2495 2496 2497 2498
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2499
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2500
				     struct sg_table *st,
2501
				     uint64_t start,
2502
				     enum i915_cache_level level, u32 flags)
2503
{
2504
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2505
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2506 2507 2508 2509 2510
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2511

2512 2513 2514
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2515
		gtt_entry = vm->pte_encode(addr, level, flags);
2516
		iowrite32(gtt_entry, &gtt_entries[i++]);
2517 2518 2519 2520 2521 2522 2523 2524
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2525 2526
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2527 2528 2529 2530 2531 2532 2533

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2534 2535
}

2536
static void nop_clear_range(struct i915_address_space *vm,
2537
			    uint64_t start, uint64_t length)
2538 2539 2540
{
}

B
Ben Widawsky 已提交
2541
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2542
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2543
{
2544
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2545 2546
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2547
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2548 2549
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2550 2551 2552 2553 2554 2555 2556
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2557
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
2558
				      I915_CACHE_LLC);
B
Ben Widawsky 已提交
2559 2560 2561 2562 2563
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2564
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2565
				  uint64_t start,
2566
				  uint64_t length)
2567
{
2568
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2569 2570
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2571
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2572 2573
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2574 2575 2576 2577 2578 2579 2580
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2581
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2582
				     I915_CACHE_LLC, 0);
2583

2584 2585 2586 2587 2588
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2601 2602 2603 2604
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2605 2606 2607 2608
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2609
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2610

2611 2612
}

2613
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2614
				  uint64_t start,
2615
				  uint64_t length)
2616
{
2617
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2618 2619
}

2620 2621 2622
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2623
{
2624
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2637
	intel_runtime_pm_get(i915);
2638
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2639
				cache_level, pte_flags);
2640
	intel_runtime_pm_put(i915);
2641 2642 2643 2644 2645 2646

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2647
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2648 2649 2650 2651 2652 2653 2654

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2655
{
2656
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
2657
	u32 pte_flags;
2658 2659 2660 2661 2662
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2663

2664
	/* Currently applicable only to VLV */
2665 2666
	pte_flags = 0;
	if (vma->obj->gt_ro)
2667
		pte_flags |= PTE_READ_ONLY;
2668

2669

2670
	if (flags & I915_VMA_GLOBAL_BIND) {
2671
		intel_runtime_pm_get(i915);
2672
		vma->vm->insert_entries(vma->vm,
2673
					vma->pages, vma->node.start,
2674
					cache_level, pte_flags);
2675
		intel_runtime_pm_put(i915);
2676
	}
2677

2678
	if (flags & I915_VMA_LOCAL_BIND) {
2679
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2680
		appgtt->base.insert_entries(&appgtt->base,
2681
					    vma->pages, vma->node.start,
2682
					    cache_level, pte_flags);
2683
	}
2684 2685

	return 0;
2686 2687
}

2688
static void ggtt_unbind_vma(struct i915_vma *vma)
2689
{
2690 2691
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
	struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2692
	const u64 size = min(vma->size, vma->node.size);
2693

2694 2695
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2696
		vma->vm->clear_range(vma->vm,
2697
				     vma->node.start, size);
2698 2699
		intel_runtime_pm_put(i915);
	}
2700

2701
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2702
		appgtt->base.clear_range(&appgtt->base,
2703
					 vma->node.start, size);
2704 2705
}

2706 2707
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2708
{
D
David Weinehall 已提交
2709 2710
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2711
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2712

2713
	if (unlikely(ggtt->do_idle_maps)) {
2714
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2715 2716 2717 2718 2719
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2720

2721
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2722
}
2723

C
Chris Wilson 已提交
2724
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2725
				  unsigned long color,
2726 2727
				  u64 *start,
				  u64 *end)
2728 2729 2730 2731
{
	if (node->color != color)
		*start += 4096;

2732 2733 2734 2735 2736
	node = list_first_entry_or_null(&node->node_list,
					struct drm_mm_node,
					node_list);
	if (node && node->allocated && node->color != color)
		*end -= 4096;
2737
}
B
Ben Widawsky 已提交
2738

2739
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2740
{
2741 2742 2743 2744 2745 2746 2747 2748 2749
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2750
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2751
	unsigned long hole_start, hole_end;
2752
	struct i915_hw_ppgtt *ppgtt;
2753
	struct drm_mm_node *entry;
2754
	int ret;
2755

2756 2757 2758
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2759

2760 2761 2762 2763 2764 2765 2766 2767 2768
	/* Reserve a mappable slot for our lockless error capture */
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
						  &ggtt->error_capture,
						  4096, 0, -1,
						  0, ggtt->mappable_end,
						  0, 0);
	if (ret)
		return ret;

2769
	/* Clear any non-preallocated blocks */
2770
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2771 2772
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2773
		ggtt->base.clear_range(&ggtt->base, hole_start,
2774
				       hole_end - hole_start);
2775 2776 2777
	}

	/* And finally clear the reserved guard page */
2778
	ggtt->base.clear_range(&ggtt->base,
2779
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2780

2781
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2782
		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2783 2784 2785 2786
		if (!ppgtt) {
			ret = -ENOMEM;
			goto err;
		}
2787

2788
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2789 2790
		if (ret)
			goto err_ppgtt;
2791

2792
		if (ppgtt->base.allocate_va_range) {
2793 2794
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2795 2796
			if (ret)
				goto err_ppgtt_cleanup;
2797
		}
2798

2799 2800
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
2801
					ppgtt->base.total);
2802

2803
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2804 2805
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2806 2807
	}

2808
	return 0;
2809 2810 2811 2812 2813 2814 2815 2816

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2817 2818
}

2819 2820
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2821
 * @dev_priv: i915 device
2822
 */
2823
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2824
{
2825
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2826

2827 2828 2829
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2830
		kfree(ppgtt);
2831 2832
	}

2833
	i915_gem_cleanup_stolen(&dev_priv->drm);
2834

2835 2836 2837
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2838
	if (drm_mm_initialized(&ggtt->base.mm)) {
2839
		intel_vgt_deballoon(dev_priv);
2840

2841 2842 2843
		mutex_lock(&dev_priv->drm.struct_mutex);
		i915_address_space_fini(&ggtt->base);
		mutex_unlock(&dev_priv->drm.struct_mutex);
2844 2845
	}

2846
	ggtt->base.cleanup(&ggtt->base);
2847 2848

	arch_phys_wc_del(ggtt->mtrr);
2849
	io_mapping_fini(&ggtt->mappable);
2850
}
2851

2852
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2853 2854 2855 2856 2857 2858
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2859
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2860 2861 2862 2863 2864
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2865 2866 2867 2868 2869 2870 2871

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2872 2873 2874
	return bdw_gmch_ctl << 20;
}

2875
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2886
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2887 2888 2889 2890 2891 2892
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2893
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2894 2895 2896 2897 2898 2899
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2930
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2931
{
2932
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
2933 2934
	struct pci_dev *pdev = ggtt->base.dev->pdev;
	phys_addr_t phys_addr;
2935
	int ret;
B
Ben Widawsky 已提交
2936 2937

	/* For Modern GENs the PTEs and register space are split in the BAR */
2938
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2939

I
Imre Deak 已提交
2940 2941 2942 2943 2944 2945 2946
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2947
	if (IS_BROXTON(dev_priv))
2948
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2949
	else
2950
		ggtt->gsm = ioremap_wc(phys_addr, size);
2951
	if (!ggtt->gsm) {
2952
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2953 2954 2955
		return -ENOMEM;
	}

2956
	ret = setup_scratch_page(dev_priv, &ggtt->base.scratch_page, GFP_DMA32);
2957
	if (ret) {
B
Ben Widawsky 已提交
2958 2959
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2960
		iounmap(ggtt->gsm);
2961
		return ret;
B
Ben Widawsky 已提交
2962 2963
	}

2964
	return 0;
B
Ben Widawsky 已提交
2965 2966
}

B
Ben Widawsky 已提交
2967 2968 2969
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2970
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2983
	if (!USES_PPGTT(dev_priv))
2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2999 3000
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
3001 3002
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
3003 3004
}

3005 3006 3007 3008 3009 3010 3011 3012 3013 3014
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3026 3027 3028 3029 3030 3031 3032 3033 3034 3035
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3036 3037
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3038 3039
}

3040 3041 3042 3043 3044
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3045
	cleanup_scratch_page(to_i915(vm->dev), &vm->scratch_page);
3046 3047
}

3048
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3049
{
3050 3051
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3052
	unsigned int size;
B
Ben Widawsky 已提交
3053 3054 3055
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3056 3057
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3058

3059 3060
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3061

3062
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3063

3064
	if (INTEL_GEN(dev_priv) >= 9) {
3065
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3066
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3067
	} else if (IS_CHERRYVIEW(dev_priv)) {
3068
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3069
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3070
	} else {
3071
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3072
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3073
	}
B
Ben Widawsky 已提交
3074

3075
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3076

3077
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3078 3079 3080
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3081

3082
	ggtt->base.cleanup = gen6_gmch_remove;
3083 3084
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3085
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3086
	ggtt->base.clear_range = nop_clear_range;
3087
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3088 3089 3090 3091 3092 3093
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3094
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3095 3096
}

3097
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3098
{
3099 3100
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3101
	unsigned int size;
3102 3103
	u16 snb_gmch_ctl;

3104 3105
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3106

3107 3108
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3109
	 */
3110
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3111
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3112
		return -ENXIO;
3113 3114
	}

3115 3116 3117
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3118

3119
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3120

3121 3122
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3123

3124
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3125
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3126 3127 3128
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3141

3142
	return ggtt_probe_common(ggtt, size);
3143 3144
}

3145
static void i915_gmch_remove(struct i915_address_space *vm)
3146
{
3147
	intel_gmch_remove();
3148
}
3149

3150
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3151
{
3152
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3153 3154
	int ret;

3155
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3156 3157 3158 3159 3160
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3161 3162
	intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
		      &ggtt->mappable_base, &ggtt->mappable_end);
3163

3164
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3165
	ggtt->base.insert_page = i915_ggtt_insert_page;
3166 3167 3168 3169
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3170
	ggtt->base.cleanup = i915_gmch_remove;
3171

3172
	if (unlikely(ggtt->do_idle_maps))
3173 3174
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3175 3176 3177
	return 0;
}

3178
/**
3179
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3180
 * @dev_priv: i915 device
3181
 */
3182
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3183
{
3184
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3185 3186
	int ret;

3187
	ggtt->base.dev = &dev_priv->drm;
3188

3189 3190 3191 3192 3193 3194
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3195
	if (ret)
3196 3197
		return ret;

3198 3199
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3200
			  " of address space! Found %lldM!\n",
3201 3202 3203 3204 3205
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3206 3207 3208 3209 3210 3211 3212
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3213
	/* GMADR is the PCI mmio aperture into the global GTT. */
3214
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3215 3216 3217
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
3218 3219 3220 3221
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3222 3223

	return 0;
3224 3225 3226 3227
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3228
 * @dev_priv: i915 device
3229
 */
3230
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3231 3232 3233 3234
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3235 3236 3237 3238 3239
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
C
Chris Wilson 已提交
3240
	mutex_lock(&dev_priv->drm.struct_mutex);
3241
	ggtt->base.total -= PAGE_SIZE;
C
Chris Wilson 已提交
3242
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3243 3244 3245
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3246
	mutex_unlock(&dev_priv->drm.struct_mutex);
3247

3248 3249 3250
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3251 3252 3253 3254 3255 3256
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3257 3258 3259 3260
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3261
	ret = i915_gem_init_stolen(dev_priv);
3262 3263 3264 3265
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3266 3267

out_gtt_cleanup:
3268
	ggtt->base.cleanup(&ggtt->base);
3269
	return ret;
3270
}
3271

3272
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3273
{
3274
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3275 3276 3277 3278 3279
		return -EIO;

	return 0;
}

3280
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3281
{
3282
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3283
	struct drm_i915_gem_object *obj, *on;
3284

3285
	i915_check_and_clear_faults(dev_priv);
3286 3287

	/* First fill our portion of the GTT with scratch pages */
3288
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3289

3290 3291 3292 3293
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3294
				 &dev_priv->mm.bound_list, global_link) {
3295 3296 3297
		bool ggtt_bound = false;
		struct i915_vma *vma;

3298
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3299
			if (vma->vm != &ggtt->base)
3300
				continue;
3301

3302 3303 3304
			if (!i915_vma_unbind(vma))
				continue;

3305 3306
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3307
			ggtt_bound = true;
3308 3309
		}

3310
		if (ggtt_bound)
3311
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3312
	}
3313

3314 3315
	ggtt->base.closed = false;

3316
	if (INTEL_GEN(dev_priv) >= 8) {
3317
		if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3318 3319 3320 3321 3322 3323 3324
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3325
	if (USES_PPGTT(dev_priv)) {
3326 3327
		struct i915_address_space *vm;

3328 3329 3330
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3331
			struct i915_hw_ppgtt *ppgtt;
3332

3333
			if (i915_is_ggtt(vm))
3334
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3335 3336
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3337 3338 3339 3340 3341 3342 3343 3344 3345

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3346
struct i915_vma *
C
Chris Wilson 已提交
3347 3348 3349
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3350
{
3351
	struct rb_node *rb;
3352

3353 3354 3355 3356 3357
	rb = obj->vma_tree.rb_node;
	while (rb) {
		struct i915_vma *vma = rb_entry(rb, struct i915_vma, obj_node);
		long cmp;

J
Joonas Lahtinen 已提交
3358
		cmp = i915_vma_compare(vma, vm, view);
3359
		if (cmp == 0)
C
Chris Wilson 已提交
3360
			return vma;
3361

3362 3363 3364 3365 3366 3367
		if (cmp < 0)
			rb = rb->rb_right;
		else
			rb = rb->rb_left;
	}

C
Chris Wilson 已提交
3368
	return NULL;
3369 3370 3371
}

struct i915_vma *
C
Chris Wilson 已提交
3372 3373 3374
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3375
{
C
Chris Wilson 已提交
3376
	struct i915_vma *vma;
3377

3378
	lockdep_assert_held(&obj->base.dev->struct_mutex);
C
Chris Wilson 已提交
3379
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3380

C
Chris Wilson 已提交
3381
	vma = i915_gem_obj_to_vma(obj, vm, view);
3382
	if (!vma) {
J
Joonas Lahtinen 已提交
3383
		vma = i915_vma_create(obj, vm, view);
3384 3385
		GEM_BUG_ON(vma != i915_gem_obj_to_vma(obj, vm, view));
	}
3386

3387
	GEM_BUG_ON(i915_vma_is_closed(vma));
3388 3389
	return vma;
}
3390

3391
static struct scatterlist *
3392
rotate_pages(const dma_addr_t *in, unsigned int offset,
3393
	     unsigned int width, unsigned int height,
3394
	     unsigned int stride,
3395
	     struct sg_table *st, struct scatterlist *sg)
3396 3397 3398 3399 3400
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3401
		src_idx = stride * (height - 1) + column;
3402 3403 3404 3405 3406 3407 3408
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3409
			sg_dma_address(sg) = in[offset + src_idx];
3410 3411
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3412
			src_idx -= stride;
3413 3414
		}
	}
3415 3416

	return sg;
3417 3418 3419
}

static struct sg_table *
3420
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3421 3422
			  struct drm_i915_gem_object *obj)
{
3423
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3424
	unsigned int size = intel_rotation_info_size(rot_info);
3425 3426
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3427 3428 3429
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3430
	struct scatterlist *sg;
3431
	int ret = -ENOMEM;
3432 3433

	/* Allocate a temporary list of source pages for random access. */
3434
	page_addr_list = drm_malloc_gfp(n_pages,
3435 3436
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3437 3438 3439 3440 3441 3442 3443 3444
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3445
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3446 3447 3448 3449 3450
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3451
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3452
		page_addr_list[i++] = dma_addr;
3453

3454
	GEM_BUG_ON(i != n_pages);
3455 3456 3457
	st->nents = 0;
	sg = st->sgl;

3458 3459 3460 3461
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3462 3463
	}

3464 3465
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3466 3467 3468 3469 3470 3471 3472 3473 3474 3475

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3476 3477 3478
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3479 3480
	return ERR_PTR(ret);
}
3481

3482 3483 3484 3485 3486
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3487 3488 3489
	struct scatterlist *sg, *iter;
	unsigned int count = view->params.partial.size;
	unsigned int offset;
3490 3491 3492 3493 3494 3495
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3496
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3497 3498 3499
	if (ret)
		goto err_sg_alloc;

3500 3501 3502 3503 3504
	iter = i915_gem_object_get_sg(obj,
				      view->params.partial.offset,
				      &offset);
	GEM_BUG_ON(!iter);

3505 3506
	sg = st->sgl;
	st->nents = 0;
3507 3508
	do {
		unsigned int len;
3509

3510 3511 3512 3513 3514 3515
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3516 3517

		st->nents++;
3518 3519 3520 3521 3522
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3523

3524 3525 3526 3527
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3528 3529 3530 3531 3532 3533 3534

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3535
static int
3536
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3537
{
3538 3539
	int ret = 0;

3540 3541 3542 3543 3544 3545 3546
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3547
	if (vma->pages)
3548 3549 3550
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
C
Chris Wilson 已提交
3551
		vma->pages = vma->obj->mm.pages;
3552
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3553
		vma->pages =
3554
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3555
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3556
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3557 3558 3559 3560
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3561
	if (!vma->pages) {
3562
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3563
			  vma->ggtt_view.type);
3564
		ret = -EINVAL;
3565 3566 3567
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3568 3569
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3570 3571
	}

3572
	return ret;
3573 3574
}