i915_gem_gtt.c 54.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2010 Daniel Vetter
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include <linux/seq_file.h>
26 27
#include <drm/drmP.h>
#include <drm/i915_drm.h>
28 29 30 31
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"

32 33
#define GEN6_PPGTT_PD_ENTRIES 512
#define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
B
Ben Widawsky 已提交
34
typedef uint64_t gen8_gtt_pte_t;
B
Ben Widawsky 已提交
35
typedef gen8_gtt_pte_t gen8_ppgtt_pde_t;
36

37 38
/* PPGTT stuff */
#define GEN6_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0xff0))
39
#define HSW_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0x7f0))
40 41 42 43 44 45 46 47 48

#define GEN6_PDE_VALID			(1 << 0)
/* gen6+ has bit 11-4 for physical addr bit 39-32 */
#define GEN6_PDE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)

#define GEN6_PTE_VALID			(1 << 0)
#define GEN6_PTE_UNCACHED		(1 << 1)
#define HSW_PTE_UNCACHED		(0)
#define GEN6_PTE_CACHE_LLC		(2 << 1)
49
#define GEN7_PTE_CACHE_L3_LLC		(3 << 1)
50
#define GEN6_PTE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
51 52 53 54 55 56 57
#define HSW_PTE_ADDR_ENCODE(addr)	HSW_GTT_ADDR_ENCODE(addr)

/* Cacheability Control is a 4-bit value. The low three bits are stored in *
 * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
 */
#define HSW_CACHEABILITY_CONTROL(bits)	((((bits) & 0x7) << 1) | \
					 (((bits) & 0x8) << (11 - 3)))
58
#define HSW_WB_LLC_AGE3			HSW_CACHEABILITY_CONTROL(0x2)
59
#define HSW_WB_LLC_AGE0			HSW_CACHEABILITY_CONTROL(0x3)
60
#define HSW_WB_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0xb)
61
#define HSW_WB_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x8)
62
#define HSW_WT_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0x6)
63
#define HSW_WT_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x7)
64

65
#define GEN8_PTES_PER_PAGE		(PAGE_SIZE / sizeof(gen8_gtt_pte_t))
B
Ben Widawsky 已提交
66
#define GEN8_PDES_PER_PAGE		(PAGE_SIZE / sizeof(gen8_ppgtt_pde_t))
67 68 69 70 71 72 73 74 75 76 77 78 79

/* GEN8 legacy style addressis defined as a 3 level page table:
 * 31:30 | 29:21 | 20:12 |  11:0
 * PDPE  |  PDE  |  PTE  | offset
 * The difference as compared to normal x86 3 level page table is the PDPEs are
 * programmed via register.
 */
#define GEN8_PDPE_SHIFT			30
#define GEN8_PDPE_MASK			0x3
#define GEN8_PDE_SHIFT			21
#define GEN8_PDE_MASK			0x1ff
#define GEN8_PTE_SHIFT			12
#define GEN8_PTE_MASK			0x1ff
B
Ben Widawsky 已提交
80

B
Ben Widawsky 已提交
81 82 83 84 85
#define PPAT_UNCACHED_INDEX		(_PAGE_PWT | _PAGE_PCD)
#define PPAT_CACHED_PDE_INDEX		0 /* WB LLC */
#define PPAT_CACHED_INDEX		_PAGE_PAT /* WB LLCeLLC */
#define PPAT_DISPLAY_ELLC_INDEX		_PAGE_PCD /* WT eLLC */

86 87 88 89
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);
90
static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt);
91

B
Ben Widawsky 已提交
92 93 94 95 96 97
static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
					     enum i915_cache_level level,
					     bool valid)
{
	gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
	pte |= addr;
B
Ben Widawsky 已提交
98 99 100 101
	if (level != I915_CACHE_NONE)
		pte |= PPAT_CACHED_INDEX;
	else
		pte |= PPAT_UNCACHED_INDEX;
B
Ben Widawsky 已提交
102 103 104
	return pte;
}

B
Ben Widawsky 已提交
105 106 107 108 109 110 111 112 113 114 115 116 117
static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
					     dma_addr_t addr,
					     enum i915_cache_level level)
{
	gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

118
static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
119 120
				     enum i915_cache_level level,
				     bool valid)
121
{
122
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
123
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
124 125

	switch (level) {
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
		WARN_ON(1);
	}

	return pte;
}

static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
141 142
				     enum i915_cache_level level,
				     bool valid)
143
{
144
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
145 146 147 148 149
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
150 151 152 153 154
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
155
		pte |= GEN6_PTE_UNCACHED;
156 157
		break;
	default:
158
		WARN_ON(1);
159 160
	}

161 162 163
	return pte;
}

164 165 166
#define BYT_PTE_WRITEABLE		(1 << 1)
#define BYT_PTE_SNOOPED_BY_CPU_CACHES	(1 << 2)

167
static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
168 169
				     enum i915_cache_level level,
				     bool valid)
170
{
171
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
172 173 174 175 176 177 178 179 180 181 182 183 184
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	/* Mark the page as writeable.  Other platforms don't have a
	 * setting for read-only/writable, so this matches that behavior.
	 */
	pte |= BYT_PTE_WRITEABLE;

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

185
static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
186 187
				     enum i915_cache_level level,
				     bool valid)
188
{
189
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
190
	pte |= HSW_PTE_ADDR_ENCODE(addr);
191 192

	if (level != I915_CACHE_NONE)
193
		pte |= HSW_WB_LLC_AGE3;
194 195 196 197

	return pte;
}

198
static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
199 200
				      enum i915_cache_level level,
				      bool valid)
201
{
202
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
203 204
	pte |= HSW_PTE_ADDR_ENCODE(addr);

205 206 207 208
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
209
		pte |= HSW_WT_ELLC_LLC_AGE3;
210 211
		break;
	default:
212
		pte |= HSW_WB_ELLC_LLC_AGE3;
213 214
		break;
	}
215 216 217 218

	return pte;
}

219 220
/* Broadwell Page Directory Pointer Descriptors */
static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry,
221
			   uint64_t val, bool synchronous)
222
{
223
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
224 225 226 227
	int ret;

	BUG_ON(entry >= 4);

228 229 230 231 232 233
	if (synchronous) {
		I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32);
		I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val);
		return 0;
	}

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
	intel_ring_emit(ring, (u32)(val >> 32));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
	intel_ring_emit(ring, (u32)(val));
	intel_ring_advance(ring);

	return 0;
}

249 250 251
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_ring_buffer *ring,
			  bool synchronous)
252
{
253
	int i, ret;
254 255 256 257 258 259

	/* bit of a hack to find the actual last used pd */
	int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;

	for (i = used_pd - 1; i >= 0; i--) {
		dma_addr_t addr = ppgtt->pd_dma_addr[i];
260 261 262
		ret = gen8_write_pdp(ring, i, addr, synchronous);
		if (ret)
			return ret;
263
	}
B
Ben Widawsky 已提交
264

265
	return 0;
266 267
}

268
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
269 270
				   uint64_t start,
				   uint64_t length,
271 272 273 274 275
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr, scratch_pte;
276 277 278
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
279
	unsigned num_entries = length >> PAGE_SHIFT;
280 281 282 283 284 285
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
286
		struct page *page_table = ppgtt->gen8_pt_pages[pdpe][pde];
287

288
		last_pte = pte + num_entries;
289 290 291 292 293
		if (last_pte > GEN8_PTES_PER_PAGE)
			last_pte = GEN8_PTES_PER_PAGE;

		pt_vaddr = kmap_atomic(page_table);

294
		for (i = pte; i < last_pte; i++) {
295
			pt_vaddr[i] = scratch_pte;
296 297
			num_entries--;
		}
298 299 300

		kunmap_atomic(pt_vaddr);

301 302 303 304 305
		pte = 0;
		if (++pde == GEN8_PDES_PER_PAGE) {
			pdpe++;
			pde = 0;
		}
306 307 308
	}
}

309 310
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
311
				      uint64_t start,
312 313 314 315 316
				      enum i915_cache_level cache_level)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr;
317 318 319
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
320 321
	struct sg_page_iter sg_iter;

322
	pt_vaddr = NULL;
323

324
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
325 326 327
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPS))
			break;

328
		if (pt_vaddr == NULL)
329
			pt_vaddr = kmap_atomic(ppgtt->gen8_pt_pages[pdpe][pde]);
330

331
		pt_vaddr[pte] =
332 333
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
334
		if (++pte == GEN8_PTES_PER_PAGE) {
335
			kunmap_atomic(pt_vaddr);
336
			pt_vaddr = NULL;
337 338 339 340 341
			if (++pde == GEN8_PDES_PER_PAGE) {
				pdpe++;
				pde = 0;
			}
			pte = 0;
342 343
		}
	}
344 345
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
346 347
}

348 349 350 351 352 353 354 355 356 357 358 359 360
static void gen8_free_page_tables(struct page **pt_pages)
{
	int i;

	if (pt_pages == NULL)
		return;

	for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
		if (pt_pages[i])
			__free_pages(pt_pages[i], 0);
}

static void gen8_ppgtt_free(const struct i915_hw_ppgtt *ppgtt)
361 362 363
{
	int i;

364 365 366
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		gen8_free_page_tables(ppgtt->gen8_pt_pages[i]);
		kfree(ppgtt->gen8_pt_pages[i]);
367
		kfree(ppgtt->gen8_pt_dma_addr[i]);
368
	}
369 370 371 372 373 374

	__free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
}

static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
{
375
	struct pci_dev *hwdev = ppgtt->base.dev->pdev;
376 377 378 379 380 381 382 383
	int i, j;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		/* TODO: In the future we'll support sparse mappings, so this
		 * will have to change. */
		if (!ppgtt->pd_dma_addr[i])
			continue;

384 385
		pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
			       PCI_DMA_BIDIRECTIONAL);
386 387 388 389

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			if (addr)
390 391
				pci_unmap_page(hwdev, addr, PAGE_SIZE,
					       PCI_DMA_BIDIRECTIONAL);
392 393 394 395
		}
	}
}

B
Ben Widawsky 已提交
396 397 398 399 400
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

401
	list_del(&vm->global_link);
402 403
	drm_mm_takedown(&vm->mm);

404 405
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
406 407
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
static struct page **__gen8_alloc_page_tables(void)
{
	struct page **pt_pages;
	int i;

	pt_pages = kcalloc(GEN8_PDES_PER_PAGE, sizeof(struct page *), GFP_KERNEL);
	if (!pt_pages)
		return ERR_PTR(-ENOMEM);

	for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
		pt_pages[i] = alloc_page(GFP_KERNEL);
		if (!pt_pages[i])
			goto bail;
	}

	return pt_pages;

bail:
	gen8_free_page_tables(pt_pages);
	kfree(pt_pages);
	return ERR_PTR(-ENOMEM);
}

431 432 433
static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt,
					   const int max_pdp)
{
434
	struct page **pt_pages[GEN8_LEGACY_PDPS];
435
	const int num_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
436
	int i, ret;
437

438 439 440 441 442 443 444 445 446 447 448 449 450
	for (i = 0; i < max_pdp; i++) {
		pt_pages[i] = __gen8_alloc_page_tables();
		if (IS_ERR(pt_pages[i])) {
			ret = PTR_ERR(pt_pages[i]);
			goto unwind_out;
		}
	}

	/* NB: Avoid touching gen8_pt_pages until last to keep the allocation,
	 * "atomic" - for cleanup purposes.
	 */
	for (i = 0; i < max_pdp; i++)
		ppgtt->gen8_pt_pages[i] = pt_pages[i];
451 452 453 454

	ppgtt->num_pt_pages = 1 << get_order(num_pt_pages << PAGE_SHIFT);

	return 0;
455 456 457 458 459 460 461 462

unwind_out:
	while (i--) {
		gen8_free_page_tables(pt_pages[i]);
		kfree(pt_pages[i]);
	}

	return ret;
463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
}

static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
						     sizeof(dma_addr_t),
						     GFP_KERNEL);
		if (!ppgtt->gen8_pt_dma_addr[i])
			return -ENOMEM;
	}

	return 0;
}

static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
						const int max_pdp)
{
	ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
	if (!ppgtt->pd_pages)
		return -ENOMEM;

	ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
	BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);

	return 0;
}

static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
			    const int max_pdp)
{
	int ret;

	ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
	if (ret)
		return ret;

	ret = gen8_ppgtt_allocate_page_tables(ppgtt, max_pdp);
	if (ret) {
		__free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
		return ret;
	}

	ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;

	ret = gen8_ppgtt_allocate_dma(ppgtt);
	if (ret)
		gen8_ppgtt_free(ppgtt);

	return ret;
}

static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
					     const int pd)
{
	dma_addr_t pd_addr;
	int ret;

	pd_addr = pci_map_page(ppgtt->base.dev->pdev,
			       &ppgtt->pd_pages[pd], 0,
			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);

	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
	if (ret)
		return ret;

	ppgtt->pd_dma_addr[pd] = pd_addr;

	return 0;
}

static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
					const int pd,
					const int pt)
{
	dma_addr_t pt_addr;
	struct page *p;
	int ret;

544
	p = ppgtt->gen8_pt_pages[pd][pt];
545 546 547 548 549 550 551 552 553 554 555
	pt_addr = pci_map_page(ppgtt->base.dev->pdev,
			       p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
	if (ret)
		return ret;

	ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;

	return 0;
}

B
Ben Widawsky 已提交
556
/**
557 558 559 560
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
561
 *
562 563
 * FIXME: split allocation into smaller pieces. For now we only ever do this
 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
B
Ben Widawsky 已提交
564
 * TODO: Do something with the size parameter
565
 */
B
Ben Widawsky 已提交
566 567 568
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
{
	const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
569
	const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
570
	int i, j, ret;
B
Ben Widawsky 已提交
571 572 573 574

	if (size % (1<<30))
		DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);

575 576 577 578
	/* 1. Do all our allocations for page directories and page tables. */
	ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
	if (ret)
		return ret;
579

B
Ben Widawsky 已提交
580
	/*
581
	 * 2. Create DMA mappings for the page directories and page tables.
B
Ben Widawsky 已提交
582 583
	 */
	for (i = 0; i < max_pdp; i++) {
584
		ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
585 586
		if (ret)
			goto bail;
B
Ben Widawsky 已提交
587 588

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
589
			ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
590 591
			if (ret)
				goto bail;
B
Ben Widawsky 已提交
592 593 594
		}
	}

595 596 597 598 599
	/*
	 * 3. Map all the page directory entires to point to the page tables
	 * we've allocated.
	 *
	 * For now, the PPGTT helper functions all require that the PDEs are
B
Ben Widawsky 已提交
600
	 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
601 602
	 * will never need to touch the PDEs again.
	 */
B
Ben Widawsky 已提交
603 604 605 606 607 608 609 610 611 612 613
	for (i = 0; i < max_pdp; i++) {
		gen8_ppgtt_pde_t *pd_vaddr;
		pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
						      I915_CACHE_LLC);
		}
		kunmap_atomic(pd_vaddr);
	}

614 615 616 617 618 619 620 621
	ppgtt->enable = gen8_ppgtt_enable;
	ppgtt->switch_mm = gen8_mm_switch;
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.start = 0;
	ppgtt->base.total = ppgtt->num_pt_pages * GEN8_PTES_PER_PAGE * PAGE_SIZE;

622
	ppgtt->base.clear_range(&ppgtt->base, 0,
623
				ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE,
624 625
				true);

B
Ben Widawsky 已提交
626 627 628 629
	DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
			 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
	DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
			 ppgtt->num_pt_pages,
630
			 (ppgtt->num_pt_pages - min_pt_pages) +
B
Ben Widawsky 已提交
631
			 size % (1<<30));
B
Ben Widawsky 已提交
632
	return 0;
B
Ben Widawsky 已提交
633

634 635 636
bail:
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
637 638 639
	return ret;
}

B
Ben Widawsky 已提交
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;
	gen6_gtt_pte_t __iomem *pd_addr;
	gen6_gtt_pte_t scratch_pte;
	uint32_t pd_entry;
	int pte, pde;

	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);

	pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);

	seq_printf(m, "  VM %p (pd_offset %x-%x):\n", vm,
		   ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
	for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
		u32 expected;
		gen6_gtt_pte_t *pt_vaddr;
		dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
		pd_entry = readl(pd_addr + pde);
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

		pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
		for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
			unsigned long va =
				(pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

B
Ben Widawsky 已提交
696
static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
697
{
698
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
B
Ben Widawsky 已提交
699 700 701 702
	gen6_gtt_pte_t __iomem *pd_addr;
	uint32_t pd_entry;
	int i;

B
Ben Widawsky 已提交
703
	WARN_ON(ppgtt->pd_offset & 0x3f);
B
Ben Widawsky 已提交
704 705 706 707 708 709 710 711 712 713 714 715
	pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

		pt_addr = ppgtt->pt_dma_addr[i];
		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);
B
Ben Widawsky 已提交
716 717
}

718
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
719
{
720 721 722 723 724
	BUG_ON(ppgtt->pd_offset & 0x3f);

	return (ppgtt->pd_offset / 64) << 16;
}

725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
			 struct intel_ring_buffer *ring,
			 bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* If we're in reset, we can assume the GPU is sufficiently idle to
	 * manually frob these bits. Ideally we could use the ring functions,
	 * except our error handling makes it quite difficult (can't use
	 * intel_ring_begin, ring->flush, or intel_ring_advance)
	 *
	 * FIXME: We should try not to special case reset
	 */
	if (synchronous ||
	    i915_reset_in_progress(&dev_priv->gpu_error)) {
		WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
		POSTING_READ(RING_PP_DIR_BASE(ring));
		return 0;
	}

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_ring_buffer *ring,
			  bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* If we're in reset, we can assume the GPU is sufficiently idle to
	 * manually frob these bits. Ideally we could use the ring functions,
	 * except our error handling makes it quite difficult (can't use
	 * intel_ring_begin, ring->flush, or intel_ring_advance)
	 *
	 * FIXME: We should try not to special case reset
	 */
	if (synchronous ||
	    i915_reset_in_progress(&dev_priv->gpu_error)) {
		WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
		POSTING_READ(RING_PP_DIR_BASE(ring));
		return 0;
	}

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

810 811 812 813 814 815 816
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

817 818 819
	return 0;
}

820 821 822 823 824 825 826
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_ring_buffer *ring,
			  bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

827 828 829
	if (!synchronous)
		return 0;

830 831 832 833 834 835 836 837 838 839 840 841
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
842
	struct intel_ring_buffer *ring;
843
	int j, ret;
B
Ben Widawsky 已提交
844

845 846 847
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
848

849 850 851 852
		/* We promise to do a switch later with FULL PPGTT. If this is
		 * aliasing, this is the one and only switch we'll do */
		if (USES_FULL_PPGTT(dev))
			continue;
B
Ben Widawsky 已提交
853

854 855 856 857
		ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			goto err_out;
	}
B
Ben Widawsky 已提交
858

859
	return 0;
B
Ben Widawsky 已提交
860

861 862 863 864 865 866
err_out:
	for_each_ring(ring, dev_priv, j)
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
	return ret;
}
B
Ben Widawsky 已提交
867

868
static int gen7_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
869
{
870
	struct drm_device *dev = ppgtt->base.dev;
B
Ben Widawsky 已提交
871 872
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
873
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
874
	int i;
B
Ben Widawsky 已提交
875

876 877
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
878

879 880 881 882 883 884 885 886
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
887

888
	for_each_ring(ring, dev_priv, i) {
889
		int ret;
B
Ben Widawsky 已提交
890
		/* GFX_MODE is per-ring on gen7+ */
891 892
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
893 894 895 896 897 898

		/* We promise to do a switch later with FULL PPGTT. If this is
		 * aliasing, this is the one and only switch we'll do */
		if (USES_FULL_PPGTT(dev))
			continue;

899 900 901
		ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
902 903
	}

904 905
	return 0;
}
B
Ben Widawsky 已提交
906

907 908 909 910 911 912 913
static int gen6_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	uint32_t ecochk, gab_ctl, ecobits;
	int i;
914

915 916 917
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
918

919 920 921 922 923 924 925
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
926

927
	for_each_ring(ring, dev_priv, i) {
928 929 930
		int ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
931
	}
932

933
	return 0;
B
Ben Widawsky 已提交
934 935
}

936
/* PPGTT support for Sandybdrige/Gen6 and later */
937
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
938 939
				   uint64_t start,
				   uint64_t length,
940
				   bool use_scratch)
941
{
942 943
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
944
	gen6_gtt_pte_t *pt_vaddr, scratch_pte;
945 946
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
947
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
948 949
	unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	unsigned last_pte, i;
950

951
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
952

953 954 955 956 957
	while (num_entries) {
		last_pte = first_pte + num_entries;
		if (last_pte > I915_PPGTT_PT_ENTRIES)
			last_pte = I915_PPGTT_PT_ENTRIES;

958
		pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
959

960 961
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
962 963 964

		kunmap_atomic(pt_vaddr);

965 966
		num_entries -= last_pte - first_pte;
		first_pte = 0;
967
		act_pt++;
968
	}
969 970
}

971
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
972
				      struct sg_table *pages,
973
				      uint64_t start,
D
Daniel Vetter 已提交
974 975
				      enum i915_cache_level cache_level)
{
976 977
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
978
	gen6_gtt_pte_t *pt_vaddr;
979
	unsigned first_entry = start >> PAGE_SHIFT;
980
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
981 982 983
	unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	struct sg_page_iter sg_iter;

984
	pt_vaddr = NULL;
985
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
986 987
		if (pt_vaddr == NULL)
			pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
988

989 990 991
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
				       cache_level, true);
992 993
		if (++act_pte == I915_PPGTT_PT_ENTRIES) {
			kunmap_atomic(pt_vaddr);
994
			pt_vaddr = NULL;
995
			act_pt++;
996
			act_pte = 0;
D
Daniel Vetter 已提交
997 998
		}
	}
999 1000
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
1001 1002
}

1003
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1004
{
1005 1006
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1007 1008
	int i;

1009
	list_del(&vm->global_link);
1010
	drm_mm_takedown(&ppgtt->base.mm);
B
Ben Widawsky 已提交
1011
	drm_mm_remove_node(&ppgtt->node);
1012

1013 1014
	if (ppgtt->pt_dma_addr) {
		for (i = 0; i < ppgtt->num_pd_entries; i++)
1015
			pci_unmap_page(ppgtt->base.dev->pdev,
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
				       ppgtt->pt_dma_addr[i],
				       4096, PCI_DMA_BIDIRECTIONAL);
	}

	kfree(ppgtt->pt_dma_addr);
	for (i = 0; i < ppgtt->num_pd_entries; i++)
		__free_page(ppgtt->pt_pages[i]);
	kfree(ppgtt->pt_pages);
}

static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
{
B
Ben Widawsky 已提交
1028 1029
#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
#define GEN6_PD_SIZE (GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE)
1030
	struct drm_device *dev = ppgtt->base.dev;
1031
	struct drm_i915_private *dev_priv = dev->dev_private;
1032
	bool retried = false;
B
Ben Widawsky 已提交
1033
	int i, ret;
1034

B
Ben Widawsky 已提交
1035 1036 1037 1038 1039
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1040
alloc:
B
Ben Widawsky 已提交
1041 1042 1043 1044 1045
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
						  DRM_MM_SEARCH_DEFAULT);
1046 1047 1048
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1049
					       I915_CACHE_NONE, 0);
1050 1051 1052 1053 1054 1055
		if (ret)
			return ret;

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1056 1057 1058

	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1059

1060
	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
1061
	ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
1062
	if (IS_GEN6(dev)) {
1063
		ppgtt->enable = gen6_ppgtt_enable;
1064
		ppgtt->switch_mm = gen6_mm_switch;
1065 1066 1067
	} else if (IS_HASWELL(dev)) {
		ppgtt->enable = gen7_ppgtt_enable;
		ppgtt->switch_mm = hsw_mm_switch;
1068
	} else if (IS_GEN7(dev)) {
1069
		ppgtt->enable = gen7_ppgtt_enable;
1070 1071
		ppgtt->switch_mm = gen7_mm_switch;
	} else
1072
		BUG();
1073 1074 1075 1076
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1077 1078
	ppgtt->base.start = 0;
	ppgtt->base.total = GEN6_PPGTT_PD_ENTRIES * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
D
Daniel Vetter 已提交
1079
	ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
1080
				  GFP_KERNEL);
B
Ben Widawsky 已提交
1081 1082
	if (!ppgtt->pt_pages) {
		drm_mm_remove_node(&ppgtt->node);
1083
		return -ENOMEM;
B
Ben Widawsky 已提交
1084
	}
1085 1086 1087 1088 1089 1090 1091

	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
		if (!ppgtt->pt_pages[i])
			goto err_pt_alloc;
	}

D
Daniel Vetter 已提交
1092
	ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
B
Ben Widawsky 已提交
1093 1094 1095
				     GFP_KERNEL);
	if (!ppgtt->pt_dma_addr)
		goto err_pt_alloc;
1096

B
Ben Widawsky 已提交
1097 1098
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;
D
Daniel Vetter 已提交
1099

B
Ben Widawsky 已提交
1100 1101
		pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
				       PCI_DMA_BIDIRECTIONAL);
1102

B
Ben Widawsky 已提交
1103 1104 1105
		if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
			ret = -EIO;
			goto err_pd_pin;
1106

D
Daniel Vetter 已提交
1107
		}
B
Ben Widawsky 已提交
1108
		ppgtt->pt_dma_addr[i] = pt_addr;
1109 1110
	}

1111
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
B
Ben Widawsky 已提交
1112
	ppgtt->debug_dump = gen6_dump_ppgtt;
1113

B
Ben Widawsky 已提交
1114 1115 1116 1117 1118
	DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
	ppgtt->pd_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134

	return 0;

err_pd_pin:
	if (ppgtt->pt_dma_addr) {
		for (i--; i >= 0; i--)
			pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
				       4096, PCI_DMA_BIDIRECTIONAL);
	}
err_pt_alloc:
	kfree(ppgtt->pt_dma_addr);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		if (ppgtt->pt_pages[i])
			__free_page(ppgtt->pt_pages[i]);
	}
	kfree(ppgtt->pt_pages);
B
Ben Widawsky 已提交
1135
	drm_mm_remove_node(&ppgtt->node);
1136 1137 1138 1139

	return ret;
}

1140
int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1141 1142
{
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1143
	int ret = 0;
1144

1145
	ppgtt->base.dev = dev;
1146

B
Ben Widawsky 已提交
1147 1148
	if (INTEL_INFO(dev)->gen < 8)
		ret = gen6_ppgtt_init(ppgtt);
1149
	else if (IS_GEN8(dev))
B
Ben Widawsky 已提交
1150
		ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
B
Ben Widawsky 已提交
1151 1152 1153
	else
		BUG();

B
Ben Widawsky 已提交
1154
	if (!ret) {
1155
		struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1156
		kref_init(&ppgtt->ref);
1157 1158
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1159 1160
		i915_init_vm(dev_priv, &ppgtt->base);
		if (INTEL_INFO(dev)->gen < 8) {
1161
			gen6_write_pdes(ppgtt);
1162 1163 1164
			DRM_DEBUG("Adding PPGTT at offset %x\n",
				  ppgtt->pd_offset << 10);
		}
1165
	}
1166 1167 1168 1169

	return ret;
}

1170
static void
1171 1172 1173
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1174
{
1175
	WARN_ON(flags);
1176

1177 1178
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
				cache_level);
1179 1180
}

1181
static void ppgtt_unbind_vma(struct i915_vma *vma)
1182
{
1183
	vma->vm->clear_range(vma->vm,
1184 1185
			     vma->node.start,
			     vma->obj->base.size,
1186
			     true);
1187 1188
}

1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1205 1206 1207 1208
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1209
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1210
		dev_priv->mm.interruptible = false;
1211
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1223
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1224 1225 1226
		dev_priv->mm.interruptible = interruptible;
}

1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
					 "\tAddr: 0x%08lx\\n"
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1269 1270
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1271 1272 1273
				       false);
}

1274 1275 1276
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1277
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1278
	struct i915_address_space *vm;
1279

1280 1281
	i915_check_and_clear_faults(dev);

1282
	/* First fill our portion of the GTT with scratch pages */
1283
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1284 1285
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1286
				       true);
1287

1288
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1289 1290 1291 1292 1293
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1294
		i915_gem_clflush_object(obj, obj->pin_display);
1295 1296 1297 1298 1299 1300
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
		 */
		obj->has_global_gtt_mapping = 0;
		vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
1301 1302
	}

B
Ben Widawsky 已提交
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315

	if (INTEL_INFO(dev)->gen >= 8)
		return;

	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		/* TODO: Perhaps it shouldn't be gen6 specific */
		if (i915_is_ggtt(vm)) {
			if (dev_priv->mm.aliasing_ppgtt)
				gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
			continue;
		}

		gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
1316 1317
	}

1318
	i915_gem_chipset_flush(dev);
1319
}
1320

1321
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1322
{
1323
	if (obj->has_dma_mapping)
1324
		return 0;
1325 1326 1327 1328 1329 1330 1331

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1332 1333
}

B
Ben Widawsky 已提交
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1346
				     uint64_t start,
B
Ben Widawsky 已提交
1347 1348 1349
				     enum i915_cache_level level)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1350
	unsigned first_entry = start >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
	gen8_gtt_pte_t __iomem *gtt_entries =
		(gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
	int i = 0;
	struct sg_page_iter sg_iter;
	dma_addr_t addr;

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1384 1385 1386 1387 1388 1389
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1390
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1391
				     struct sg_table *st,
1392
				     uint64_t start,
1393
				     enum i915_cache_level level)
1394
{
1395
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1396
	unsigned first_entry = start >> PAGE_SHIFT;
1397 1398
	gen6_gtt_pte_t __iomem *gtt_entries =
		(gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1399 1400
	int i = 0;
	struct sg_page_iter sg_iter;
1401 1402
	dma_addr_t addr;

1403
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1404
		addr = sg_page_iter_dma_address(&sg_iter);
1405
		iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
1406
		i++;
1407 1408 1409 1410 1411 1412 1413 1414 1415
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
1416
		WARN_ON(readl(&gtt_entries[i-1]) !=
1417
			vm->pte_encode(addr, level, true));
1418 1419 1420 1421 1422 1423 1424

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1425 1426
}

B
Ben Widawsky 已提交
1427
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1428 1429
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1430 1431 1432
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1433 1434
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
	gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1453
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1454 1455
				  uint64_t start,
				  uint64_t length,
1456
				  bool use_scratch)
1457
{
1458
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1459 1460
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1461 1462
	gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1463
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1464 1465 1466 1467 1468 1469 1470
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1471 1472
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);

1473 1474 1475 1476 1477
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1478 1479 1480 1481

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1482
{
1483
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1484 1485 1486
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1487 1488 1489
	BUG_ON(!i915_is_ggtt(vma->vm));
	intel_gtt_insert_sg_entries(vma->obj->pages, entry, flags);
	vma->obj->has_global_gtt_mapping = 1;
1490 1491
}

1492
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1493 1494
				  uint64_t start,
				  uint64_t length,
1495
				  bool unused)
1496
{
1497 1498
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1499 1500 1501
	intel_gtt_clear_range(first_entry, num_entries);
}

1502 1503 1504 1505
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1506

1507 1508 1509 1510
	BUG_ON(!i915_is_ggtt(vma->vm));
	vma->obj->has_global_gtt_mapping = 0;
	intel_gtt_clear_range(first, size);
}
1511

1512 1513 1514
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1515
{
1516
	struct drm_device *dev = vma->vm->dev;
1517
	struct drm_i915_private *dev_priv = dev->dev_private;
1518
	struct drm_i915_gem_object *obj = vma->obj;
1519

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
		if (!obj->has_global_gtt_mapping ||
		    (cache_level != obj->cache_level)) {
1534 1535
			vma->vm->insert_entries(vma->vm, obj->pages,
						vma->node.start,
1536 1537 1538 1539
						cache_level);
			obj->has_global_gtt_mapping = 1;
		}
	}
1540

1541 1542 1543 1544 1545
	if (dev_priv->mm.aliasing_ppgtt &&
	    (!obj->has_aliasing_ppgtt_mapping ||
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
1546 1547 1548
					    vma->obj->pages,
					    vma->node.start,
					    cache_level);
1549 1550
		vma->obj->has_aliasing_ppgtt_mapping = 1;
	}
1551 1552
}

1553
static void ggtt_unbind_vma(struct i915_vma *vma)
1554
{
1555
	struct drm_device *dev = vma->vm->dev;
1556
	struct drm_i915_private *dev_priv = dev->dev_private;
1557 1558 1559
	struct drm_i915_gem_object *obj = vma->obj;

	if (obj->has_global_gtt_mapping) {
1560 1561 1562
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
1563 1564 1565
				     true);
		obj->has_global_gtt_mapping = 0;
	}
1566

1567 1568 1569
	if (obj->has_aliasing_ppgtt_mapping) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
1570 1571
					 vma->node.start,
					 obj->base.size,
1572 1573 1574
					 true);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
1575 1576 1577
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1578
{
B
Ben Widawsky 已提交
1579 1580 1581 1582 1583 1584
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1585 1586 1587 1588
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1589 1590

	undo_idling(dev_priv, interruptible);
1591
}
1592

1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
				  unsigned long *start,
				  unsigned long *end)
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
1609

1610 1611 1612 1613
void i915_gem_setup_global_gtt(struct drm_device *dev,
			       unsigned long start,
			       unsigned long mappable_end,
			       unsigned long end)
1614
{
1615 1616 1617 1618 1619 1620 1621 1622 1623
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
1624 1625
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
1626 1627 1628
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
1629

1630 1631
	BUG_ON(mappable_end > end);

1632
	/* Subtract the guard page ... */
1633
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
1634
	if (!HAS_LLC(dev))
1635
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
1636

1637
	/* Mark any preallocated objects as occupied */
1638
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1639
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1640
		int ret;
B
Ben Widawsky 已提交
1641
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
1642 1643 1644
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
1645
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
1646
		if (ret)
1647
			DRM_DEBUG_KMS("Reservation failed\n");
1648 1649 1650
		obj->has_global_gtt_mapping = 1;
	}

1651 1652
	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;
1653

1654
	/* Clear any non-preallocated blocks */
1655
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
1656 1657
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
1658 1659
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
1660 1661 1662
	}

	/* And finally clear the reserved guard page */
1663
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
1664 1665
}

1666 1667 1668 1669 1670
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

1671
	gtt_size = dev_priv->gtt.base.total;
1672
	mappable_size = dev_priv->gtt.mappable_end;
1673

1674
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
}

static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
1697 1698
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
1699 1700 1701 1702 1703 1704 1705

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1706 1707 1708 1709
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
1710
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1711 1712
	put_page(page);
	__free_page(page);
1713 1714 1715 1716 1717 1718 1719 1720 1721
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

1722 1723 1724 1725 1726 1727 1728 1729 1730
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
	return bdw_gmch_ctl << 20;
}

1731
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
1732 1733 1734 1735 1736 1737
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

1738 1739 1740 1741 1742 1743 1744
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

B
Ben Widawsky 已提交
1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	phys_addr_t gtt_bus_addr;
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
	gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
		(pci_resource_len(dev->pdev, 0) / 2);

	dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv)
{
#define GEN8_PPAT_UC		(0<<0)
#define GEN8_PPAT_WC		(1<<0)
#define GEN8_PPAT_WT		(2<<0)
#define GEN8_PPAT_WB		(3<<0)
#define GEN8_PPAT_ELLC_OVERRIDE	(0<<2)
/* FIXME(BDW): Bspec is completely confused about cache control bits. */
#define GEN8_PPAT_LLC		(1<<2)
#define GEN8_PPAT_LLCELLC	(2<<2)
#define GEN8_PPAT_LLCeLLC	(3<<2)
#define GEN8_PPAT_AGE(x)	(x<<4)
#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

	*stolen = gen8_get_stolen_size(snb_gmch_ctl);

	gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
B
Ben Widawsky 已提交
1828
	*gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
1829

B
Ben Widawsky 已提交
1830 1831
	gen8_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1832 1833
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
1834 1835
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
1836 1837 1838 1839

	return ret;
}

1840 1841
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
1842 1843 1844
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
1845 1846
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1847
	unsigned int gtt_size;
1848 1849 1850
	u16 snb_gmch_ctl;
	int ret;

1851 1852 1853
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

1854 1855
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
1856
	 */
1857
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
1858 1859 1860
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
1861 1862 1863 1864 1865 1866
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

1867
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
1868

B
Ben Widawsky 已提交
1869 1870
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
	*gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
1871

B
Ben Widawsky 已提交
1872
	ret = ggtt_probe_common(dev, gtt_size);
1873

1874 1875
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
1876

1877 1878 1879
	return ret;
}

1880
static void gen6_gmch_remove(struct i915_address_space *vm)
1881
{
1882 1883

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
1884 1885

	drm_mm_takedown(&vm->mm);
1886 1887
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
1888
}
1889 1890 1891

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
1892 1893 1894
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

1905
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
1906 1907

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
1908
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
1909

1910 1911 1912
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

1913 1914 1915
	return 0;
}

1916
static void i915_gmch_remove(struct i915_address_space *vm)
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
1928
		gtt->gtt_probe = i915_gmch_probe;
1929
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
1930
	} else if (INTEL_INFO(dev)->gen < 8) {
1931
		gtt->gtt_probe = gen6_gmch_probe;
1932
		gtt->base.cleanup = gen6_gmch_remove;
1933
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
1934
			gtt->base.pte_encode = iris_pte_encode;
1935
		else if (IS_HASWELL(dev))
1936
			gtt->base.pte_encode = hsw_pte_encode;
1937
		else if (IS_VALLEYVIEW(dev))
1938
			gtt->base.pte_encode = byt_pte_encode;
1939 1940
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
1941
		else
1942
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
1943 1944 1945
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
1946 1947
	}

1948
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
1949
			     &gtt->mappable_base, &gtt->mappable_end);
1950
	if (ret)
1951 1952
		return ret;

1953 1954
	gtt->base.dev = dev;

1955
	/* GMADR is the PCI mmio aperture into the global GTT. */
1956 1957
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
1958 1959
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
1960 1961 1962

	return 0;
}
1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
					      struct i915_address_space *vm)
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

	switch (INTEL_INFO(vm->dev)->gen) {
	case 8:
	case 7:
	case 6:
1981 1982 1983 1984 1985 1986 1987
		if (i915_is_ggtt(vm)) {
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
		break;
	case 5:
	case 4:
	case 3:
	case 2:
		BUG_ON(!i915_is_ggtt(vm));
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
		break;
	default:
		BUG();
	}

	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm);

	return vma;
}