i915_gem_gtt.c 93.4 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33
#include "i915_trace.h"
#include "intel_drv.h"
34
#include "intel_frontbuffer.h"
35

36 37
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
74 75 76
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

99 100 101
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

102 103 104
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
105
const struct i915_ggtt_view i915_ggtt_view_rotated = {
106
	.type = I915_GGTT_VIEW_ROTATED,
107
};
108

109 110
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
111
{
112 113
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
114
	bool has_full_48bit_ppgtt;
115

116 117 118 119
	has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
	has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
	has_full_48bit_ppgtt =
	       	IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
120

121 122 123 124 125
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
126

127 128 129
	if (!has_aliasing_ppgtt)
		return 0;

130 131 132 133
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
134
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
135 136 137 138 139
		return 0;

	if (enable_ppgtt == 1)
		return 1;

140
	if (enable_ppgtt == 2 && has_full_ppgtt)
141 142
		return 2;

143 144 145
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

146 147
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
148
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
149
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
150
		return 0;
151 152 153
	}
#endif

154
	/* Early VLV doesn't have this */
155
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
156 157 158 159
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

160
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
161
		return has_full_48bit_ppgtt ? 3 : 2;
162 163
	else
		return has_aliasing_ppgtt ? 1 : 0;
164 165
}

166 167 168
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
169 170 171
{
	u32 pte_flags = 0;

C
Chris Wilson 已提交
172
	vma->pages = vma->obj->mm.pages;
173

174 175 176 177
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

178
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
179
				cache_level, pte_flags);
180 181

	return 0;
182 183 184 185 186 187
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
188
			     vma->size);
189
}
190

191
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
192
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
193
{
194
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
195
	pte |= addr;
196 197 198

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
199
		pte |= PPAT_UNCACHED_INDEX;
200 201 202 203 204 205 206 207 208
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
209 210 211
	return pte;
}

212 213
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
214
{
215
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
216 217 218 219 220 221 222 223
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

224 225 226
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

227 228
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
229
				 u32 unused)
230
{
231
	gen6_pte_t pte = GEN6_PTE_VALID;
232
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
233 234

	switch (level) {
235 236 237 238 239 240 241 242
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
243
		MISSING_CASE(level);
244 245 246 247 248
	}

	return pte;
}

249 250
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
251
				 u32 unused)
252
{
253
	gen6_pte_t pte = GEN6_PTE_VALID;
254 255 256 257 258
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
259 260 261 262 263
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
264
		pte |= GEN6_PTE_UNCACHED;
265 266
		break;
	default:
267
		MISSING_CASE(level);
268 269
	}

270 271 272
	return pte;
}

273 274
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
275
				 u32 flags)
276
{
277
	gen6_pte_t pte = GEN6_PTE_VALID;
278 279
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

280 281
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
282 283 284 285 286 287 288

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

289 290
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
291
				 u32 unused)
292
{
293
	gen6_pte_t pte = GEN6_PTE_VALID;
294
	pte |= HSW_PTE_ADDR_ENCODE(addr);
295 296

	if (level != I915_CACHE_NONE)
297
		pte |= HSW_WB_LLC_AGE3;
298 299 300 301

	return pte;
}

302 303
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
304
				  u32 unused)
305
{
306
	gen6_pte_t pte = GEN6_PTE_VALID;
307 308
	pte |= HSW_PTE_ADDR_ENCODE(addr);

309 310 311 312
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
313
		pte |= HSW_WT_ELLC_LLC_AGE3;
314 315
		break;
	default:
316
		pte |= HSW_WB_ELLC_LLC_AGE3;
317 318
		break;
	}
319 320 321 322

	return pte;
}

323
static int __setup_page_dma(struct drm_i915_private *dev_priv,
324
			    struct i915_page_dma *p, gfp_t flags)
325
{
326
	struct device *kdev = &dev_priv->drm.pdev->dev;
327

328
	p->page = alloc_page(flags);
329 330
	if (!p->page)
		return -ENOMEM;
331

332
	p->daddr = dma_map_page(kdev,
333
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
334

335
	if (dma_mapping_error(kdev, p->daddr)) {
336 337 338
		__free_page(p->page);
		return -EINVAL;
	}
339 340

	return 0;
341 342
}

343 344
static int setup_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p)
345
{
346
	return __setup_page_dma(dev_priv, p, I915_GFP_DMA);
347 348
}

349 350
static void cleanup_page_dma(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p)
351
{
352
	struct pci_dev *pdev = dev_priv->drm.pdev;
D
David Weinehall 已提交
353

354
	if (WARN_ON(!p->page))
355
		return;
356

D
David Weinehall 已提交
357
	dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
358 359 360 361
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

362
static void *kmap_page_dma(struct i915_page_dma *p)
363
{
364 365
	return kmap_atomic(p->page);
}
366

367 368 369
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
370
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
371
{
372 373 374
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
375
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
376 377 378 379 380
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

381
#define kmap_px(px) kmap_page_dma(px_base(px))
382 383
#define kunmap_px(ppgtt, vaddr) \
		kunmap_page_dma(to_i915((ppgtt)->base.dev), (vaddr))
384

385 386
#define setup_px(dev_priv, px) setup_page_dma((dev_priv), px_base(px))
#define cleanup_px(dev_priv, px) cleanup_page_dma((dev_priv), px_base(px))
387 388 389
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
390

391 392
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
393 394 395 396 397 398 399
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

400
	kunmap_page_dma(dev_priv, vaddr);
401 402
}

403 404
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
405 406 407 408 409
{
	uint64_t v = val32;

	v = v << 32 | val32;

410
	fill_page_dma(dev_priv, p, v);
411 412
}

413
static int
414
setup_scratch_page(struct drm_i915_private *dev_priv,
415 416
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
417
{
418
	return __setup_page_dma(dev_priv, scratch, gfp | __GFP_ZERO);
419 420
}

421
static void cleanup_scratch_page(struct drm_i915_private *dev_priv,
422
				 struct i915_page_dma *scratch)
423
{
424
	cleanup_page_dma(dev_priv, scratch);
425 426
}

427
static struct i915_page_table *alloc_pt(struct drm_i915_private *dev_priv)
428
{
429
	struct i915_page_table *pt;
430
	const size_t count = INTEL_GEN(dev_priv) >= 8 ? GEN8_PTES : GEN6_PTES;
431
	int ret = -ENOMEM;
432 433 434 435 436

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

437 438 439 440 441 442
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

443
	ret = setup_px(dev_priv, pt);
444
	if (ret)
445
		goto fail_page_m;
446 447

	return pt;
448

449
fail_page_m:
450 451 452 453 454
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
455 456
}

457 458
static void free_pt(struct drm_i915_private *dev_priv,
		    struct i915_page_table *pt)
459
{
460
	cleanup_px(dev_priv, pt);
461 462 463 464 465 466 467 468 469
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

470
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
471
				      I915_CACHE_LLC);
472

473
	fill_px(to_i915(vm->dev), pt, scratch_pte);
474 475 476 477 478 479 480
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

481
	WARN_ON(vm->scratch_page.daddr == 0);
482

483
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
484
				     I915_CACHE_LLC, 0);
485

486
	fill32_px(to_i915(vm->dev), pt, scratch_pte);
487 488
}

489
static struct i915_page_directory *alloc_pd(struct drm_i915_private *dev_priv)
490
{
491
	struct i915_page_directory *pd;
492
	int ret = -ENOMEM;
493 494 495 496 497

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

498 499 500
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
501
		goto fail_bitmap;
502

503
	ret = setup_px(dev_priv, pd);
504
	if (ret)
505
		goto fail_page_m;
506

507
	return pd;
508

509
fail_page_m:
510
	kfree(pd->used_pdes);
511
fail_bitmap:
512 513 514
	kfree(pd);

	return ERR_PTR(ret);
515 516
}

517 518
static void free_pd(struct drm_i915_private *dev_priv,
		    struct i915_page_directory *pd)
519 520
{
	if (px_page(pd)) {
521
		cleanup_px(dev_priv, pd);
522 523 524 525 526 527 528 529 530 531 532 533
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

534
	fill_px(to_i915(vm->dev), pd, scratch_pde);
535 536
}

537
static int __pdp_init(struct drm_i915_private *dev_priv,
538 539
		      struct i915_page_directory_pointer *pdp)
{
540
	size_t pdpes = I915_PDPES_PER_PDP(dev_priv);
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

568
static struct
569
i915_page_directory_pointer *alloc_pdp(struct drm_i915_private *dev_priv)
570 571 572 573
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

574
	WARN_ON(!USES_FULL_48BIT_PPGTT(dev_priv));
575 576 577 578 579

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

580
	ret = __pdp_init(dev_priv, pdp);
581 582 583
	if (ret)
		goto fail_bitmap;

584
	ret = setup_px(dev_priv, pdp);
585 586 587 588 589 590 591 592 593 594 595 596 597
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

598
static void free_pdp(struct drm_i915_private *dev_priv,
599 600 601
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
602 603
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		cleanup_px(dev_priv, pdp);
604 605 606 607
		kfree(pdp);
	}
}

608 609 610 611 612 613 614
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

615
	fill_px(to_i915(vm->dev), pdp, scratch_pdpe);
616 617 618 619 620 621 622 623 624 625
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

626
	fill_px(to_i915(vm->dev), pml4, scratch_pml4e);
627 628
}

629 630 631 632 633 634 635 636
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

637
	if (!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)))
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

653
	WARN_ON(!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)));
654 655
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
656 657
}

658
/* Broadwell Page Directory Pointer Descriptors */
659
static int gen8_write_pdp(struct drm_i915_gem_request *req,
660 661
			  unsigned entry,
			  dma_addr_t addr)
662
{
663
	struct intel_ring *ring = req->ring;
664
	struct intel_engine_cs *engine = req->engine;
665 666 667 668
	int ret;

	BUG_ON(entry >= 4);

669
	ret = intel_ring_begin(req, 6);
670 671 672
	if (ret)
		return ret;

673 674 675 676 677 678 679
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
680 681 682 683

	return 0;
}

684 685
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
686
{
687
	int i, ret;
688

689
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
690 691
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

692
		ret = gen8_write_pdp(req, i, pd_daddr);
693 694
		if (ret)
			return ret;
695
	}
B
Ben Widawsky 已提交
696

697
	return 0;
698 699
}

700 701 702 703 704 705
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

706 707 708 709 710 711 712
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
713
	ppgtt->pd_dirty_rings = INTEL_INFO(to_i915(ppgtt->base.dev))->ring_mask;
714 715
}

716 717 718 719
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
720 721 722
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
723
{
724
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
725
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
726 727
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
728
	gen8_pte_t *pt_vaddr;
729 730
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
						 I915_CACHE_LLC);
731

732
	if (WARN_ON(!px_page(pt)))
733
		return false;
734

M
Mika Kuoppala 已提交
735 736 737
	GEM_BUG_ON(pte_end > GEN8_PTES);

	bitmap_clear(pt->used_ptes, pte, num_entries);
738

739
	if (bitmap_empty(pt->used_ptes, GEN8_PTES))
740 741
		return true;

742 743
	pt_vaddr = kmap_px(pt);

M
Mika Kuoppala 已提交
744 745
	while (pte < pte_end)
		pt_vaddr[pte++] = scratch_pte;
746

747
	kunmap_px(ppgtt, pt_vaddr);
748 749

	return false;
750
}
751

752 753 754 755
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
756 757 758 759
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
760
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
761 762
	struct i915_page_table *pt;
	uint64_t pde;
763 764 765
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
766 767

	gen8_for_each_pde(pt, pd, start, length, pde) {
768
		if (WARN_ON(!pd->page_table[pde]))
769
			break;
770

771 772 773 774 775
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
			pde_vaddr = kmap_px(pd);
			pde_vaddr[pde] = scratch_pde;
			kunmap_px(ppgtt, pde_vaddr);
776
			free_pt(to_i915(vm->dev), pt);
777 778 779
		}
	}

780
	if (bitmap_empty(pd->used_pdes, I915_PDES))
781 782 783
		return true;

	return false;
784
}
785

786 787 788 789
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
790 791 792 793
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
794
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
795 796
	struct i915_page_directory *pd;
	uint64_t pdpe;
797 798 799
	gen8_ppgtt_pdpe_t *pdpe_vaddr;
	gen8_ppgtt_pdpe_t scratch_pdpe =
		gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
800

801 802 803
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
804

805 806
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
807
			if (USES_FULL_48BIT_PPGTT(dev_priv)) {
808 809 810 811
				pdpe_vaddr = kmap_px(pdp);
				pdpe_vaddr[pdpe] = scratch_pdpe;
				kunmap_px(ppgtt, pdpe_vaddr);
			}
812
			free_pd(to_i915(vm->dev), pd);
813 814 815
		}
	}

816 817
	mark_tlbs_dirty(ppgtt);

818
	if (bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)))
819 820 821
		return true;

	return false;
822
}
823

824 825 826 827
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
828 829 830 831 832
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
833
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
834
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
835 836
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
837 838 839 840
	gen8_ppgtt_pml4e_t *pml4e_vaddr;
	gen8_ppgtt_pml4e_t scratch_pml4e =
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC);

841
	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(to_i915(vm->dev)));
842

843 844 845
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
846

847 848 849 850 851
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
			pml4e_vaddr = kmap_px(pml4);
			pml4e_vaddr[pml4e] = scratch_pml4e;
			kunmap_px(ppgtt, pml4e_vaddr);
852
			free_pdp(dev_priv, pdp);
853
		}
854 855 856
	}
}

857
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
858
				   uint64_t start, uint64_t length)
859
{
860
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
861

862
	if (USES_FULL_48BIT_PPGTT(to_i915(vm->dev)))
863 864 865
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
866 867 868 869 870
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
871
			      struct sg_page_iter *sg_iter,
872 873 874
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
875
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
876
	gen8_pte_t *pt_vaddr;
877 878 879
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
880

881
	pt_vaddr = NULL;
882

883
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
884
		if (pt_vaddr == NULL) {
885
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
886
			struct i915_page_table *pt = pd->page_table[pde];
887
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
888
		}
889

890
		pt_vaddr[pte] =
891
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
892
					cache_level);
893
		if (++pte == GEN8_PTES) {
894
			kunmap_px(ppgtt, pt_vaddr);
895
			pt_vaddr = NULL;
896
			if (++pde == I915_PDES) {
897
				if (++pdpe == I915_PDPES_PER_PDP(to_i915(vm->dev)))
898
					break;
899 900 901
				pde = 0;
			}
			pte = 0;
902 903
		}
	}
904 905 906

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
907 908
}

909 910 911 912 913 914
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
915
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
916
	struct sg_page_iter sg_iter;
917

918
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
919

920
	if (!USES_FULL_48BIT_PPGTT(to_i915(vm->dev))) {
921 922 923 924
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
925
		uint64_t pml4e;
926 927
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

928
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
929 930 931 932
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
933 934
}

935
static void gen8_free_page_tables(struct drm_i915_private *dev_priv,
936
				  struct i915_page_directory *pd)
937 938 939
{
	int i;

940
	if (!px_page(pd))
941 942
		return;

943
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
944 945
		if (WARN_ON(!pd->page_table[i]))
			continue;
946

947
		free_pt(dev_priv, pd->page_table[i]);
948 949
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
950 951
}

952 953
static int gen8_init_scratch(struct i915_address_space *vm)
{
954
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
955
	int ret;
956

957
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
958 959
	if (ret)
		return ret;
960

961
	vm->scratch_pt = alloc_pt(dev_priv);
962
	if (IS_ERR(vm->scratch_pt)) {
963 964
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
965 966
	}

967
	vm->scratch_pd = alloc_pd(dev_priv);
968
	if (IS_ERR(vm->scratch_pd)) {
969 970
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
971 972
	}

973 974
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		vm->scratch_pdp = alloc_pdp(dev_priv);
975
		if (IS_ERR(vm->scratch_pdp)) {
976 977
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
978 979 980
		}
	}

981 982
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
983
	if (USES_FULL_48BIT_PPGTT(dev_priv))
984
		gen8_initialize_pdp(vm, vm->scratch_pdp);
985 986

	return 0;
987 988

free_pd:
989
	free_pd(dev_priv, vm->scratch_pd);
990
free_pt:
991
	free_pt(dev_priv, vm->scratch_pt);
992
free_scratch_page:
993
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
994 995

	return ret;
996 997
}

998 999 1000
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
1001
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1002 1003
	int i;

1004
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1005 1006
		u64 daddr = px_dma(&ppgtt->pml4);

1007 1008
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1009 1010 1011 1012 1013 1014 1015

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1016 1017
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1029 1030
static void gen8_free_scratch(struct i915_address_space *vm)
{
1031
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1032

1033 1034 1035 1036 1037
	if (USES_FULL_48BIT_PPGTT(dev_priv))
		free_pdp(dev_priv, vm->scratch_pdp);
	free_pd(dev_priv, vm->scratch_pd);
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
1038 1039
}

1040
static void gen8_ppgtt_cleanup_3lvl(struct drm_i915_private *dev_priv,
1041
				    struct i915_page_directory_pointer *pdp)
1042 1043 1044
{
	int i;

1045
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)) {
1046
		if (WARN_ON(!pdp->page_directory[i]))
1047 1048
			continue;

1049 1050
		gen8_free_page_tables(dev_priv, pdp->page_directory[i]);
		free_pd(dev_priv, pdp->page_directory[i]);
1051
	}
1052

1053
	free_pdp(dev_priv, pdp);
1054 1055 1056 1057
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
1058
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1059 1060 1061 1062 1063 1064
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

1065
		gen8_ppgtt_cleanup_3lvl(dev_priv, ppgtt->pml4.pdps[i]);
1066 1067
	}

1068
	cleanup_px(dev_priv, &ppgtt->pml4);
1069 1070 1071 1072
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1073
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1074
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1075

1076
	if (intel_vgpu_active(dev_priv))
1077 1078
		gen8_ppgtt_notify_vgt(ppgtt, false);

1079 1080
	if (!USES_FULL_48BIT_PPGTT(dev_priv))
		gen8_ppgtt_cleanup_3lvl(dev_priv, &ppgtt->pdp);
1081 1082
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1083

1084
	gen8_free_scratch(vm);
1085 1086
}

1087 1088
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1089 1090
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1091
 * @start:	Starting virtual address to begin allocations.
1092
 * @length:	Size of the allocations.
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1105
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1106
				     struct i915_page_directory *pd,
1107
				     uint64_t start,
1108 1109
				     uint64_t length,
				     unsigned long *new_pts)
1110
{
1111
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1112
	struct i915_page_table *pt;
1113
	uint32_t pde;
1114

1115
	gen8_for_each_pde(pt, pd, start, length, pde) {
1116
		/* Don't reallocate page tables */
1117
		if (test_bit(pde, pd->used_pdes)) {
1118
			/* Scratch is never allocated this way */
1119
			WARN_ON(pt == vm->scratch_pt);
1120 1121 1122
			continue;
		}

1123
		pt = alloc_pt(dev_priv);
1124
		if (IS_ERR(pt))
1125 1126
			goto unwind_out;

1127
		gen8_initialize_pt(vm, pt);
1128
		pd->page_table[pde] = pt;
1129
		__set_bit(pde, new_pts);
1130
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1131 1132
	}

1133
	return 0;
1134 1135

unwind_out:
1136
	for_each_set_bit(pde, new_pts, I915_PDES)
1137
		free_pt(dev_priv, pd->page_table[pde]);
1138

B
Ben Widawsky 已提交
1139
	return -ENOMEM;
1140 1141
}

1142 1143
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1144
 * @vm:	Master vm structure.
1145 1146
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1147 1148
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1165 1166 1167 1168 1169 1170
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1171
{
1172
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1173
	struct i915_page_directory *pd;
1174
	uint32_t pdpe;
1175
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1176

1177
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1178

1179
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1180
		if (test_bit(pdpe, pdp->used_pdpes))
1181
			continue;
1182

1183
		pd = alloc_pd(dev_priv);
1184
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1185
			goto unwind_out;
1186

1187
		gen8_initialize_pd(vm, pd);
1188
		pdp->page_directory[pdpe] = pd;
1189
		__set_bit(pdpe, new_pds);
1190
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1191 1192
	}

1193
	return 0;
B
Ben Widawsky 已提交
1194 1195

unwind_out:
1196
	for_each_set_bit(pdpe, new_pds, pdpes)
1197
		free_pd(dev_priv, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1198 1199

	return -ENOMEM;
1200 1201
}

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
1225
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1226 1227 1228 1229 1230
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1231
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1232
		if (!test_bit(pml4e, pml4->used_pml4es)) {
1233
			pdp = alloc_pdp(dev_priv);
1234 1235 1236
			if (IS_ERR(pdp))
				goto unwind_out;

1237
			gen8_initialize_pdp(vm, pdp);
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1251
		free_pdp(dev_priv, pml4->pdps[pml4e]);
1252 1253 1254 1255

	return -ENOMEM;
}

1256
static void
1257
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1268
					 unsigned long **new_pts,
1269
					 uint32_t pdpes)
1270 1271
{
	unsigned long *pds;
1272
	unsigned long *pts;
1273

1274
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1275 1276 1277
	if (!pds)
		return -ENOMEM;

1278 1279 1280 1281
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1282 1283 1284 1285 1286 1287 1288

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1289
	free_gen8_temp_bitmaps(pds, pts);
1290 1291 1292
	return -ENOMEM;
}

1293 1294 1295 1296
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1297
{
1298
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1299
	unsigned long *new_page_dirs, *new_page_tables;
1300
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1301
	struct i915_page_directory *pd;
1302 1303
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1304
	uint32_t pdpe;
1305
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1306 1307
	int ret;

1308 1309 1310 1311
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1312 1313
		return -ENODEV;

1314
	if (WARN_ON(start + length > vm->total))
1315
		return -ENODEV;
1316

1317
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1318 1319 1320
	if (ret)
		return ret;

1321
	/* Do the allocations first so we can easily bail out */
1322 1323
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1324
	if (ret) {
1325
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1326 1327 1328 1329
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1330
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1331
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1332
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1333 1334 1335 1336
		if (ret)
			goto err_out;
	}

1337 1338 1339
	start = orig_start;
	length = orig_length;

1340 1341
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1342
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1343
		gen8_pde_t *const page_directory = kmap_px(pd);
1344
		struct i915_page_table *pt;
1345
		uint64_t pd_len = length;
1346 1347 1348
		uint64_t pd_start = start;
		uint32_t pde;

1349 1350 1351
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1352
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1364
			__set_bit(pde, pd->used_pdes);
1365 1366

			/* Map the PDE to the page table */
1367 1368
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1369 1370 1371 1372
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1373 1374 1375

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1376
		}
1377

1378
		kunmap_px(ppgtt, page_directory);
1379
		__set_bit(pdpe, pdp->used_pdpes);
1380
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1381 1382
	}

1383
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1384
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1385
	return 0;
1386

B
Ben Widawsky 已提交
1387
err_out:
1388
	while (pdpe--) {
1389 1390
		unsigned long temp;

1391 1392
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1393 1394
			free_pt(dev_priv,
				pdp->page_directory[pdpe]->page_table[temp]);
1395 1396
	}

1397
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1398
		free_pd(dev_priv, pdp->page_directory[pdpe]);
1399

1400
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1401
	mark_tlbs_dirty(ppgtt);
1402 1403 1404
	return ret;
}

1405 1406 1407 1408 1409 1410
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1411
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1412
	struct i915_page_directory_pointer *pdp;
1413
	uint64_t pml4e;
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1432
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1449
		gen8_ppgtt_cleanup_3lvl(to_i915(vm->dev), pml4->pdps[pml4e]);
1450 1451 1452 1453 1454 1455 1456

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1457
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1458

1459
	if (USES_FULL_48BIT_PPGTT(to_i915(vm->dev)))
1460 1461 1462 1463 1464
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1465 1466 1467 1468 1469 1470 1471 1472
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1473
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1474 1475 1476 1477 1478 1479 1480 1481 1482
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1483
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1527
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1528
						 I915_CACHE_LLC);
1529

1530
	if (!USES_FULL_48BIT_PPGTT(to_i915(vm->dev))) {
1531 1532
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1533
		uint64_t pml4e;
1534 1535 1536
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1537
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1538 1539 1540 1541 1542 1543 1544 1545 1546
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1547 1548
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1549
	unsigned long *new_page_dirs, *new_page_tables;
1550
	uint32_t pdpes = I915_PDPES_PER_PDP(to_i915(ppgtt->base.dev));
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1569
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1570 1571 1572 1573

	return ret;
}

1574
/*
1575 1576 1577 1578
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1579
 *
1580
 */
1581
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1582
{
1583
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1584
	int ret;
1585

1586 1587 1588
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1589

1590 1591
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1592
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1593
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1594
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1595 1596
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1597
	ppgtt->debug_dump = gen8_dump_ppgtt;
1598

1599 1600
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		ret = setup_px(dev_priv, &ppgtt->pml4);
1601 1602
		if (ret)
			goto free_scratch;
1603

1604 1605
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1606
		ppgtt->base.total = 1ULL << 48;
1607
		ppgtt->switch_mm = gen8_48b_mm_switch;
1608
	} else {
1609
		ret = __pdp_init(dev_priv, &ppgtt->pdp);
1610 1611 1612 1613
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1614
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1615 1616 1617
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1618

1619
		if (intel_vgpu_active(dev_priv)) {
1620 1621 1622 1623
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1624
	}
1625

1626
	if (intel_vgpu_active(dev_priv))
1627 1628
		gen8_ppgtt_notify_vgt(ppgtt, true);

1629
	return 0;
1630 1631 1632 1633

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1634 1635
}

B
Ben Widawsky 已提交
1636 1637 1638
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1639
	struct i915_page_table *unused;
1640
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1641
	uint32_t pd_entry;
1642
	uint32_t  pte, pde;
1643
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1644

1645
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1646
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1647

1648
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1649
		u32 expected;
1650
		gen6_pte_t *pt_vaddr;
1651
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1652
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1653 1654 1655 1656 1657 1658 1659 1660 1661
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1662 1663
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1664
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1665
			unsigned long va =
1666
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1685
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1686 1687 1688
	}
}

1689
/* Write pde (index) from the page directory @pd to the page table @pt */
1690 1691
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1692
{
1693 1694 1695 1696
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1697

1698
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1699
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1700

1701 1702
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1703

1704 1705 1706
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1707
				  struct i915_page_directory *pd,
1708 1709
				  uint32_t start, uint32_t length)
{
1710
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1711
	struct i915_page_table *pt;
1712
	uint32_t pde;
1713

1714
	gen6_for_each_pde(pt, pd, start, length, pde)
1715 1716 1717 1718
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1719
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1720 1721
}

1722
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1723
{
1724
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1725

1726
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1727 1728
}

1729
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1730
			 struct drm_i915_gem_request *req)
1731
{
1732
	struct intel_ring *ring = req->ring;
1733
	struct intel_engine_cs *engine = req->engine;
1734 1735 1736
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1737
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1738 1739 1740
	if (ret)
		return ret;

1741
	ret = intel_ring_begin(req, 6);
1742 1743 1744
	if (ret)
		return ret;

1745 1746 1747 1748 1749 1750 1751
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1752 1753 1754 1755

	return 0;
}

1756
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1757
			  struct drm_i915_gem_request *req)
1758
{
1759
	struct intel_ring *ring = req->ring;
1760
	struct intel_engine_cs *engine = req->engine;
1761 1762 1763
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1764
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1765 1766 1767
	if (ret)
		return ret;

1768
	ret = intel_ring_begin(req, 6);
1769 1770 1771
	if (ret)
		return ret;

1772 1773 1774 1775 1776 1777 1778
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1779

1780
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1781
	if (engine->id != RCS) {
1782
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1783 1784 1785 1786
		if (ret)
			return ret;
	}

1787 1788 1789
	return 0;
}

1790
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1791
			  struct drm_i915_gem_request *req)
1792
{
1793
	struct intel_engine_cs *engine = req->engine;
1794
	struct drm_i915_private *dev_priv = req->i915;
1795

1796 1797
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1798 1799 1800
	return 0;
}

1801
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1802
{
1803
	struct intel_engine_cs *engine;
1804
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1805

1806
	for_each_engine(engine, dev_priv, id) {
1807 1808
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1809
		I915_WRITE(RING_MODE_GEN7(engine),
1810
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1811 1812
	}
}
B
Ben Widawsky 已提交
1813

1814
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1815
{
1816
	struct intel_engine_cs *engine;
1817
	uint32_t ecochk, ecobits;
1818
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1819

1820 1821
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1822

1823
	ecochk = I915_READ(GAM_ECOCHK);
1824
	if (IS_HASWELL(dev_priv)) {
1825 1826 1827 1828 1829 1830
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1831

1832
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1833
		/* GFX_MODE is per-ring on gen7+ */
1834
		I915_WRITE(RING_MODE_GEN7(engine),
1835
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1836
	}
1837
}
B
Ben Widawsky 已提交
1838

1839
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1840 1841
{
	uint32_t ecochk, gab_ctl, ecobits;
1842

1843 1844 1845
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1846

1847 1848 1849 1850 1851 1852 1853
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1854 1855
}

1856
/* PPGTT support for Sandybdrige/Gen6 and later */
1857
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1858
				   uint64_t start,
1859
				   uint64_t length)
1860
{
1861
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1862
	gen6_pte_t *pt_vaddr, scratch_pte;
1863 1864
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1865 1866
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1867
	unsigned last_pte, i;
1868

1869
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1870
				     I915_CACHE_LLC, 0);
1871

1872 1873
	while (num_entries) {
		last_pte = first_pte + num_entries;
1874 1875
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1876

1877
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1878

1879 1880
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1881

1882
		kunmap_px(ppgtt, pt_vaddr);
1883

1884 1885
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1886
		act_pt++;
1887
	}
1888 1889
}

1890
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1891
				      struct sg_table *pages,
1892
				      uint64_t start,
1893
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1894
{
1895
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1896
	unsigned first_entry = start >> PAGE_SHIFT;
1897 1898
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1899 1900 1901
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1902

1903
	for_each_sgt_dma(addr, sgt_iter, pages) {
1904
		if (pt_vaddr == NULL)
1905
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1906

1907
		pt_vaddr[act_pte] =
1908
			vm->pte_encode(addr, cache_level, flags);
1909

1910
		if (++act_pte == GEN6_PTES) {
1911
			kunmap_px(ppgtt, pt_vaddr);
1912
			pt_vaddr = NULL;
1913
			act_pt++;
1914
			act_pte = 0;
D
Daniel Vetter 已提交
1915 1916
		}
	}
1917

1918
	if (pt_vaddr)
1919
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1920 1921
}

1922
static int gen6_alloc_va_range(struct i915_address_space *vm,
1923
			       uint64_t start_in, uint64_t length_in)
1924
{
1925
	DECLARE_BITMAP(new_page_tables, I915_PDES);
1926
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
1927
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1928
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1929
	struct i915_page_table *pt;
1930
	uint32_t start, length, start_save, length_save;
1931
	uint32_t pde;
1932 1933
	int ret;

1934 1935 1936 1937 1938
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1939 1940 1941 1942 1943 1944 1945 1946

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1947
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1948
		if (pt != vm->scratch_pt) {
1949 1950 1951 1952 1953 1954 1955
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1956
		pt = alloc_pt(dev_priv);
1957 1958 1959 1960 1961 1962 1963 1964
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1965
		__set_bit(pde, new_page_tables);
1966
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1967 1968 1969 1970
	}

	start = start_save;
	length = length_save;
1971

1972
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1973 1974 1975 1976 1977 1978
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1979
		if (__test_and_clear_bit(pde, new_page_tables))
1980 1981
			gen6_write_pde(&ppgtt->pd, pde, pt);

1982 1983 1984 1985
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1986
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1987 1988 1989
				GEN6_PTES);
	}

1990 1991 1992 1993
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1994
	readl(ggtt->gsm);
1995

1996
	mark_tlbs_dirty(ppgtt);
1997
	return 0;
1998 1999 2000

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
2001
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
2002

2003
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
2004
		free_pt(dev_priv, pt);
2005 2006 2007 2008
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
2009 2010
}

2011 2012
static int gen6_init_scratch(struct i915_address_space *vm)
{
2013
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2014
	int ret;
2015

2016
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
2017 2018
	if (ret)
		return ret;
2019

2020
	vm->scratch_pt = alloc_pt(dev_priv);
2021
	if (IS_ERR(vm->scratch_pt)) {
2022
		cleanup_scratch_page(dev_priv, &vm->scratch_page);
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
2033
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2034

2035 2036
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
2037 2038
}

2039
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2040
{
2041
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2042
	struct i915_page_directory *pd = &ppgtt->pd;
2043
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2044 2045
	struct i915_page_table *pt;
	uint32_t pde;
2046

2047 2048
	drm_mm_remove_node(&ppgtt->node);

2049
	gen6_for_all_pdes(pt, pd, pde)
2050
		if (pt != vm->scratch_pt)
2051
			free_pt(dev_priv, pt);
2052

2053
	gen6_free_scratch(vm);
2054 2055
}

2056
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2057
{
2058
	struct i915_address_space *vm = &ppgtt->base;
2059
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
2060
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2061
	bool retried = false;
2062
	int ret;
2063

B
Ben Widawsky 已提交
2064 2065 2066 2067
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2068
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2069

2070 2071 2072
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2073

2074
alloc:
2075
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
B
Ben Widawsky 已提交
2076 2077
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
2078
						  0, ggtt->base.total,
2079
						  DRM_MM_TOPDOWN);
2080
	if (ret == -ENOSPC && !retried) {
2081
		ret = i915_gem_evict_something(&ggtt->base,
2082
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2083
					       I915_CACHE_NONE,
2084
					       0, ggtt->base.total,
2085
					       0);
2086
		if (ret)
2087
			goto err_out;
2088 2089 2090 2091

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2092

2093
	if (ret)
2094 2095
		goto err_out;

2096

2097
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2098
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2099

2100
	return 0;
2101 2102

err_out:
2103
	gen6_free_scratch(vm);
2104
	return ret;
2105 2106 2107 2108
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2109
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2110
}
2111

2112 2113 2114
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2115
	struct i915_page_table *unused;
2116
	uint32_t pde;
2117

2118
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2119
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2120 2121
}

2122
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2123
{
2124
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
2125
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2126 2127
	int ret;

2128
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2129
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2130
		ppgtt->switch_mm = gen6_mm_switch;
2131
	else if (IS_HASWELL(dev_priv))
2132
		ppgtt->switch_mm = hsw_mm_switch;
2133
	else if (IS_GEN7(dev_priv))
2134
		ppgtt->switch_mm = gen7_mm_switch;
2135
	else
2136 2137 2138 2139 2140 2141
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2142
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2143 2144
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2145 2146
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2147 2148
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2149
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2150
	ppgtt->debug_dump = gen6_dump_ppgtt;
2151

2152
	ppgtt->pd.base.ggtt_offset =
2153
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2154

2155
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2156
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2157

2158
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2159

2160 2161
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2162
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2163 2164
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2165

2166
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2167
		  ppgtt->pd.base.ggtt_offset << 10);
2168

2169
	return 0;
2170 2171
}

2172 2173
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2174
{
2175
	ppgtt->base.dev = &dev_priv->drm;
2176

2177
	if (INTEL_INFO(dev_priv)->gen < 8)
2178
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2179
	else
2180
		return gen8_ppgtt_init(ppgtt);
2181
}
2182

2183
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2184 2185
				    struct drm_i915_private *dev_priv,
				    const char *name)
2186
{
C
Chris Wilson 已提交
2187
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2188 2189 2190
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2191
	INIT_LIST_HEAD(&vm->unbound_list);
2192 2193 2194
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2195 2196 2197 2198 2199 2200 2201
static void i915_address_space_fini(struct i915_address_space *vm)
{
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2202
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2203 2204 2205 2206 2207 2208
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2209
	if (IS_BROADWELL(dev_priv))
2210
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2211
	else if (IS_CHERRYVIEW(dev_priv))
2212
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2213
	else if (IS_SKYLAKE(dev_priv))
2214
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2215
	else if (IS_BROXTON(dev_priv))
2216 2217 2218
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2219 2220
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2221 2222
			   struct drm_i915_file_private *file_priv,
			   const char *name)
2223
{
2224
	int ret;
B
Ben Widawsky 已提交
2225

2226
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2227
	if (ret == 0) {
B
Ben Widawsky 已提交
2228
		kref_init(&ppgtt->ref);
C
Chris Wilson 已提交
2229
		i915_address_space_init(&ppgtt->base, dev_priv, name);
2230
		ppgtt->base.file = file_priv;
2231
	}
2232 2233 2234 2235

	return ret;
}

2236
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2237
{
2238
	gtt_write_workarounds(dev_priv);
2239

2240 2241 2242 2243 2244 2245
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2246
	if (!USES_PPGTT(dev_priv))
2247 2248
		return 0;

2249
	if (IS_GEN6(dev_priv))
2250
		gen6_ppgtt_enable(dev_priv);
2251
	else if (IS_GEN7(dev_priv))
2252 2253 2254
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2255
	else
2256
		MISSING_CASE(INTEL_GEN(dev_priv));
2257

2258 2259
	return 0;
}
2260

2261
struct i915_hw_ppgtt *
2262
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2263 2264
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2265 2266 2267 2268 2269 2270 2271 2272
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

C
Chris Wilson 已提交
2273
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv, name);
2274 2275 2276 2277 2278
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2279 2280
	trace_i915_ppgtt_create(&ppgtt->base);

2281 2282 2283
	return ppgtt;
}

2284
void i915_ppgtt_release(struct kref *kref)
2285 2286 2287 2288
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2289 2290
	trace_i915_ppgtt_release(&ppgtt->base);

2291
	/* vmas should already be unbound and destroyed */
2292 2293
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2294
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2295

2296
	i915_address_space_fini(&ppgtt->base);
2297

2298 2299 2300
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2301

2302 2303 2304
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2305
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2306 2307 2308 2309 2310
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2311
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2312 2313 2314 2315 2316
		return true;
#endif
	return false;
}

2317
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2318
{
2319
	struct intel_engine_cs *engine;
2320
	enum intel_engine_id id;
2321

2322
	if (INTEL_INFO(dev_priv)->gen < 6)
2323 2324
		return;

2325
	for_each_engine(engine, dev_priv, id) {
2326
		u32 fault_reg;
2327
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2328 2329
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2330
					 "\tAddr: 0x%08lx\n"
2331 2332 2333 2334 2335 2336 2337
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2338
			I915_WRITE(RING_FAULT_REG(engine),
2339 2340 2341
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2342 2343 2344 2345

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2346 2347
}

2348 2349
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2350
	if (INTEL_INFO(dev_priv)->gen < 6) {
2351 2352 2353 2354 2355 2356 2357
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2358
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2359
{
2360
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2361 2362 2363 2364

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2365
	if (INTEL_GEN(dev_priv) < 6)
2366 2367
		return;

2368
	i915_check_and_clear_faults(dev_priv);
2369

2370
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2371 2372

	i915_ggtt_flush(dev_priv);
2373 2374
}

2375 2376
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2377
{
2378 2379 2380 2381
	if (dma_map_sg(&obj->base.dev->pdev->dev,
		       pages->sgl, pages->nents,
		       PCI_DMA_BIDIRECTIONAL))
		return 0;
2382

2383
	return -ENOSPC;
2384 2385
}

2386
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2387 2388 2389 2390
{
	writeq(pte, addr);
}

2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2402
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2403 2404 2405 2406 2407

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

B
Ben Widawsky 已提交
2408 2409
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2410
				     uint64_t start,
2411
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2412
{
2413
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2414
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2415 2416 2417 2418 2419
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2420

2421 2422 2423
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2424
		gtt_entry = gen8_pte_encode(addr, level);
2425
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2436
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2437 2438 2439 2440 2441 2442 2443 2444 2445

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2483
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2484 2485 2486 2487 2488

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2489 2490 2491 2492 2493 2494
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2495
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2496
				     struct sg_table *st,
2497
				     uint64_t start,
2498
				     enum i915_cache_level level, u32 flags)
2499
{
2500
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2501
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2502 2503 2504 2505 2506
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2507

2508 2509 2510
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2511
		gtt_entry = vm->pte_encode(addr, level, flags);
2512
		iowrite32(gtt_entry, &gtt_entries[i++]);
2513 2514 2515 2516 2517 2518 2519 2520
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2521 2522
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2523 2524 2525 2526 2527 2528 2529

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2530 2531
}

2532
static void nop_clear_range(struct i915_address_space *vm,
2533
			    uint64_t start, uint64_t length)
2534 2535 2536
{
}

B
Ben Widawsky 已提交
2537
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2538
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2539
{
2540
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2541 2542
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2543
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2544 2545
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2546 2547 2548 2549 2550 2551 2552
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2553
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
2554
				      I915_CACHE_LLC);
B
Ben Widawsky 已提交
2555 2556 2557 2558 2559
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2560
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2561
				  uint64_t start,
2562
				  uint64_t length)
2563
{
2564
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2565 2566
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2567
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2568 2569
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2570 2571 2572 2573 2574 2575 2576
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2577
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2578
				     I915_CACHE_LLC, 0);
2579

2580 2581 2582 2583 2584
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2597 2598 2599 2600
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2601 2602 2603 2604
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2605
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2606

2607 2608
}

2609
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2610
				  uint64_t start,
2611
				  uint64_t length)
2612
{
2613
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2614 2615
}

2616 2617 2618
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2619
{
2620
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2633
	intel_runtime_pm_get(i915);
2634
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2635
				cache_level, pte_flags);
2636
	intel_runtime_pm_put(i915);
2637 2638 2639 2640 2641 2642

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2643
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2644 2645 2646 2647 2648 2649 2650

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2651
{
2652
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
2653
	u32 pte_flags;
2654 2655 2656 2657 2658
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2659

2660
	/* Currently applicable only to VLV */
2661 2662
	pte_flags = 0;
	if (vma->obj->gt_ro)
2663
		pte_flags |= PTE_READ_ONLY;
2664

2665

2666
	if (flags & I915_VMA_GLOBAL_BIND) {
2667
		intel_runtime_pm_get(i915);
2668
		vma->vm->insert_entries(vma->vm,
2669
					vma->pages, vma->node.start,
2670
					cache_level, pte_flags);
2671
		intel_runtime_pm_put(i915);
2672
	}
2673

2674
	if (flags & I915_VMA_LOCAL_BIND) {
2675
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2676
		appgtt->base.insert_entries(&appgtt->base,
2677
					    vma->pages, vma->node.start,
2678
					    cache_level, pte_flags);
2679
	}
2680 2681

	return 0;
2682 2683
}

2684
static void ggtt_unbind_vma(struct i915_vma *vma)
2685
{
2686 2687
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
	struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2688
	const u64 size = min(vma->size, vma->node.size);
2689

2690 2691
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2692
		vma->vm->clear_range(vma->vm,
2693
				     vma->node.start, size);
2694 2695
		intel_runtime_pm_put(i915);
	}
2696

2697
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2698
		appgtt->base.clear_range(&appgtt->base,
2699
					 vma->node.start, size);
2700 2701
}

2702 2703
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2704
{
D
David Weinehall 已提交
2705 2706
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2707
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2708

2709
	if (unlikely(ggtt->do_idle_maps)) {
2710
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2711 2712 2713 2714 2715
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2716

2717
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2718
}
2719

2720 2721
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2722 2723
				  u64 *start,
				  u64 *end)
2724 2725 2726 2727
{
	if (node->color != color)
		*start += 4096;

2728 2729 2730 2731 2732
	node = list_first_entry_or_null(&node->node_list,
					struct drm_mm_node,
					node_list);
	if (node && node->allocated && node->color != color)
		*end -= 4096;
2733
}
B
Ben Widawsky 已提交
2734

2735
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2736
{
2737 2738 2739 2740 2741 2742 2743 2744 2745
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2746
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2747
	unsigned long hole_start, hole_end;
2748
	struct i915_hw_ppgtt *ppgtt;
2749
	struct drm_mm_node *entry;
2750
	int ret;
2751

2752 2753 2754
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2755

2756 2757 2758 2759 2760 2761 2762 2763 2764
	/* Reserve a mappable slot for our lockless error capture */
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
						  &ggtt->error_capture,
						  4096, 0, -1,
						  0, ggtt->mappable_end,
						  0, 0);
	if (ret)
		return ret;

2765
	/* Clear any non-preallocated blocks */
2766
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2767 2768
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2769
		ggtt->base.clear_range(&ggtt->base, hole_start,
2770
				       hole_end - hole_start);
2771 2772 2773
	}

	/* And finally clear the reserved guard page */
2774
	ggtt->base.clear_range(&ggtt->base,
2775
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2776

2777
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2778
		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2779 2780 2781 2782
		if (!ppgtt) {
			ret = -ENOMEM;
			goto err;
		}
2783

2784
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2785 2786
		if (ret)
			goto err_ppgtt;
2787

2788
		if (ppgtt->base.allocate_va_range) {
2789 2790
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2791 2792
			if (ret)
				goto err_ppgtt_cleanup;
2793
		}
2794

2795 2796
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
2797
					ppgtt->base.total);
2798

2799
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2800 2801
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2802 2803
	}

2804
	return 0;
2805 2806 2807 2808 2809 2810 2811 2812

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2813 2814
}

2815 2816
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2817
 * @dev_priv: i915 device
2818
 */
2819
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2820
{
2821
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2822

2823 2824 2825
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2826
		kfree(ppgtt);
2827 2828
	}

2829
	i915_gem_cleanup_stolen(&dev_priv->drm);
2830

2831 2832 2833
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2834
	if (drm_mm_initialized(&ggtt->base.mm)) {
2835
		intel_vgt_deballoon(dev_priv);
2836

2837 2838 2839
		mutex_lock(&dev_priv->drm.struct_mutex);
		i915_address_space_fini(&ggtt->base);
		mutex_unlock(&dev_priv->drm.struct_mutex);
2840 2841
	}

2842
	ggtt->base.cleanup(&ggtt->base);
2843 2844

	arch_phys_wc_del(ggtt->mtrr);
2845
	io_mapping_fini(&ggtt->mappable);
2846
}
2847

2848
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2849 2850 2851 2852 2853 2854
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2855
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2856 2857 2858 2859 2860
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2861 2862 2863 2864 2865 2866 2867

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2868 2869 2870
	return bdw_gmch_ctl << 20;
}

2871
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2882
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2883 2884 2885 2886 2887 2888
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2889
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2890 2891 2892 2893 2894 2895
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2926
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2927
{
2928
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
2929 2930
	struct pci_dev *pdev = ggtt->base.dev->pdev;
	phys_addr_t phys_addr;
2931
	int ret;
B
Ben Widawsky 已提交
2932 2933

	/* For Modern GENs the PTEs and register space are split in the BAR */
2934
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2935

I
Imre Deak 已提交
2936 2937 2938 2939 2940 2941 2942
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2943
	if (IS_BROXTON(dev_priv))
2944
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2945
	else
2946
		ggtt->gsm = ioremap_wc(phys_addr, size);
2947
	if (!ggtt->gsm) {
2948
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2949 2950 2951
		return -ENOMEM;
	}

2952
	ret = setup_scratch_page(dev_priv, &ggtt->base.scratch_page, GFP_DMA32);
2953
	if (ret) {
B
Ben Widawsky 已提交
2954 2955
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2956
		iounmap(ggtt->gsm);
2957
		return ret;
B
Ben Widawsky 已提交
2958 2959
	}

2960
	return 0;
B
Ben Widawsky 已提交
2961 2962
}

B
Ben Widawsky 已提交
2963 2964 2965
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2966
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2979
	if (!USES_PPGTT(dev_priv))
2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2995 2996
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2997 2998
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2999 3000
}

3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3022 3023 3024 3025 3026 3027 3028 3029 3030 3031
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3032 3033
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3034 3035
}

3036 3037 3038 3039 3040
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3041
	cleanup_scratch_page(to_i915(vm->dev), &vm->scratch_page);
3042 3043
}

3044
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3045
{
3046 3047
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3048
	unsigned int size;
B
Ben Widawsky 已提交
3049 3050 3051
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3052 3053
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3054

3055 3056
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3057

3058
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3059

3060
	if (INTEL_GEN(dev_priv) >= 9) {
3061
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3062
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3063
	} else if (IS_CHERRYVIEW(dev_priv)) {
3064
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3065
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3066
	} else {
3067
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3068
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3069
	}
B
Ben Widawsky 已提交
3070

3071
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3072

3073
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3074 3075 3076
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3077

3078
	ggtt->base.cleanup = gen6_gmch_remove;
3079 3080
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3081
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3082
	ggtt->base.clear_range = nop_clear_range;
3083
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3084 3085 3086 3087 3088 3089
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3090
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3091 3092
}

3093
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3094
{
3095 3096
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3097
	unsigned int size;
3098 3099
	u16 snb_gmch_ctl;

3100 3101
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3102

3103 3104
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3105
	 */
3106
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3107
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3108
		return -ENXIO;
3109 3110
	}

3111 3112 3113
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3114

3115
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3116

3117 3118
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3119

3120
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3121
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3122 3123 3124
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3137

3138
	return ggtt_probe_common(ggtt, size);
3139 3140
}

3141
static void i915_gmch_remove(struct i915_address_space *vm)
3142
{
3143
	intel_gmch_remove();
3144
}
3145

3146
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3147
{
3148
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3149 3150
	int ret;

3151
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3152 3153 3154 3155 3156
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3157 3158
	intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
		      &ggtt->mappable_base, &ggtt->mappable_end);
3159

3160
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3161
	ggtt->base.insert_page = i915_ggtt_insert_page;
3162 3163 3164 3165
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3166
	ggtt->base.cleanup = i915_gmch_remove;
3167

3168
	if (unlikely(ggtt->do_idle_maps))
3169 3170
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3171 3172 3173
	return 0;
}

3174
/**
3175
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3176
 * @dev_priv: i915 device
3177
 */
3178
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3179
{
3180
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3181 3182
	int ret;

3183
	ggtt->base.dev = &dev_priv->drm;
3184

3185 3186 3187 3188 3189 3190
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3191
	if (ret)
3192 3193
		return ret;

3194 3195
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3196
			  " of address space! Found %lldM!\n",
3197 3198 3199 3200 3201
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3202 3203 3204 3205 3206 3207 3208
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3209
	/* GMADR is the PCI mmio aperture into the global GTT. */
3210
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3211 3212 3213
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
3214 3215 3216 3217
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3218 3219

	return 0;
3220 3221 3222 3223
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3224
 * @dev_priv: i915 device
3225
 */
3226
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3227 3228 3229 3230
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3231 3232 3233 3234 3235
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
C
Chris Wilson 已提交
3236
	mutex_lock(&dev_priv->drm.struct_mutex);
3237
	ggtt->base.total -= PAGE_SIZE;
C
Chris Wilson 已提交
3238
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3239 3240 3241
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3242
	mutex_unlock(&dev_priv->drm.struct_mutex);
3243

3244 3245 3246
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3247 3248 3249 3250 3251 3252
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3253 3254 3255 3256
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3257
	ret = i915_gem_init_stolen(dev_priv);
3258 3259 3260 3261
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3262 3263

out_gtt_cleanup:
3264
	ggtt->base.cleanup(&ggtt->base);
3265
	return ret;
3266
}
3267

3268
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3269
{
3270
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3271 3272 3273 3274 3275
		return -EIO;

	return 0;
}

3276
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3277
{
3278
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3279
	struct drm_i915_gem_object *obj, *on;
3280

3281
	i915_check_and_clear_faults(dev_priv);
3282 3283

	/* First fill our portion of the GTT with scratch pages */
3284
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3285

3286 3287 3288 3289
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3290
				 &dev_priv->mm.bound_list, global_link) {
3291 3292 3293
		bool ggtt_bound = false;
		struct i915_vma *vma;

3294
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3295
			if (vma->vm != &ggtt->base)
3296
				continue;
3297

3298 3299 3300
			if (!i915_vma_unbind(vma))
				continue;

3301 3302
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3303
			ggtt_bound = true;
3304 3305
		}

3306
		if (ggtt_bound)
3307
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3308
	}
3309

3310 3311
	ggtt->base.closed = false;

3312
	if (INTEL_GEN(dev_priv) >= 8) {
3313
		if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3314 3315 3316 3317 3318 3319 3320
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3321
	if (USES_PPGTT(dev_priv)) {
3322 3323
		struct i915_address_space *vm;

3324 3325 3326
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3327
			struct i915_hw_ppgtt *ppgtt;
3328

3329
			if (i915_is_ggtt(vm))
3330
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3331 3332
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3333 3334 3335 3336 3337 3338 3339 3340 3341

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3342
struct i915_vma *
C
Chris Wilson 已提交
3343 3344 3345
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3346
{
3347
	struct rb_node *rb;
3348

3349 3350 3351 3352 3353
	rb = obj->vma_tree.rb_node;
	while (rb) {
		struct i915_vma *vma = rb_entry(rb, struct i915_vma, obj_node);
		long cmp;

J
Joonas Lahtinen 已提交
3354
		cmp = i915_vma_compare(vma, vm, view);
3355
		if (cmp == 0)
C
Chris Wilson 已提交
3356
			return vma;
3357

3358 3359 3360 3361 3362 3363
		if (cmp < 0)
			rb = rb->rb_right;
		else
			rb = rb->rb_left;
	}

C
Chris Wilson 已提交
3364
	return NULL;
3365 3366 3367
}

struct i915_vma *
C
Chris Wilson 已提交
3368 3369 3370
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3371
{
C
Chris Wilson 已提交
3372
	struct i915_vma *vma;
3373

3374
	lockdep_assert_held(&obj->base.dev->struct_mutex);
C
Chris Wilson 已提交
3375
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3376

C
Chris Wilson 已提交
3377
	vma = i915_gem_obj_to_vma(obj, vm, view);
3378
	if (!vma) {
J
Joonas Lahtinen 已提交
3379
		vma = i915_vma_create(obj, vm, view);
3380 3381
		GEM_BUG_ON(vma != i915_gem_obj_to_vma(obj, vm, view));
	}
3382

3383
	GEM_BUG_ON(i915_vma_is_closed(vma));
3384 3385
	return vma;
}
3386

3387
static struct scatterlist *
3388
rotate_pages(const dma_addr_t *in, unsigned int offset,
3389
	     unsigned int width, unsigned int height,
3390
	     unsigned int stride,
3391
	     struct sg_table *st, struct scatterlist *sg)
3392 3393 3394 3395 3396
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3397
		src_idx = stride * (height - 1) + column;
3398 3399 3400 3401 3402 3403 3404
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3405
			sg_dma_address(sg) = in[offset + src_idx];
3406 3407
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3408
			src_idx -= stride;
3409 3410
		}
	}
3411 3412

	return sg;
3413 3414 3415
}

static struct sg_table *
3416
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3417 3418
			  struct drm_i915_gem_object *obj)
{
3419
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3420
	unsigned int size = intel_rotation_info_size(rot_info);
3421 3422
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3423 3424 3425
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3426
	struct scatterlist *sg;
3427
	int ret = -ENOMEM;
3428 3429

	/* Allocate a temporary list of source pages for random access. */
3430
	page_addr_list = drm_malloc_gfp(n_pages,
3431 3432
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3433 3434 3435 3436 3437 3438 3439 3440
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3441
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3442 3443 3444 3445 3446
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3447
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3448
		page_addr_list[i++] = dma_addr;
3449

3450
	GEM_BUG_ON(i != n_pages);
3451 3452 3453
	st->nents = 0;
	sg = st->sgl;

3454 3455 3456 3457
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3458 3459
	}

3460 3461
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3462 3463 3464 3465 3466 3467 3468 3469 3470 3471

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3472 3473 3474
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3475 3476
	return ERR_PTR(ret);
}
3477

3478 3479 3480 3481 3482
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3483 3484 3485
	struct scatterlist *sg, *iter;
	unsigned int count = view->params.partial.size;
	unsigned int offset;
3486 3487 3488 3489 3490 3491
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3492
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3493 3494 3495
	if (ret)
		goto err_sg_alloc;

3496 3497 3498 3499 3500
	iter = i915_gem_object_get_sg(obj,
				      view->params.partial.offset,
				      &offset);
	GEM_BUG_ON(!iter);

3501 3502
	sg = st->sgl;
	st->nents = 0;
3503 3504
	do {
		unsigned int len;
3505

3506 3507 3508 3509 3510 3511
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3512 3513

		st->nents++;
3514 3515 3516 3517 3518
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3519

3520 3521 3522 3523
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3524 3525 3526 3527 3528 3529 3530

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3531
static int
3532
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3533
{
3534 3535
	int ret = 0;

3536 3537 3538 3539 3540 3541 3542
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3543
	if (vma->pages)
3544 3545 3546
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
C
Chris Wilson 已提交
3547
		vma->pages = vma->obj->mm.pages;
3548
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3549
		vma->pages =
3550
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3551
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3552
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3553 3554 3555 3556
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3557
	if (!vma->pages) {
3558
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3559
			  vma->ggtt_view.type);
3560
		ret = -EINVAL;
3561 3562 3563
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3564 3565
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3566 3567
	}

3568
	return ret;
3569 3570
}