i915_gem_gtt.c 101.0 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
36

37
#include "i915_drv.h"
38
#include "i915_vgpu.h"
39 40
#include "i915_trace.h"
#include "intel_drv.h"
41
#include "intel_frontbuffer.h"
42

43 44
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
81 82 83
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

106 107 108
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

133 134
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
135
{
136 137
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
138
	bool has_full_48bit_ppgtt;
139

140 141 142
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
143

144 145 146 147 148
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
149

150 151 152
	if (!has_aliasing_ppgtt)
		return 0;

153 154 155 156
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
157
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
158 159 160 161 162
		return 0;

	if (enable_ppgtt == 1)
		return 1;

163
	if (enable_ppgtt == 2 && has_full_ppgtt)
164 165
		return 2;

166 167 168
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

169 170
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
171
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
172
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
173
		return 0;
174 175 176
	}
#endif

177
	/* Early VLV doesn't have this */
178
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
179 180 181 182
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

183
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
184
		return has_full_48bit_ppgtt ? 3 : 2;
185 186
	else
		return has_aliasing_ppgtt ? 1 : 0;
187 188
}

189 190 191
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
192 193 194
{
	u32 pte_flags = 0;

C
Chris Wilson 已提交
195
	vma->pages = vma->obj->mm.pages;
196

197 198 199 200
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

201
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
202
				cache_level, pte_flags);
203 204

	return 0;
205 206 207 208 209 210
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
211
			     vma->size);
212
}
213

214
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
215
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
216
{
217
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
218
	pte |= addr;
219 220 221

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
222
		pte |= PPAT_UNCACHED_INDEX;
223 224 225 226 227 228 229 230 231
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
232 233 234
	return pte;
}

235 236
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
237
{
238
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
239 240 241 242 243 244 245 246
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

247 248 249
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

250 251
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
252
				 u32 unused)
253
{
254
	gen6_pte_t pte = GEN6_PTE_VALID;
255
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
256 257

	switch (level) {
258 259 260 261 262 263 264 265
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
266
		MISSING_CASE(level);
267 268 269 270 271
	}

	return pte;
}

272 273
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
274
				 u32 unused)
275
{
276
	gen6_pte_t pte = GEN6_PTE_VALID;
277 278 279 280 281
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
282 283 284 285 286
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
287
		pte |= GEN6_PTE_UNCACHED;
288 289
		break;
	default:
290
		MISSING_CASE(level);
291 292
	}

293 294 295
	return pte;
}

296 297
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
298
				 u32 flags)
299
{
300
	gen6_pte_t pte = GEN6_PTE_VALID;
301 302
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

303 304
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
305 306 307 308 309 310 311

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

312 313
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
314
				 u32 unused)
315
{
316
	gen6_pte_t pte = GEN6_PTE_VALID;
317
	pte |= HSW_PTE_ADDR_ENCODE(addr);
318 319

	if (level != I915_CACHE_NONE)
320
		pte |= HSW_WB_LLC_AGE3;
321 322 323 324

	return pte;
}

325 326
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
327
				  u32 unused)
328
{
329
	gen6_pte_t pte = GEN6_PTE_VALID;
330 331
	pte |= HSW_PTE_ADDR_ENCODE(addr);

332 333 334 335
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
336
		pte |= HSW_WT_ELLC_LLC_AGE3;
337 338
		break;
	default:
339
		pte |= HSW_WB_ELLC_LLC_AGE3;
340 341
		break;
	}
342 343 344 345

	return pte;
}

346
static int __setup_page_dma(struct drm_i915_private *dev_priv,
347
			    struct i915_page_dma *p, gfp_t flags)
348
{
349
	struct device *kdev = &dev_priv->drm.pdev->dev;
350

351 352 353
	if (I915_SELFTEST_ONLY(should_fail(&dev_priv->vm_fault, 1)))
		i915_gem_shrink_all(dev_priv);

354
	p->page = alloc_page(flags);
355 356
	if (!p->page)
		return -ENOMEM;
357

358
	p->daddr = dma_map_page(kdev,
359
				p->page, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
360

361
	if (dma_mapping_error(kdev, p->daddr)) {
362 363 364
		__free_page(p->page);
		return -EINVAL;
	}
365 366

	return 0;
367 368
}

369 370
static int setup_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p)
371
{
372
	return __setup_page_dma(dev_priv, p, I915_GFP_DMA);
373 374
}

375 376
static void cleanup_page_dma(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p)
377
{
378
	struct pci_dev *pdev = dev_priv->drm.pdev;
D
David Weinehall 已提交
379

380
	if (WARN_ON(!p->page))
381
		return;
382

383
	dma_unmap_page(&pdev->dev, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
384 385 386 387
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

388
static void *kmap_page_dma(struct i915_page_dma *p)
389
{
390 391
	return kmap_atomic(p->page);
}
392

393 394 395
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
396
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
397
{
398 399 400
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
401
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
402 403 404 405 406
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

407
#define kmap_px(px) kmap_page_dma(px_base(px))
408
#define kunmap_px(ppgtt, vaddr) \
409
		kunmap_page_dma((ppgtt)->base.i915, (vaddr))
410

411 412
#define setup_px(dev_priv, px) setup_page_dma((dev_priv), px_base(px))
#define cleanup_px(dev_priv, px) cleanup_page_dma((dev_priv), px_base(px))
413 414 415
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
416

417 418
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
419 420 421 422 423 424 425
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

426
	kunmap_page_dma(dev_priv, vaddr);
427 428
}

429 430
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
431 432 433 434 435
{
	uint64_t v = val32;

	v = v << 32 | val32;

436
	fill_page_dma(dev_priv, p, v);
437 438
}

439
static int
440
setup_scratch_page(struct drm_i915_private *dev_priv,
441 442
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
443
{
444
	return __setup_page_dma(dev_priv, scratch, gfp | __GFP_ZERO);
445 446
}

447
static void cleanup_scratch_page(struct drm_i915_private *dev_priv,
448
				 struct i915_page_dma *scratch)
449
{
450
	cleanup_page_dma(dev_priv, scratch);
451 452
}

453
static struct i915_page_table *alloc_pt(struct drm_i915_private *dev_priv)
454
{
455
	struct i915_page_table *pt;
456
	const size_t count = INTEL_GEN(dev_priv) >= 8 ? GEN8_PTES : GEN6_PTES;
457
	int ret = -ENOMEM;
458 459 460 461 462

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

463 464 465 466 467 468
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

469
	ret = setup_px(dev_priv, pt);
470
	if (ret)
471
		goto fail_page_m;
472 473

	return pt;
474

475
fail_page_m:
476 477 478 479 480
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
481 482
}

483 484
static void free_pt(struct drm_i915_private *dev_priv,
		    struct i915_page_table *pt)
485
{
486
	cleanup_px(dev_priv, pt);
487 488 489 490 491 492 493 494 495
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

496
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
497
				      I915_CACHE_LLC);
498

499
	fill_px(vm->i915, pt, scratch_pte);
500 501 502 503 504 505 506
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

507
	WARN_ON(vm->scratch_page.daddr == 0);
508

509
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
510
				     I915_CACHE_LLC, 0);
511

512
	fill32_px(vm->i915, pt, scratch_pte);
513 514
}

515
static struct i915_page_directory *alloc_pd(struct drm_i915_private *dev_priv)
516
{
517
	struct i915_page_directory *pd;
518
	int ret = -ENOMEM;
519 520 521 522 523

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

524 525 526
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
527
		goto fail_bitmap;
528

529
	ret = setup_px(dev_priv, pd);
530
	if (ret)
531
		goto fail_page_m;
532

533
	return pd;
534

535
fail_page_m:
536
	kfree(pd->used_pdes);
537
fail_bitmap:
538 539 540
	kfree(pd);

	return ERR_PTR(ret);
541 542
}

543 544
static void free_pd(struct drm_i915_private *dev_priv,
		    struct i915_page_directory *pd)
545 546
{
	if (px_page(pd)) {
547
		cleanup_px(dev_priv, pd);
548 549 550 551 552 553 554 555 556 557 558 559
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

560
	fill_px(vm->i915, pd, scratch_pde);
561 562
}

563
static int __pdp_init(struct drm_i915_private *dev_priv,
564 565
		      struct i915_page_directory_pointer *pdp)
{
566
	size_t pdpes = I915_PDPES_PER_PDP(dev_priv);
567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

594
static struct
595
i915_page_directory_pointer *alloc_pdp(struct drm_i915_private *dev_priv)
596 597 598 599
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

600
	WARN_ON(!USES_FULL_48BIT_PPGTT(dev_priv));
601 602 603 604 605

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

606
	ret = __pdp_init(dev_priv, pdp);
607 608 609
	if (ret)
		goto fail_bitmap;

610
	ret = setup_px(dev_priv, pdp);
611 612 613 614 615 616 617 618 619 620 621 622 623
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

624
static void free_pdp(struct drm_i915_private *dev_priv,
625 626 627
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
628 629
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		cleanup_px(dev_priv, pdp);
630 631 632 633
		kfree(pdp);
	}
}

634 635 636 637 638 639 640
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

641
	fill_px(vm->i915, pdp, scratch_pdpe);
642 643 644 645 646 647 648 649 650 651
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

652
	fill_px(vm->i915, pml4, scratch_pml4e);
653 654
}

655
static void
656 657 658 659
gen8_setup_pdpe(struct i915_hw_ppgtt *ppgtt,
		struct i915_page_directory_pointer *pdp,
		struct i915_page_directory *pd,
		int index)
660 661 662
{
	gen8_ppgtt_pdpe_t *page_directorypo;

663
	if (!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)))
664 665 666 667 668 669 670 671
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
672 673 674 675
gen8_setup_pml4e(struct i915_hw_ppgtt *ppgtt,
		 struct i915_pml4 *pml4,
		 struct i915_page_directory_pointer *pdp,
		 int index)
676 677 678
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

679
	WARN_ON(!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)));
680 681
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
682 683
}

684
/* Broadwell Page Directory Pointer Descriptors */
685
static int gen8_write_pdp(struct drm_i915_gem_request *req,
686 687
			  unsigned entry,
			  dma_addr_t addr)
688
{
689
	struct intel_engine_cs *engine = req->engine;
690
	u32 *cs;
691 692 693

	BUG_ON(entry >= 4);

694 695 696
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
697

698 699 700 701 702 703 704
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
705 706 707 708

	return 0;
}

709 710
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
711
{
712
	int i, ret;
713

714
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
715 716
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

717
		ret = gen8_write_pdp(req, i, pd_daddr);
718 719
		if (ret)
			return ret;
720
	}
B
Ben Widawsky 已提交
721

722
	return 0;
723 724
}

725 726 727 728 729 730
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

731 732 733 734 735 736 737
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
738
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
739 740
}

741 742 743 744
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
745 746 747
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
748
{
749
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
750
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
751 752
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
753
	gen8_pte_t *pt_vaddr;
754 755
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
						 I915_CACHE_LLC);
756

757
	if (WARN_ON(!px_page(pt)))
758
		return false;
759

M
Mika Kuoppala 已提交
760 761 762
	GEM_BUG_ON(pte_end > GEN8_PTES);

	bitmap_clear(pt->used_ptes, pte, num_entries);
763 764 765 766
	if (USES_FULL_PPGTT(vm->i915)) {
		if (bitmap_empty(pt->used_ptes, GEN8_PTES))
			return true;
	}
767

768 769
	pt_vaddr = kmap_px(pt);

M
Mika Kuoppala 已提交
770 771
	while (pte < pte_end)
		pt_vaddr[pte++] = scratch_pte;
772

773
	kunmap_px(ppgtt, pt_vaddr);
774 775

	return false;
776
}
777

778 779 780 781
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
782 783 784 785
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
786
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
787 788
	struct i915_page_table *pt;
	uint64_t pde;
789 790 791
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
792 793

	gen8_for_each_pde(pt, pd, start, length, pde) {
794
		if (WARN_ON(!pd->page_table[pde]))
795
			break;
796

797 798 799 800 801
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
			pde_vaddr = kmap_px(pd);
			pde_vaddr[pde] = scratch_pde;
			kunmap_px(ppgtt, pde_vaddr);
802
			free_pt(vm->i915, pt);
803 804 805
		}
	}

806
	if (bitmap_empty(pd->used_pdes, I915_PDES))
807 808 809
		return true;

	return false;
810
}
811

812 813 814 815
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
816 817 818 819
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
820
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
821 822
	struct i915_page_directory *pd;
	uint64_t pdpe;
823

824 825 826
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
827

828 829
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
830
			gen8_setup_pdpe(ppgtt, pdp, vm->scratch_pd, pdpe);
831
			free_pd(vm->i915, pd);
832 833 834
		}
	}

835 836
	mark_tlbs_dirty(ppgtt);

837
	if (bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)))
838 839 840
		return true;

	return false;
841
}
842

843 844 845 846
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
847 848 849 850 851
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
852
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
853 854
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
855

856
	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->i915));
857

858 859 860
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
861

862 863
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
864
			gen8_setup_pml4e(ppgtt, pml4, vm->scratch_pdp, pml4e);
865
			free_pdp(vm->i915, pdp);
866
		}
867 868 869
	}
}

870
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
871
				   uint64_t start, uint64_t length)
872
{
873
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
874

875
	if (USES_FULL_48BIT_PPGTT(vm->i915))
876 877 878
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
879 880 881 882 883
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
884
			      struct sg_page_iter *sg_iter,
885 886 887
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
888
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
889
	gen8_pte_t *pt_vaddr;
890 891 892
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
893

894
	pt_vaddr = NULL;
895

896
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
897
		if (pt_vaddr == NULL) {
898
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
899
			struct i915_page_table *pt = pd->page_table[pde];
900
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
901
		}
902

903
		pt_vaddr[pte] =
904
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
905
					cache_level);
906
		if (++pte == GEN8_PTES) {
907
			kunmap_px(ppgtt, pt_vaddr);
908
			pt_vaddr = NULL;
909
			if (++pde == I915_PDES) {
910
				if (++pdpe == I915_PDPES_PER_PDP(vm->i915))
911
					break;
912 913 914
				pde = 0;
			}
			pte = 0;
915 916
		}
	}
917 918 919

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
920 921
}

922 923 924 925 926 927
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
928
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
929
	struct sg_page_iter sg_iter;
930

931
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
932

933
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
934 935 936 937
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
938
		uint64_t pml4e;
939 940
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

941
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
942 943 944 945
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
946 947
}

948
static void gen8_free_page_tables(struct drm_i915_private *dev_priv,
949
				  struct i915_page_directory *pd)
950 951 952
{
	int i;

953
	if (!px_page(pd))
954 955
		return;

956
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
957 958
		if (WARN_ON(!pd->page_table[i]))
			continue;
959

960
		free_pt(dev_priv, pd->page_table[i]);
961 962
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
963 964
}

965 966
static int gen8_init_scratch(struct i915_address_space *vm)
{
967
	struct drm_i915_private *dev_priv = vm->i915;
968
	int ret;
969

970
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
971 972
	if (ret)
		return ret;
973

974
	vm->scratch_pt = alloc_pt(dev_priv);
975
	if (IS_ERR(vm->scratch_pt)) {
976 977
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
978 979
	}

980
	vm->scratch_pd = alloc_pd(dev_priv);
981
	if (IS_ERR(vm->scratch_pd)) {
982 983
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
984 985
	}

986 987
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		vm->scratch_pdp = alloc_pdp(dev_priv);
988
		if (IS_ERR(vm->scratch_pdp)) {
989 990
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
991 992 993
		}
	}

994 995
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
996
	if (USES_FULL_48BIT_PPGTT(dev_priv))
997
		gen8_initialize_pdp(vm, vm->scratch_pdp);
998 999

	return 0;
1000 1001

free_pd:
1002
	free_pd(dev_priv, vm->scratch_pd);
1003
free_pt:
1004
	free_pt(dev_priv, vm->scratch_pt);
1005
free_scratch_page:
1006
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
1007 1008

	return ret;
1009 1010
}

1011 1012 1013
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
1014
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1015 1016
	int i;

1017
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1018 1019
		u64 daddr = px_dma(&ppgtt->pml4);

1020 1021
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1022 1023 1024 1025 1026 1027 1028

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1029 1030
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1042 1043
static void gen8_free_scratch(struct i915_address_space *vm)
{
1044
	struct drm_i915_private *dev_priv = vm->i915;
1045

1046 1047 1048 1049 1050
	if (USES_FULL_48BIT_PPGTT(dev_priv))
		free_pdp(dev_priv, vm->scratch_pdp);
	free_pd(dev_priv, vm->scratch_pd);
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
1051 1052
}

1053
static void gen8_ppgtt_cleanup_3lvl(struct drm_i915_private *dev_priv,
1054
				    struct i915_page_directory_pointer *pdp)
1055 1056 1057
{
	int i;

1058
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)) {
1059
		if (WARN_ON(!pdp->page_directory[i]))
1060 1061
			continue;

1062 1063
		gen8_free_page_tables(dev_priv, pdp->page_directory[i]);
		free_pd(dev_priv, pdp->page_directory[i]);
1064
	}
1065

1066
	free_pdp(dev_priv, pdp);
1067 1068 1069 1070
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
1071
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1072 1073 1074 1075 1076 1077
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

1078
		gen8_ppgtt_cleanup_3lvl(dev_priv, ppgtt->pml4.pdps[i]);
1079 1080
	}

1081
	cleanup_px(dev_priv, &ppgtt->pml4);
1082 1083 1084 1085
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1086
	struct drm_i915_private *dev_priv = vm->i915;
1087
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1088

1089
	if (intel_vgpu_active(dev_priv))
1090 1091
		gen8_ppgtt_notify_vgt(ppgtt, false);

1092 1093
	if (!USES_FULL_48BIT_PPGTT(dev_priv))
		gen8_ppgtt_cleanup_3lvl(dev_priv, &ppgtt->pdp);
1094 1095
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1096

1097
	gen8_free_scratch(vm);
1098 1099
}

1100 1101
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1102 1103
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1104
 * @start:	Starting virtual address to begin allocations.
1105
 * @length:	Size of the allocations.
1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1118
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1119
				     struct i915_page_directory *pd,
1120
				     uint64_t start,
1121 1122
				     uint64_t length,
				     unsigned long *new_pts)
1123
{
1124
	struct drm_i915_private *dev_priv = vm->i915;
1125
	struct i915_page_table *pt;
1126
	uint32_t pde;
1127

1128
	gen8_for_each_pde(pt, pd, start, length, pde) {
1129
		/* Don't reallocate page tables */
1130
		if (test_bit(pde, pd->used_pdes)) {
1131
			/* Scratch is never allocated this way */
1132
			WARN_ON(pt == vm->scratch_pt);
1133 1134 1135
			continue;
		}

1136
		pt = alloc_pt(dev_priv);
1137
		if (IS_ERR(pt))
1138 1139
			goto unwind_out;

1140
		gen8_initialize_pt(vm, pt);
1141
		pd->page_table[pde] = pt;
1142
		__set_bit(pde, new_pts);
1143
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1144 1145
	}

1146
	return 0;
1147 1148

unwind_out:
1149
	for_each_set_bit(pde, new_pts, I915_PDES)
1150
		free_pt(dev_priv, pd->page_table[pde]);
1151

B
Ben Widawsky 已提交
1152
	return -ENOMEM;
1153 1154
}

1155 1156
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1157
 * @vm:	Master vm structure.
1158 1159
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1160 1161
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1178 1179 1180 1181 1182 1183
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1184
{
1185
	struct drm_i915_private *dev_priv = vm->i915;
1186
	struct i915_page_directory *pd;
1187
	uint32_t pdpe;
1188
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1189

1190
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1191

1192
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1193
		if (test_bit(pdpe, pdp->used_pdpes))
1194
			continue;
1195

1196
		pd = alloc_pd(dev_priv);
1197
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1198
			goto unwind_out;
1199

1200
		gen8_initialize_pd(vm, pd);
1201
		pdp->page_directory[pdpe] = pd;
1202
		__set_bit(pdpe, new_pds);
1203
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1204 1205
	}

1206
	return 0;
B
Ben Widawsky 已提交
1207 1208

unwind_out:
1209
	for_each_set_bit(pdpe, new_pds, pdpes)
1210
		free_pd(dev_priv, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1211 1212

	return -ENOMEM;
1213 1214
}

1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
1238
	struct drm_i915_private *dev_priv = vm->i915;
1239 1240 1241 1242 1243
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1244
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1245
		if (!test_bit(pml4e, pml4->used_pml4es)) {
1246
			pdp = alloc_pdp(dev_priv);
1247 1248 1249
			if (IS_ERR(pdp))
				goto unwind_out;

1250
			gen8_initialize_pdp(vm, pdp);
1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1264
		free_pdp(dev_priv, pml4->pdps[pml4e]);
1265 1266 1267 1268

	return -ENOMEM;
}

1269
static void
1270
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1281
					 unsigned long **new_pts,
1282
					 uint32_t pdpes)
1283 1284
{
	unsigned long *pds;
1285
	unsigned long *pts;
1286

1287
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1288 1289 1290
	if (!pds)
		return -ENOMEM;

1291 1292 1293 1294
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1295 1296 1297 1298 1299 1300 1301

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1302
	free_gen8_temp_bitmaps(pds, pts);
1303 1304 1305
	return -ENOMEM;
}

1306 1307 1308 1309
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1310
{
1311
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1312
	unsigned long *new_page_dirs, *new_page_tables;
1313
	struct drm_i915_private *dev_priv = vm->i915;
1314
	struct i915_page_directory *pd;
1315 1316
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1317
	uint32_t pdpe;
1318
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1319 1320
	int ret;

1321
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1322 1323 1324
	if (ret)
		return ret;

1325
	/* Do the allocations first so we can easily bail out */
1326 1327
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1328
	if (ret) {
1329
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1330 1331 1332 1333
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1334
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1335
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1336
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1337 1338 1339 1340
		if (ret)
			goto err_out;
	}

1341 1342 1343
	start = orig_start;
	length = orig_length;

1344 1345
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1346
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1347
		gen8_pde_t *const page_directory = kmap_px(pd);
1348
		struct i915_page_table *pt;
1349
		uint64_t pd_len = length;
1350 1351 1352
		uint64_t pd_start = start;
		uint32_t pde;

1353 1354 1355
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1356
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1368
			__set_bit(pde, pd->used_pdes);
1369 1370

			/* Map the PDE to the page table */
1371 1372
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1373 1374 1375 1376
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1377 1378 1379

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1380
		}
1381

1382
		kunmap_px(ppgtt, page_directory);
1383
		__set_bit(pdpe, pdp->used_pdpes);
1384
		gen8_setup_pdpe(ppgtt, pdp, pd, pdpe);
1385 1386
	}

1387
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1388
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1389
	return 0;
1390

B
Ben Widawsky 已提交
1391
err_out:
1392
	while (pdpe--) {
1393 1394
		unsigned long temp;

1395 1396
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1397 1398
			free_pt(dev_priv,
				pdp->page_directory[pdpe]->page_table[temp]);
1399 1400
	}

1401
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1402
		free_pd(dev_priv, pdp->page_directory[pdpe]);
1403

1404
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1405
	mark_tlbs_dirty(ppgtt);
1406 1407 1408
	return ret;
}

1409 1410 1411 1412 1413 1414
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1415
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1416
	struct i915_page_directory_pointer *pdp;
1417
	uint64_t pml4e;
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

1432
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1433 1434 1435 1436 1437 1438
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

1439
		gen8_setup_pml4e(ppgtt, pml4, pdp, pml4e);
1440 1441 1442 1443 1444 1445 1446 1447 1448
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1449
		gen8_ppgtt_cleanup_3lvl(vm->i915, pml4->pdps[pml4e]);
1450 1451 1452 1453 1454 1455 1456

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1457
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1458

1459
	if (USES_FULL_48BIT_PPGTT(vm->i915))
1460 1461 1462 1463 1464
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1465 1466 1467 1468 1469 1470 1471 1472
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1473
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1474 1475 1476 1477 1478 1479 1480 1481 1482
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1483
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1527
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1528
						 I915_CACHE_LLC);
1529

1530
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
1531 1532
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1533
		uint64_t pml4e;
1534 1535 1536
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1537
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1538 1539 1540 1541 1542 1543 1544 1545 1546
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1547 1548
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1549
	unsigned long *new_page_dirs, *new_page_tables;
1550
	uint32_t pdpes = I915_PDPES_PER_PDP(to_i915(ppgtt->base.dev));
1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1569
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1570 1571 1572 1573

	return ret;
}

1574
/*
1575 1576 1577 1578
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1579
 *
1580
 */
1581
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1582
{
1583
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1584
	int ret;
1585

1586 1587 1588
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1589

1590 1591
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1592
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1593
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1594
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1595 1596
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1597
	ppgtt->debug_dump = gen8_dump_ppgtt;
1598

1599 1600
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		ret = setup_px(dev_priv, &ppgtt->pml4);
1601 1602
		if (ret)
			goto free_scratch;
1603

1604 1605
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1606
		ppgtt->base.total = 1ULL << 48;
1607
		ppgtt->switch_mm = gen8_48b_mm_switch;
1608
	} else {
1609
		ret = __pdp_init(dev_priv, &ppgtt->pdp);
1610 1611 1612 1613
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1614
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1615 1616 1617
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1618

1619
		if (intel_vgpu_active(dev_priv)) {
1620 1621 1622 1623
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1624
	}
1625

1626
	if (intel_vgpu_active(dev_priv))
1627 1628
		gen8_ppgtt_notify_vgt(ppgtt, true);

1629
	return 0;
1630 1631 1632 1633

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1634 1635
}

B
Ben Widawsky 已提交
1636 1637 1638
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1639
	struct i915_page_table *unused;
1640
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1641
	uint32_t pd_entry;
1642
	uint32_t  pte, pde;
1643
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1644

1645
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1646
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1647

1648
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1649
		u32 expected;
1650
		gen6_pte_t *pt_vaddr;
1651
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1652
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1653 1654 1655 1656 1657 1658 1659 1660 1661
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1662 1663
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1664
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1665
			unsigned long va =
1666
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1685
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1686 1687 1688
	}
}

1689
/* Write pde (index) from the page directory @pd to the page table @pt */
1690 1691
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1692
{
1693 1694 1695 1696
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1697

1698
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1699
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1700

1701 1702
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1703

1704 1705 1706
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1707
				  struct i915_page_directory *pd,
1708 1709
				  uint32_t start, uint32_t length)
{
1710
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1711
	struct i915_page_table *pt;
1712
	uint32_t pde;
1713

1714
	gen6_for_each_pde(pt, pd, start, length, pde)
1715 1716 1717 1718
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1719
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1720 1721
}

1722
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1723
{
1724
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1725

1726
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1727 1728
}

1729
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1730
			 struct drm_i915_gem_request *req)
1731
{
1732
	struct intel_engine_cs *engine = req->engine;
1733
	u32 *cs;
1734 1735 1736
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1737
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1738 1739 1740
	if (ret)
		return ret;

1741 1742 1743
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1744

1745 1746 1747 1748 1749 1750 1751
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1752 1753 1754 1755

	return 0;
}

1756
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1757
			  struct drm_i915_gem_request *req)
1758
{
1759
	struct intel_engine_cs *engine = req->engine;
1760
	u32 *cs;
1761 1762 1763
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1764
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1765 1766 1767
	if (ret)
		return ret;

1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1779

1780
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1781
	if (engine->id != RCS) {
1782
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1783 1784 1785 1786
		if (ret)
			return ret;
	}

1787 1788 1789
	return 0;
}

1790
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1791
			  struct drm_i915_gem_request *req)
1792
{
1793
	struct intel_engine_cs *engine = req->engine;
1794
	struct drm_i915_private *dev_priv = req->i915;
1795

1796 1797
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1798 1799 1800
	return 0;
}

1801
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1802
{
1803
	struct intel_engine_cs *engine;
1804
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1805

1806
	for_each_engine(engine, dev_priv, id) {
1807 1808
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1809
		I915_WRITE(RING_MODE_GEN7(engine),
1810
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1811 1812
	}
}
B
Ben Widawsky 已提交
1813

1814
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1815
{
1816
	struct intel_engine_cs *engine;
1817
	uint32_t ecochk, ecobits;
1818
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1819

1820 1821
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1822

1823
	ecochk = I915_READ(GAM_ECOCHK);
1824
	if (IS_HASWELL(dev_priv)) {
1825 1826 1827 1828 1829 1830
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1831

1832
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1833
		/* GFX_MODE is per-ring on gen7+ */
1834
		I915_WRITE(RING_MODE_GEN7(engine),
1835
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1836
	}
1837
}
B
Ben Widawsky 已提交
1838

1839
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1840 1841
{
	uint32_t ecochk, gab_ctl, ecobits;
1842

1843 1844 1845
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1846

1847 1848 1849 1850 1851 1852 1853
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1854 1855
}

1856
/* PPGTT support for Sandybdrige/Gen6 and later */
1857
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1858
				   uint64_t start,
1859
				   uint64_t length)
1860
{
1861
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1862
	gen6_pte_t *pt_vaddr, scratch_pte;
1863 1864
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1865 1866
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1867
	unsigned last_pte, i;
1868

1869
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1870
				     I915_CACHE_LLC, 0);
1871

1872 1873
	while (num_entries) {
		last_pte = first_pte + num_entries;
1874 1875
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1876

1877
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1878

1879 1880
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1881

1882
		kunmap_px(ppgtt, pt_vaddr);
1883

1884 1885
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1886
		act_pt++;
1887
	}
1888 1889
}

1890
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1891
				      struct sg_table *pages,
1892
				      uint64_t start,
1893
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1894
{
1895
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1896
	unsigned first_entry = start >> PAGE_SHIFT;
1897 1898
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1899 1900 1901
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1902

1903
	for_each_sgt_dma(addr, sgt_iter, pages) {
1904
		if (pt_vaddr == NULL)
1905
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1906

1907
		pt_vaddr[act_pte] =
1908
			vm->pte_encode(addr, cache_level, flags);
1909

1910
		if (++act_pte == GEN6_PTES) {
1911
			kunmap_px(ppgtt, pt_vaddr);
1912
			pt_vaddr = NULL;
1913
			act_pt++;
1914
			act_pte = 0;
D
Daniel Vetter 已提交
1915 1916
		}
	}
1917

1918
	if (pt_vaddr)
1919
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1920 1921
}

1922
static int gen6_alloc_va_range(struct i915_address_space *vm,
1923
			       uint64_t start_in, uint64_t length_in)
1924
{
1925
	DECLARE_BITMAP(new_page_tables, I915_PDES);
1926
	struct drm_i915_private *dev_priv = vm->i915;
1927
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1928
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1929
	struct i915_page_table *pt;
1930
	uint32_t start, length, start_save, length_save;
1931
	uint32_t pde;
1932 1933
	int ret;

1934 1935
	start = start_save = start_in;
	length = length_save = length_in;
1936 1937 1938 1939 1940 1941 1942 1943

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1944
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1945
		if (pt != vm->scratch_pt) {
1946 1947 1948 1949 1950 1951 1952
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1953
		pt = alloc_pt(dev_priv);
1954 1955 1956 1957 1958 1959 1960 1961
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1962
		__set_bit(pde, new_page_tables);
1963
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1964 1965 1966 1967
	}

	start = start_save;
	length = length_save;
1968

1969
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1970 1971 1972 1973 1974 1975
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1976
		if (__test_and_clear_bit(pde, new_page_tables))
1977 1978
			gen6_write_pde(&ppgtt->pd, pde, pt);

1979 1980 1981 1982
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1983
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1984 1985 1986
				GEN6_PTES);
	}

1987 1988 1989 1990
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1991
	readl(ggtt->gsm);
1992

1993
	mark_tlbs_dirty(ppgtt);
1994
	return 0;
1995 1996 1997

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1998
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1999

2000
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
2001
		free_pt(dev_priv, pt);
2002 2003 2004 2005
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
2006 2007
}

2008 2009
static int gen6_init_scratch(struct i915_address_space *vm)
{
2010
	struct drm_i915_private *dev_priv = vm->i915;
2011
	int ret;
2012

2013
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
2014 2015
	if (ret)
		return ret;
2016

2017
	vm->scratch_pt = alloc_pt(dev_priv);
2018
	if (IS_ERR(vm->scratch_pt)) {
2019
		cleanup_scratch_page(dev_priv, &vm->scratch_page);
2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
2030
	struct drm_i915_private *dev_priv = vm->i915;
2031

2032 2033
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
2034 2035
}

2036
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2037
{
2038
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2039
	struct i915_page_directory *pd = &ppgtt->pd;
2040
	struct drm_i915_private *dev_priv = vm->i915;
2041 2042
	struct i915_page_table *pt;
	uint32_t pde;
2043

2044 2045
	drm_mm_remove_node(&ppgtt->node);

2046
	gen6_for_all_pdes(pt, pd, pde)
2047
		if (pt != vm->scratch_pt)
2048
			free_pt(dev_priv, pt);
2049

2050
	gen6_free_scratch(vm);
2051 2052
}

2053
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2054
{
2055
	struct i915_address_space *vm = &ppgtt->base;
2056
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2057
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2058
	int ret;
2059

B
Ben Widawsky 已提交
2060 2061 2062 2063
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2064
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2065

2066 2067 2068
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2069

2070 2071 2072 2073 2074
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
2075
	if (ret)
2076 2077
		goto err_out;

2078
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2079
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2080

2081
	return 0;
2082 2083

err_out:
2084
	gen6_free_scratch(vm);
2085
	return ret;
2086 2087 2088 2089
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2090
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2091
}
2092

2093 2094 2095
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2096
	struct i915_page_table *unused;
2097
	uint32_t pde;
2098

2099
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2100
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2101 2102
}

2103
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2104
{
2105
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2106
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2107 2108
	int ret;

2109
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2110
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2111
		ppgtt->switch_mm = gen6_mm_switch;
2112
	else if (IS_HASWELL(dev_priv))
2113
		ppgtt->switch_mm = hsw_mm_switch;
2114
	else if (IS_GEN7(dev_priv))
2115
		ppgtt->switch_mm = gen7_mm_switch;
2116
	else
2117 2118 2119 2120 2121 2122
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2123
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2124 2125
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2126 2127
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2128 2129
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2130
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2131
	ppgtt->debug_dump = gen6_dump_ppgtt;
2132

2133
	ppgtt->pd.base.ggtt_offset =
2134
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2135

2136
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2137
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2138

2139
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2140

2141 2142
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2143
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2144 2145
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2146

2147
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2148
		  ppgtt->pd.base.ggtt_offset << 10);
2149

2150
	return 0;
2151 2152
}

2153 2154
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2155
{
2156
	ppgtt->base.i915 = dev_priv;
2157

2158
	if (INTEL_INFO(dev_priv)->gen < 8)
2159
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2160
	else
2161
		return gen8_ppgtt_init(ppgtt);
2162
}
2163

2164
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2165 2166
				    struct drm_i915_private *dev_priv,
				    const char *name)
2167
{
C
Chris Wilson 已提交
2168
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2169

2170
	drm_mm_init(&vm->mm, vm->start, vm->total);
2171 2172
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

2173 2174
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2175
	INIT_LIST_HEAD(&vm->unbound_list);
2176

2177 2178 2179
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2180 2181 2182 2183 2184 2185 2186
static void i915_address_space_fini(struct i915_address_space *vm)
{
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2187
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2188 2189 2190 2191 2192
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
2193
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk */
2194
	if (IS_BROADWELL(dev_priv))
2195
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2196
	else if (IS_CHERRYVIEW(dev_priv))
2197
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2198
	else if (IS_GEN9_BC(dev_priv))
2199
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2200
	else if (IS_GEN9_LP(dev_priv))
2201 2202 2203
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2204 2205
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2206 2207
			   struct drm_i915_file_private *file_priv,
			   const char *name)
2208
{
2209
	int ret;
B
Ben Widawsky 已提交
2210

2211
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2212
	if (ret == 0) {
B
Ben Widawsky 已提交
2213
		kref_init(&ppgtt->ref);
C
Chris Wilson 已提交
2214
		i915_address_space_init(&ppgtt->base, dev_priv, name);
2215
		ppgtt->base.file = file_priv;
2216
	}
2217 2218 2219 2220

	return ret;
}

2221
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2222
{
2223
	gtt_write_workarounds(dev_priv);
2224

2225 2226 2227 2228 2229 2230
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2231
	if (!USES_PPGTT(dev_priv))
2232 2233
		return 0;

2234
	if (IS_GEN6(dev_priv))
2235
		gen6_ppgtt_enable(dev_priv);
2236
	else if (IS_GEN7(dev_priv))
2237 2238 2239
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2240
	else
2241
		MISSING_CASE(INTEL_GEN(dev_priv));
2242

2243 2244
	return 0;
}
2245

2246
struct i915_hw_ppgtt *
2247
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2248 2249
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2250 2251 2252 2253 2254 2255 2256 2257
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

C
Chris Wilson 已提交
2258
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv, name);
2259 2260 2261 2262 2263
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2264 2265
	trace_i915_ppgtt_create(&ppgtt->base);

2266 2267 2268
	return ppgtt;
}

2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

2290
void i915_ppgtt_release(struct kref *kref)
2291 2292 2293 2294
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2295 2296
	trace_i915_ppgtt_release(&ppgtt->base);

2297
	/* vmas should already be unbound and destroyed */
2298 2299
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2300
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2301

2302
	i915_address_space_fini(&ppgtt->base);
2303

2304 2305 2306
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2307

2308 2309 2310
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2311
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2312 2313 2314 2315 2316
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2317
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2318 2319 2320 2321 2322
		return true;
#endif
	return false;
}

2323
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2324
{
2325
	struct intel_engine_cs *engine;
2326
	enum intel_engine_id id;
2327

2328
	if (INTEL_INFO(dev_priv)->gen < 6)
2329 2330
		return;

2331
	for_each_engine(engine, dev_priv, id) {
2332
		u32 fault_reg;
2333
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2334 2335
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2336
					 "\tAddr: 0x%08lx\n"
2337 2338 2339 2340 2341 2342 2343
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2344
			I915_WRITE(RING_FAULT_REG(engine),
2345 2346 2347
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2348 2349 2350 2351

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2352 2353
}

2354
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2355
{
2356
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2357 2358 2359 2360

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2361
	if (INTEL_GEN(dev_priv) < 6)
2362 2363
		return;

2364
	i915_check_and_clear_faults(dev_priv);
2365

2366
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2367

2368
	i915_ggtt_invalidate(dev_priv);
2369 2370
}

2371 2372
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2373
{
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
				 obj->base.size >> PAGE_SHIFT,
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2392

2393
	return -ENOSPC;
2394 2395
}

2396
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2397 2398 2399 2400
{
	writeq(pte, addr);
}

2401 2402 2403 2404 2405 2406
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
2407
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2408
	gen8_pte_t __iomem *pte =
2409
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2410

2411
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2412

2413
	ggtt->invalidate(vm->i915);
2414 2415
}

B
Ben Widawsky 已提交
2416 2417
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2418
				     uint64_t start,
2419
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2420
{
2421
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2422 2423 2424 2425 2426
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2427

2428 2429 2430
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2431
		gtt_entry = gen8_pte_encode(addr, level);
2432
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2443
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2444 2445 2446 2447 2448

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2449
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2450 2451
}

2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2478 2479 2480 2481 2482 2483
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
2484
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2485
	gen6_pte_t __iomem *pte =
2486
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2487

2488
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2489

2490
	ggtt->invalidate(vm->i915);
2491 2492
}

2493 2494 2495 2496 2497 2498
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2499
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2500
				     struct sg_table *st,
2501
				     uint64_t start,
2502
				     enum i915_cache_level level, u32 flags)
2503
{
2504
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2505 2506 2507 2508 2509
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2510

2511 2512 2513
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2514
		gtt_entry = vm->pte_encode(addr, level, flags);
2515
		iowrite32(gtt_entry, &gtt_entries[i++]);
2516 2517 2518 2519 2520 2521 2522 2523
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2524 2525
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2526 2527 2528 2529 2530

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2531
	ggtt->invalidate(vm->i915);
2532 2533
}

2534
static void nop_clear_range(struct i915_address_space *vm,
2535
			    uint64_t start, uint64_t length)
2536 2537 2538
{
}

B
Ben Widawsky 已提交
2539
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2540
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2541
{
2542
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2543 2544
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2545
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2546 2547
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2548 2549 2550 2551 2552 2553 2554
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2555
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
2556
				      I915_CACHE_LLC);
B
Ben Widawsky 已提交
2557 2558 2559 2560 2561
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2562
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2563
				  uint64_t start,
2564
				  uint64_t length)
2565
{
2566
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2567 2568
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2569
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2570 2571
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2572 2573 2574 2575 2576 2577 2578
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2579
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2580
				     I915_CACHE_LLC, 0);
2581

2582 2583 2584 2585 2586
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2599 2600 2601 2602
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2603 2604 2605 2606
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2607
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2608

2609 2610
}

2611
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2612
				  uint64_t start,
2613
				  uint64_t length)
2614
{
2615
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2616 2617
}

2618 2619 2620
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2621
{
2622
	struct drm_i915_private *i915 = vma->vm->i915;
2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2635
	intel_runtime_pm_get(i915);
2636
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2637
				cache_level, pte_flags);
2638
	intel_runtime_pm_put(i915);
2639 2640 2641 2642 2643 2644

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2645
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2646 2647 2648 2649 2650 2651 2652

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2653
{
2654
	struct drm_i915_private *i915 = vma->vm->i915;
2655
	u32 pte_flags;
2656 2657 2658 2659 2660
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2661

2662
	/* Currently applicable only to VLV */
2663 2664
	pte_flags = 0;
	if (vma->obj->gt_ro)
2665
		pte_flags |= PTE_READ_ONLY;
2666

2667

2668
	if (flags & I915_VMA_GLOBAL_BIND) {
2669
		intel_runtime_pm_get(i915);
2670
		vma->vm->insert_entries(vma->vm,
2671
					vma->pages, vma->node.start,
2672
					cache_level, pte_flags);
2673
		intel_runtime_pm_put(i915);
2674
	}
2675

2676
	if (flags & I915_VMA_LOCAL_BIND) {
2677
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2678
		appgtt->base.insert_entries(&appgtt->base,
2679
					    vma->pages, vma->node.start,
2680
					    cache_level, pte_flags);
2681
	}
2682 2683

	return 0;
2684 2685
}

2686
static void ggtt_unbind_vma(struct i915_vma *vma)
2687
{
2688
	struct drm_i915_private *i915 = vma->vm->i915;
2689
	struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2690
	const u64 size = min(vma->size, vma->node.size);
2691

2692 2693
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2694
		vma->vm->clear_range(vma->vm,
2695
				     vma->node.start, size);
2696 2697
		intel_runtime_pm_put(i915);
	}
2698

2699
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2700
		appgtt->base.clear_range(&appgtt->base,
2701
					 vma->node.start, size);
2702 2703
}

2704 2705
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2706
{
D
David Weinehall 已提交
2707 2708
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2709
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2710

2711
	if (unlikely(ggtt->do_idle_maps)) {
2712
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2713 2714 2715 2716 2717
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2718

2719
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2720
}
2721

C
Chris Wilson 已提交
2722
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2723
				  unsigned long color,
2724 2725
				  u64 *start,
				  u64 *end)
2726
{
2727
	if (node->allocated && node->color != color)
2728
		*start += I915_GTT_PAGE_SIZE;
2729

2730 2731 2732 2733 2734
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2735
	node = list_next_entry(node, node_list);
2736
	if (node->color != color)
2737
		*end -= I915_GTT_PAGE_SIZE;
2738
}
B
Ben Widawsky 已提交
2739

2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return -ENOMEM;

	err = __hw_ppgtt_init(ppgtt, i915);
	if (err)
		goto err_ppgtt;

	if (ppgtt->base.allocate_va_range) {
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
						    0, ppgtt->base.total);
		if (err)
			goto err_ppgtt_cleanup;
	}

	ppgtt->base.clear_range(&ppgtt->base,
				ppgtt->base.start,
				ppgtt->base.total);

	i915->mm.aliasing_ppgtt = ppgtt;
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

	return 0;

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);

	ggtt->base.bind_vma = ggtt_bind_vma;
}

2793
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2794
{
2795 2796 2797 2798 2799 2800 2801 2802 2803
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2804
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2805
	unsigned long hole_start, hole_end;
2806
	struct drm_mm_node *entry;
2807
	int ret;
2808

2809 2810 2811
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2812

2813
	/* Reserve a mappable slot for our lockless error capture */
2814 2815 2816 2817
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2818 2819 2820
	if (ret)
		return ret;

2821
	/* Clear any non-preallocated blocks */
2822
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2823 2824
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2825
		ggtt->base.clear_range(&ggtt->base, hole_start,
2826
				       hole_end - hole_start);
2827 2828 2829
	}

	/* And finally clear the reserved guard page */
2830
	ggtt->base.clear_range(&ggtt->base,
2831
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2832

2833
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2834
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2835
		if (ret)
2836
			goto err;
2837 2838
	}

2839
	return 0;
2840 2841 2842 2843

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2844 2845
}

2846 2847
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2848
 * @dev_priv: i915 device
2849
 */
2850
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2851
{
2852
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2853 2854 2855 2856 2857 2858 2859 2860 2861
	struct i915_vma *vma, *vn;

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2862

2863
	i915_gem_fini_aliasing_ppgtt(dev_priv);
2864
	i915_gem_cleanup_stolen(&dev_priv->drm);
2865

2866 2867 2868
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2869
	if (drm_mm_initialized(&ggtt->base.mm)) {
2870
		intel_vgt_deballoon(dev_priv);
2871

2872 2873 2874
		mutex_lock(&dev_priv->drm.struct_mutex);
		i915_address_space_fini(&ggtt->base);
		mutex_unlock(&dev_priv->drm.struct_mutex);
2875 2876
	}

2877
	ggtt->base.cleanup(&ggtt->base);
2878 2879

	arch_phys_wc_del(ggtt->mtrr);
2880
	io_mapping_fini(&ggtt->mappable);
2881
}
2882

2883
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2884 2885 2886 2887 2888 2889
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2890
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2891 2892 2893 2894 2895
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2896 2897 2898 2899 2900 2901 2902

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2903 2904 2905
	return bdw_gmch_ctl << 20;
}

2906
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2917
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2918 2919 2920 2921 2922 2923
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2924
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2925 2926 2927 2928 2929 2930
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2961
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2962
{
2963 2964
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2965
	phys_addr_t phys_addr;
2966
	int ret;
B
Ben Widawsky 已提交
2967 2968

	/* For Modern GENs the PTEs and register space are split in the BAR */
2969
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2970

I
Imre Deak 已提交
2971 2972 2973 2974 2975 2976 2977
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2978
	if (IS_GEN9_LP(dev_priv))
2979
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2980
	else
2981
		ggtt->gsm = ioremap_wc(phys_addr, size);
2982
	if (!ggtt->gsm) {
2983
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2984 2985 2986
		return -ENOMEM;
	}

2987
	ret = setup_scratch_page(dev_priv, &ggtt->base.scratch_page, GFP_DMA32);
2988
	if (ret) {
B
Ben Widawsky 已提交
2989 2990
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2991
		iounmap(ggtt->gsm);
2992
		return ret;
B
Ben Widawsky 已提交
2993 2994
	}

2995
	return 0;
B
Ben Widawsky 已提交
2996 2997
}

B
Ben Widawsky 已提交
2998 2999 3000
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
3001
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

3014
	if (!USES_PPGTT(dev_priv))
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
3030 3031
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
3032 3033
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
3034 3035
}

3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3067 3068
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3069 3070
}

3071 3072 3073 3074 3075
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3076
	cleanup_scratch_page(vm->i915, &vm->scratch_page);
3077 3078
}

3079
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3080
{
3081
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3082
	struct pci_dev *pdev = dev_priv->drm.pdev;
3083
	unsigned int size;
B
Ben Widawsky 已提交
3084 3085 3086
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3087 3088
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3089

3090 3091
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3092

3093
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3094

3095
	if (INTEL_GEN(dev_priv) >= 9) {
3096
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3097
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3098
	} else if (IS_CHERRYVIEW(dev_priv)) {
3099
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3100
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3101
	} else {
3102
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3103
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3104
	}
B
Ben Widawsky 已提交
3105

3106
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3107

3108
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3109 3110 3111
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3112

3113
	ggtt->base.cleanup = gen6_gmch_remove;
3114 3115
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3116
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3117
	ggtt->base.clear_range = nop_clear_range;
3118
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3119 3120 3121 3122 3123 3124
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3125 3126
	ggtt->invalidate = gen6_ggtt_invalidate;

3127
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3128 3129
}

3130
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3131
{
3132
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3133
	struct pci_dev *pdev = dev_priv->drm.pdev;
3134
	unsigned int size;
3135 3136
	u16 snb_gmch_ctl;

3137 3138
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3139

3140 3141
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3142
	 */
3143
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3144
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3145
		return -ENXIO;
3146 3147
	}

3148 3149 3150
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3151

3152
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3153

3154 3155
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3156

3157
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3158
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3159 3160 3161
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3162 3163
	ggtt->base.cleanup = gen6_gmch_remove;

3164 3165
	ggtt->invalidate = gen6_ggtt_invalidate;

3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3176

3177
	return ggtt_probe_common(ggtt, size);
3178 3179
}

3180
static void i915_gmch_remove(struct i915_address_space *vm)
3181
{
3182
	intel_gmch_remove();
3183
}
3184

3185
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3186
{
3187
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3188 3189
	int ret;

3190
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3191 3192 3193 3194 3195
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3196 3197 3198 3199
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3200

3201
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3202
	ggtt->base.insert_page = i915_ggtt_insert_page;
3203 3204 3205 3206
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3207
	ggtt->base.cleanup = i915_gmch_remove;
3208

3209 3210
	ggtt->invalidate = gmch_ggtt_invalidate;

3211
	if (unlikely(ggtt->do_idle_maps))
3212 3213
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3214 3215 3216
	return 0;
}

3217
/**
3218
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3219
 * @dev_priv: i915 device
3220
 */
3221
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3222
{
3223
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3224 3225
	int ret;

3226
	ggtt->base.i915 = dev_priv;
3227

3228 3229 3230 3231 3232 3233
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3234
	if (ret)
3235 3236
		return ret;

3237 3238 3239 3240 3241 3242 3243 3244 3245 3246
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3247 3248
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3249
			  " of address space! Found %lldM!\n",
3250 3251 3252 3253 3254
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3255 3256 3257 3258 3259 3260 3261
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3262
	/* GMADR is the PCI mmio aperture into the global GTT. */
3263
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3264 3265
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3266
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3267 3268 3269 3270
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3271 3272

	return 0;
3273 3274 3275 3276
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3277
 * @dev_priv: i915 device
3278
 */
3279
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3280 3281 3282 3283
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3284 3285
	INIT_LIST_HEAD(&dev_priv->vm_list);

3286 3287 3288 3289
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3290
	 */
C
Chris Wilson 已提交
3291 3292
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3293
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3294
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3295
	mutex_unlock(&dev_priv->drm.struct_mutex);
3296

3297 3298 3299
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3300 3301 3302 3303 3304 3305
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3306 3307 3308 3309
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3310
	ret = i915_gem_init_stolen(dev_priv);
3311 3312 3313 3314
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3315 3316

out_gtt_cleanup:
3317
	ggtt->base.cleanup(&ggtt->base);
3318
	return ret;
3319
}
3320

3321
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3322
{
3323
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3324 3325 3326 3327 3328
		return -EIO;

	return 0;
}

3329 3330 3331 3332 3333 3334 3335 3336 3337 3338
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = guc_ggtt_invalidate;
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = gen6_ggtt_invalidate;
}

3339
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3340
{
3341
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3342
	struct drm_i915_gem_object *obj, *on;
3343

3344
	i915_check_and_clear_faults(dev_priv);
3345 3346

	/* First fill our portion of the GTT with scratch pages */
3347
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3348

3349 3350 3351 3352
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3353
				 &dev_priv->mm.bound_list, global_link) {
3354 3355 3356
		bool ggtt_bound = false;
		struct i915_vma *vma;

3357
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3358
			if (vma->vm != &ggtt->base)
3359
				continue;
3360

3361 3362 3363
			if (!i915_vma_unbind(vma))
				continue;

3364 3365
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3366
			ggtt_bound = true;
3367 3368
		}

3369
		if (ggtt_bound)
3370
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3371
	}
3372

3373 3374
	ggtt->base.closed = false;

3375
	if (INTEL_GEN(dev_priv) >= 8) {
3376
		if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3377 3378 3379 3380 3381 3382 3383
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3384
	if (USES_PPGTT(dev_priv)) {
3385 3386
		struct i915_address_space *vm;

3387 3388 3389
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3390
			struct i915_hw_ppgtt *ppgtt;
3391

3392
			if (i915_is_ggtt(vm))
3393
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3394 3395
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3396 3397 3398 3399 3400 3401

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

3402
	i915_ggtt_invalidate(dev_priv);
3403 3404
}

3405
static struct scatterlist *
3406
rotate_pages(const dma_addr_t *in, unsigned int offset,
3407
	     unsigned int width, unsigned int height,
3408
	     unsigned int stride,
3409
	     struct sg_table *st, struct scatterlist *sg)
3410 3411 3412 3413 3414
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3415
		src_idx = stride * (height - 1) + column;
3416 3417 3418 3419 3420 3421 3422
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3423
			sg_dma_address(sg) = in[offset + src_idx];
3424 3425
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3426
			src_idx -= stride;
3427 3428
		}
	}
3429 3430

	return sg;
3431 3432 3433
}

static struct sg_table *
3434
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3435 3436
			  struct drm_i915_gem_object *obj)
{
3437
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3438
	unsigned int size = intel_rotation_info_size(rot_info);
3439 3440
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3441 3442 3443
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3444
	struct scatterlist *sg;
3445
	int ret = -ENOMEM;
3446 3447

	/* Allocate a temporary list of source pages for random access. */
3448
	page_addr_list = drm_malloc_gfp(n_pages,
3449 3450
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3451 3452 3453 3454 3455 3456 3457 3458
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3459
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3460 3461 3462 3463 3464
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3465
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3466
		page_addr_list[i++] = dma_addr;
3467

3468
	GEM_BUG_ON(i != n_pages);
3469 3470 3471
	st->nents = 0;
	sg = st->sgl;

3472 3473 3474 3475
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3476 3477
	}

3478 3479
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3480 3481 3482 3483 3484 3485 3486 3487 3488 3489

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3490 3491 3492
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3493 3494
	return ERR_PTR(ret);
}
3495

3496 3497 3498 3499 3500
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3501
	struct scatterlist *sg, *iter;
3502
	unsigned int count = view->partial.size;
3503
	unsigned int offset;
3504 3505 3506 3507 3508 3509
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3510
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3511 3512 3513
	if (ret)
		goto err_sg_alloc;

3514
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3515 3516
	GEM_BUG_ON(!iter);

3517 3518
	sg = st->sgl;
	st->nents = 0;
3519 3520
	do {
		unsigned int len;
3521

3522 3523 3524 3525 3526 3527
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3528 3529

		st->nents++;
3530 3531 3532 3533 3534
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3535

3536 3537 3538 3539
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3540 3541 3542 3543 3544 3545 3546

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3547
static int
3548
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3549
{
3550 3551
	int ret = 0;

3552 3553 3554 3555 3556 3557 3558
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3559
	if (vma->pages)
3560 3561 3562
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
C
Chris Wilson 已提交
3563
		vma->pages = vma->obj->mm.pages;
3564
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3565
		vma->pages =
3566 3567
			intel_rotate_fb_obj_pages(&vma->ggtt_view.rotated,
						  vma->obj);
3568
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3569
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3570 3571 3572 3573
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3574
	if (!vma->pages) {
3575
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3576
			  vma->ggtt_view.type);
3577
		ret = -EINVAL;
3578 3579 3580
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3581 3582
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3583 3584
	}

3585
	return ret;
3586 3587
}

3588 3589
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3590 3591 3592 3593 3594 3595 3596 3597 3598 3599
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3624
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3625
	GEM_BUG_ON(drm_mm_node_allocated(node));
3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3667 3668
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3669 3670 3671 3672 3673 3674 3675 3676 3677
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3678
 *         must be #I915_GTT_PAGE_SIZE aligned
3679 3680 3681
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3682 3683 3684 3685 3686 3687
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3688 3689
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3706
	enum drm_mm_insert_mode mode;
3707
	u64 offset;
3708 3709 3710 3711 3712 3713 3714 3715 3716 3717
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3718
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3719
	GEM_BUG_ON(drm_mm_node_allocated(node));
3720 3721 3722 3723 3724 3725 3726

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3727 3728 3729 3730 3731
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3743 3744 3745
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3746 3747 3748
	if (err != -ENOSPC)
		return err;

3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
3778 3779 3780 3781 3782
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

3783 3784 3785
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
3786
}
3787 3788 3789

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
3790
#include "selftests/i915_gem_gtt.c"
3791
#endif