i915_gem_gtt.c 100.3 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/log2.h>
27
#include <linux/random.h>
28
#include <linux/seq_file.h>
29
#include <linux/stop_machine.h>
30

31 32
#include <drm/drmP.h>
#include <drm/i915_drm.h>
33

34
#include "i915_drv.h"
35
#include "i915_vgpu.h"
36 37
#include "i915_trace.h"
#include "intel_drv.h"
38
#include "intel_frontbuffer.h"
39

40 41
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
78 79 80
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

103 104 105
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

130 131
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
132
{
133 134
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
135
	bool has_full_48bit_ppgtt;
136

137 138 139
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
140

141 142 143 144 145
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
146

147 148 149
	if (!has_aliasing_ppgtt)
		return 0;

150 151 152 153
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
154
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
155 156 157 158 159
		return 0;

	if (enable_ppgtt == 1)
		return 1;

160
	if (enable_ppgtt == 2 && has_full_ppgtt)
161 162
		return 2;

163 164 165
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

166 167
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
168
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
169
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
170
		return 0;
171 172 173
	}
#endif

174
	/* Early VLV doesn't have this */
175
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
176 177 178 179
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

180
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
181
		return has_full_48bit_ppgtt ? 3 : 2;
182 183
	else
		return has_aliasing_ppgtt ? 1 : 0;
184 185
}

186 187 188
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
189 190 191
{
	u32 pte_flags = 0;

C
Chris Wilson 已提交
192
	vma->pages = vma->obj->mm.pages;
193

194 195 196 197
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

198
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
199
				cache_level, pte_flags);
200 201

	return 0;
202 203 204 205 206 207
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
208
			     vma->size);
209
}
210

211
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
212
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
213
{
214
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
215
	pte |= addr;
216 217 218

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
219
		pte |= PPAT_UNCACHED_INDEX;
220 221 222 223 224 225 226 227 228
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
229 230 231
	return pte;
}

232 233
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
234
{
235
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
236 237 238 239 240 241 242 243
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

244 245 246
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

247 248
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
249
				 u32 unused)
250
{
251
	gen6_pte_t pte = GEN6_PTE_VALID;
252
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
253 254

	switch (level) {
255 256 257 258 259 260 261 262
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
263
		MISSING_CASE(level);
264 265 266 267 268
	}

	return pte;
}

269 270
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
271
				 u32 unused)
272
{
273
	gen6_pte_t pte = GEN6_PTE_VALID;
274 275 276 277 278
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
279 280 281 282 283
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
284
		pte |= GEN6_PTE_UNCACHED;
285 286
		break;
	default:
287
		MISSING_CASE(level);
288 289
	}

290 291 292
	return pte;
}

293 294
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
295
				 u32 flags)
296
{
297
	gen6_pte_t pte = GEN6_PTE_VALID;
298 299
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

300 301
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
302 303 304 305 306 307 308

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

309 310
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
311
				 u32 unused)
312
{
313
	gen6_pte_t pte = GEN6_PTE_VALID;
314
	pte |= HSW_PTE_ADDR_ENCODE(addr);
315 316

	if (level != I915_CACHE_NONE)
317
		pte |= HSW_WB_LLC_AGE3;
318 319 320 321

	return pte;
}

322 323
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
324
				  u32 unused)
325
{
326
	gen6_pte_t pte = GEN6_PTE_VALID;
327 328
	pte |= HSW_PTE_ADDR_ENCODE(addr);

329 330 331 332
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
333
		pte |= HSW_WT_ELLC_LLC_AGE3;
334 335
		break;
	default:
336
		pte |= HSW_WB_ELLC_LLC_AGE3;
337 338
		break;
	}
339 340 341 342

	return pte;
}

343
static int __setup_page_dma(struct drm_i915_private *dev_priv,
344
			    struct i915_page_dma *p, gfp_t flags)
345
{
346
	struct device *kdev = &dev_priv->drm.pdev->dev;
347

348
	p->page = alloc_page(flags);
349 350
	if (!p->page)
		return -ENOMEM;
351

352
	p->daddr = dma_map_page(kdev,
353
				p->page, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
354

355
	if (dma_mapping_error(kdev, p->daddr)) {
356 357 358
		__free_page(p->page);
		return -EINVAL;
	}
359 360

	return 0;
361 362
}

363 364
static int setup_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p)
365
{
366
	return __setup_page_dma(dev_priv, p, I915_GFP_DMA);
367 368
}

369 370
static void cleanup_page_dma(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p)
371
{
372
	struct pci_dev *pdev = dev_priv->drm.pdev;
D
David Weinehall 已提交
373

374
	if (WARN_ON(!p->page))
375
		return;
376

377
	dma_unmap_page(&pdev->dev, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
378 379 380 381
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

382
static void *kmap_page_dma(struct i915_page_dma *p)
383
{
384 385
	return kmap_atomic(p->page);
}
386

387 388 389
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
390
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
391
{
392 393 394
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
395
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
396 397 398 399 400
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

401
#define kmap_px(px) kmap_page_dma(px_base(px))
402
#define kunmap_px(ppgtt, vaddr) \
403
		kunmap_page_dma((ppgtt)->base.i915, (vaddr))
404

405 406
#define setup_px(dev_priv, px) setup_page_dma((dev_priv), px_base(px))
#define cleanup_px(dev_priv, px) cleanup_page_dma((dev_priv), px_base(px))
407 408 409
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
410

411 412
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
413 414 415 416 417 418 419
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

420
	kunmap_page_dma(dev_priv, vaddr);
421 422
}

423 424
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
425 426 427 428 429
{
	uint64_t v = val32;

	v = v << 32 | val32;

430
	fill_page_dma(dev_priv, p, v);
431 432
}

433
static int
434
setup_scratch_page(struct drm_i915_private *dev_priv,
435 436
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
437
{
438
	return __setup_page_dma(dev_priv, scratch, gfp | __GFP_ZERO);
439 440
}

441
static void cleanup_scratch_page(struct drm_i915_private *dev_priv,
442
				 struct i915_page_dma *scratch)
443
{
444
	cleanup_page_dma(dev_priv, scratch);
445 446
}

447
static struct i915_page_table *alloc_pt(struct drm_i915_private *dev_priv)
448
{
449
	struct i915_page_table *pt;
450
	const size_t count = INTEL_GEN(dev_priv) >= 8 ? GEN8_PTES : GEN6_PTES;
451
	int ret = -ENOMEM;
452 453 454 455 456

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

457 458 459 460 461 462
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

463
	ret = setup_px(dev_priv, pt);
464
	if (ret)
465
		goto fail_page_m;
466 467

	return pt;
468

469
fail_page_m:
470 471 472 473 474
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
475 476
}

477 478
static void free_pt(struct drm_i915_private *dev_priv,
		    struct i915_page_table *pt)
479
{
480
	cleanup_px(dev_priv, pt);
481 482 483 484 485 486 487 488 489
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

490
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
491
				      I915_CACHE_LLC);
492

493
	fill_px(vm->i915, pt, scratch_pte);
494 495 496 497 498 499 500
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

501
	WARN_ON(vm->scratch_page.daddr == 0);
502

503
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
504
				     I915_CACHE_LLC, 0);
505

506
	fill32_px(vm->i915, pt, scratch_pte);
507 508
}

509
static struct i915_page_directory *alloc_pd(struct drm_i915_private *dev_priv)
510
{
511
	struct i915_page_directory *pd;
512
	int ret = -ENOMEM;
513 514 515 516 517

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

518 519 520
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
521
		goto fail_bitmap;
522

523
	ret = setup_px(dev_priv, pd);
524
	if (ret)
525
		goto fail_page_m;
526

527
	return pd;
528

529
fail_page_m:
530
	kfree(pd->used_pdes);
531
fail_bitmap:
532 533 534
	kfree(pd);

	return ERR_PTR(ret);
535 536
}

537 538
static void free_pd(struct drm_i915_private *dev_priv,
		    struct i915_page_directory *pd)
539 540
{
	if (px_page(pd)) {
541
		cleanup_px(dev_priv, pd);
542 543 544 545 546 547 548 549 550 551 552 553
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

554
	fill_px(vm->i915, pd, scratch_pde);
555 556
}

557
static int __pdp_init(struct drm_i915_private *dev_priv,
558 559
		      struct i915_page_directory_pointer *pdp)
{
560
	size_t pdpes = I915_PDPES_PER_PDP(dev_priv);
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

588
static struct
589
i915_page_directory_pointer *alloc_pdp(struct drm_i915_private *dev_priv)
590 591 592 593
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

594
	WARN_ON(!USES_FULL_48BIT_PPGTT(dev_priv));
595 596 597 598 599

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

600
	ret = __pdp_init(dev_priv, pdp);
601 602 603
	if (ret)
		goto fail_bitmap;

604
	ret = setup_px(dev_priv, pdp);
605 606 607 608 609 610 611 612 613 614 615 616 617
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

618
static void free_pdp(struct drm_i915_private *dev_priv,
619 620 621
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
622 623
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		cleanup_px(dev_priv, pdp);
624 625 626 627
		kfree(pdp);
	}
}

628 629 630 631 632 633 634
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

635
	fill_px(vm->i915, pdp, scratch_pdpe);
636 637 638 639 640 641 642 643 644 645
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

646
	fill_px(vm->i915, pml4, scratch_pml4e);
647 648
}

649
static void
650 651 652 653
gen8_setup_pdpe(struct i915_hw_ppgtt *ppgtt,
		struct i915_page_directory_pointer *pdp,
		struct i915_page_directory *pd,
		int index)
654 655 656
{
	gen8_ppgtt_pdpe_t *page_directorypo;

657
	if (!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)))
658 659 660 661 662 663 664 665
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
666 667 668 669
gen8_setup_pml4e(struct i915_hw_ppgtt *ppgtt,
		 struct i915_pml4 *pml4,
		 struct i915_page_directory_pointer *pdp,
		 int index)
670 671 672
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

673
	WARN_ON(!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)));
674 675
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
676 677
}

678
/* Broadwell Page Directory Pointer Descriptors */
679
static int gen8_write_pdp(struct drm_i915_gem_request *req,
680 681
			  unsigned entry,
			  dma_addr_t addr)
682
{
683
	struct intel_ring *ring = req->ring;
684
	struct intel_engine_cs *engine = req->engine;
685 686 687 688
	int ret;

	BUG_ON(entry >= 4);

689
	ret = intel_ring_begin(req, 6);
690 691 692
	if (ret)
		return ret;

693 694 695 696 697 698 699
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
700 701 702 703

	return 0;
}

704 705
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
706
{
707
	int i, ret;
708

709
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
710 711
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

712
		ret = gen8_write_pdp(req, i, pd_daddr);
713 714
		if (ret)
			return ret;
715
	}
B
Ben Widawsky 已提交
716

717
	return 0;
718 719
}

720 721 722 723 724 725
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

726 727 728 729 730 731 732
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
733
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
734 735
}

736 737 738 739
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
740 741 742
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
743
{
744
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
745
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
746 747
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
748
	gen8_pte_t *pt_vaddr;
749 750
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
						 I915_CACHE_LLC);
751

752
	if (WARN_ON(!px_page(pt)))
753
		return false;
754

M
Mika Kuoppala 已提交
755 756 757
	GEM_BUG_ON(pte_end > GEN8_PTES);

	bitmap_clear(pt->used_ptes, pte, num_entries);
758 759 760 761
	if (USES_FULL_PPGTT(vm->i915)) {
		if (bitmap_empty(pt->used_ptes, GEN8_PTES))
			return true;
	}
762

763 764
	pt_vaddr = kmap_px(pt);

M
Mika Kuoppala 已提交
765 766
	while (pte < pte_end)
		pt_vaddr[pte++] = scratch_pte;
767

768
	kunmap_px(ppgtt, pt_vaddr);
769 770

	return false;
771
}
772

773 774 775 776
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
777 778 779 780
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
781
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
782 783
	struct i915_page_table *pt;
	uint64_t pde;
784 785 786
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
787 788

	gen8_for_each_pde(pt, pd, start, length, pde) {
789
		if (WARN_ON(!pd->page_table[pde]))
790
			break;
791

792 793 794 795 796
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
			pde_vaddr = kmap_px(pd);
			pde_vaddr[pde] = scratch_pde;
			kunmap_px(ppgtt, pde_vaddr);
797
			free_pt(vm->i915, pt);
798 799 800
		}
	}

801
	if (bitmap_empty(pd->used_pdes, I915_PDES))
802 803 804
		return true;

	return false;
805
}
806

807 808 809 810
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
811 812 813 814
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
815
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
816 817
	struct i915_page_directory *pd;
	uint64_t pdpe;
818

819 820 821
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
822

823 824
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
825
			gen8_setup_pdpe(ppgtt, pdp, vm->scratch_pd, pdpe);
826
			free_pd(vm->i915, pd);
827 828 829
		}
	}

830 831
	mark_tlbs_dirty(ppgtt);

832
	if (bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)))
833 834 835
		return true;

	return false;
836
}
837

838 839 840 841
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
842 843 844 845 846
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
847
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
848 849
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
850

851
	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->i915));
852

853 854 855
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
856

857 858
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
859
			gen8_setup_pml4e(ppgtt, pml4, vm->scratch_pdp, pml4e);
860
			free_pdp(vm->i915, pdp);
861
		}
862 863 864
	}
}

865
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
866
				   uint64_t start, uint64_t length)
867
{
868
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
869

870
	if (USES_FULL_48BIT_PPGTT(vm->i915))
871 872 873
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
874 875 876 877 878
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
879
			      struct sg_page_iter *sg_iter,
880 881 882
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
883
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
884
	gen8_pte_t *pt_vaddr;
885 886 887
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
888

889
	pt_vaddr = NULL;
890

891
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
892
		if (pt_vaddr == NULL) {
893
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
894
			struct i915_page_table *pt = pd->page_table[pde];
895
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
896
		}
897

898
		pt_vaddr[pte] =
899
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
900
					cache_level);
901
		if (++pte == GEN8_PTES) {
902
			kunmap_px(ppgtt, pt_vaddr);
903
			pt_vaddr = NULL;
904
			if (++pde == I915_PDES) {
905
				if (++pdpe == I915_PDPES_PER_PDP(vm->i915))
906
					break;
907 908 909
				pde = 0;
			}
			pte = 0;
910 911
		}
	}
912 913 914

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
915 916
}

917 918 919 920 921 922
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
923
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
924
	struct sg_page_iter sg_iter;
925

926
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
927

928
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
929 930 931 932
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
933
		uint64_t pml4e;
934 935
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

936
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
937 938 939 940
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
941 942
}

943
static void gen8_free_page_tables(struct drm_i915_private *dev_priv,
944
				  struct i915_page_directory *pd)
945 946 947
{
	int i;

948
	if (!px_page(pd))
949 950
		return;

951
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
952 953
		if (WARN_ON(!pd->page_table[i]))
			continue;
954

955
		free_pt(dev_priv, pd->page_table[i]);
956 957
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
958 959
}

960 961
static int gen8_init_scratch(struct i915_address_space *vm)
{
962
	struct drm_i915_private *dev_priv = vm->i915;
963
	int ret;
964

965
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
966 967
	if (ret)
		return ret;
968

969
	vm->scratch_pt = alloc_pt(dev_priv);
970
	if (IS_ERR(vm->scratch_pt)) {
971 972
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
973 974
	}

975
	vm->scratch_pd = alloc_pd(dev_priv);
976
	if (IS_ERR(vm->scratch_pd)) {
977 978
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
979 980
	}

981 982
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		vm->scratch_pdp = alloc_pdp(dev_priv);
983
		if (IS_ERR(vm->scratch_pdp)) {
984 985
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
986 987 988
		}
	}

989 990
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
991
	if (USES_FULL_48BIT_PPGTT(dev_priv))
992
		gen8_initialize_pdp(vm, vm->scratch_pdp);
993 994

	return 0;
995 996

free_pd:
997
	free_pd(dev_priv, vm->scratch_pd);
998
free_pt:
999
	free_pt(dev_priv, vm->scratch_pt);
1000
free_scratch_page:
1001
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
1002 1003

	return ret;
1004 1005
}

1006 1007 1008
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
1009
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1010 1011
	int i;

1012
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1013 1014
		u64 daddr = px_dma(&ppgtt->pml4);

1015 1016
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1017 1018 1019 1020 1021 1022 1023

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1024 1025
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1037 1038
static void gen8_free_scratch(struct i915_address_space *vm)
{
1039
	struct drm_i915_private *dev_priv = vm->i915;
1040

1041 1042 1043 1044 1045
	if (USES_FULL_48BIT_PPGTT(dev_priv))
		free_pdp(dev_priv, vm->scratch_pdp);
	free_pd(dev_priv, vm->scratch_pd);
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
1046 1047
}

1048
static void gen8_ppgtt_cleanup_3lvl(struct drm_i915_private *dev_priv,
1049
				    struct i915_page_directory_pointer *pdp)
1050 1051 1052
{
	int i;

1053
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)) {
1054
		if (WARN_ON(!pdp->page_directory[i]))
1055 1056
			continue;

1057 1058
		gen8_free_page_tables(dev_priv, pdp->page_directory[i]);
		free_pd(dev_priv, pdp->page_directory[i]);
1059
	}
1060

1061
	free_pdp(dev_priv, pdp);
1062 1063 1064 1065
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
1066
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1067 1068 1069 1070 1071 1072
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

1073
		gen8_ppgtt_cleanup_3lvl(dev_priv, ppgtt->pml4.pdps[i]);
1074 1075
	}

1076
	cleanup_px(dev_priv, &ppgtt->pml4);
1077 1078 1079 1080
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1081
	struct drm_i915_private *dev_priv = vm->i915;
1082
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1083

1084
	if (intel_vgpu_active(dev_priv))
1085 1086
		gen8_ppgtt_notify_vgt(ppgtt, false);

1087 1088
	if (!USES_FULL_48BIT_PPGTT(dev_priv))
		gen8_ppgtt_cleanup_3lvl(dev_priv, &ppgtt->pdp);
1089 1090
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1091

1092
	gen8_free_scratch(vm);
1093 1094
}

1095 1096
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1097 1098
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1099
 * @start:	Starting virtual address to begin allocations.
1100
 * @length:	Size of the allocations.
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1113
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1114
				     struct i915_page_directory *pd,
1115
				     uint64_t start,
1116 1117
				     uint64_t length,
				     unsigned long *new_pts)
1118
{
1119
	struct drm_i915_private *dev_priv = vm->i915;
1120
	struct i915_page_table *pt;
1121
	uint32_t pde;
1122

1123
	gen8_for_each_pde(pt, pd, start, length, pde) {
1124
		/* Don't reallocate page tables */
1125
		if (test_bit(pde, pd->used_pdes)) {
1126
			/* Scratch is never allocated this way */
1127
			WARN_ON(pt == vm->scratch_pt);
1128 1129 1130
			continue;
		}

1131
		pt = alloc_pt(dev_priv);
1132
		if (IS_ERR(pt))
1133 1134
			goto unwind_out;

1135
		gen8_initialize_pt(vm, pt);
1136
		pd->page_table[pde] = pt;
1137
		__set_bit(pde, new_pts);
1138
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1139 1140
	}

1141
	return 0;
1142 1143

unwind_out:
1144
	for_each_set_bit(pde, new_pts, I915_PDES)
1145
		free_pt(dev_priv, pd->page_table[pde]);
1146

B
Ben Widawsky 已提交
1147
	return -ENOMEM;
1148 1149
}

1150 1151
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1152
 * @vm:	Master vm structure.
1153 1154
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1155 1156
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1173 1174 1175 1176 1177 1178
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1179
{
1180
	struct drm_i915_private *dev_priv = vm->i915;
1181
	struct i915_page_directory *pd;
1182
	uint32_t pdpe;
1183
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1184

1185
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1186

1187
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1188
		if (test_bit(pdpe, pdp->used_pdpes))
1189
			continue;
1190

1191
		pd = alloc_pd(dev_priv);
1192
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1193
			goto unwind_out;
1194

1195
		gen8_initialize_pd(vm, pd);
1196
		pdp->page_directory[pdpe] = pd;
1197
		__set_bit(pdpe, new_pds);
1198
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1199 1200
	}

1201
	return 0;
B
Ben Widawsky 已提交
1202 1203

unwind_out:
1204
	for_each_set_bit(pdpe, new_pds, pdpes)
1205
		free_pd(dev_priv, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1206 1207

	return -ENOMEM;
1208 1209
}

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
1233
	struct drm_i915_private *dev_priv = vm->i915;
1234 1235 1236 1237 1238
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1239
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1240
		if (!test_bit(pml4e, pml4->used_pml4es)) {
1241
			pdp = alloc_pdp(dev_priv);
1242 1243 1244
			if (IS_ERR(pdp))
				goto unwind_out;

1245
			gen8_initialize_pdp(vm, pdp);
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1259
		free_pdp(dev_priv, pml4->pdps[pml4e]);
1260 1261 1262 1263

	return -ENOMEM;
}

1264
static void
1265
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1276
					 unsigned long **new_pts,
1277
					 uint32_t pdpes)
1278 1279
{
	unsigned long *pds;
1280
	unsigned long *pts;
1281

1282
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1283 1284 1285
	if (!pds)
		return -ENOMEM;

1286 1287 1288 1289
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1290 1291 1292 1293 1294 1295 1296

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1297
	free_gen8_temp_bitmaps(pds, pts);
1298 1299 1300
	return -ENOMEM;
}

1301 1302 1303 1304
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1305
{
1306
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1307
	unsigned long *new_page_dirs, *new_page_tables;
1308
	struct drm_i915_private *dev_priv = vm->i915;
1309
	struct i915_page_directory *pd;
1310 1311
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1312
	uint32_t pdpe;
1313
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1314 1315
	int ret;

1316
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1317 1318 1319
	if (ret)
		return ret;

1320
	/* Do the allocations first so we can easily bail out */
1321 1322
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1323
	if (ret) {
1324
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1325 1326 1327 1328
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1329
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1330
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1331
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1332 1333 1334 1335
		if (ret)
			goto err_out;
	}

1336 1337 1338
	start = orig_start;
	length = orig_length;

1339 1340
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1341
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1342
		gen8_pde_t *const page_directory = kmap_px(pd);
1343
		struct i915_page_table *pt;
1344
		uint64_t pd_len = length;
1345 1346 1347
		uint64_t pd_start = start;
		uint32_t pde;

1348 1349 1350
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1351
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1363
			__set_bit(pde, pd->used_pdes);
1364 1365

			/* Map the PDE to the page table */
1366 1367
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1368 1369 1370 1371
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1372 1373 1374

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1375
		}
1376

1377
		kunmap_px(ppgtt, page_directory);
1378
		__set_bit(pdpe, pdp->used_pdpes);
1379
		gen8_setup_pdpe(ppgtt, pdp, pd, pdpe);
1380 1381
	}

1382
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1383
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1384
	return 0;
1385

B
Ben Widawsky 已提交
1386
err_out:
1387
	while (pdpe--) {
1388 1389
		unsigned long temp;

1390 1391
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1392 1393
			free_pt(dev_priv,
				pdp->page_directory[pdpe]->page_table[temp]);
1394 1395
	}

1396
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1397
		free_pd(dev_priv, pdp->page_directory[pdpe]);
1398

1399
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1400
	mark_tlbs_dirty(ppgtt);
1401 1402 1403
	return ret;
}

1404 1405 1406 1407 1408 1409
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1410
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1411
	struct i915_page_directory_pointer *pdp;
1412
	uint64_t pml4e;
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

1427
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1428 1429 1430 1431 1432 1433
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

1434
		gen8_setup_pml4e(ppgtt, pml4, pdp, pml4e);
1435 1436 1437 1438 1439 1440 1441 1442 1443
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1444
		gen8_ppgtt_cleanup_3lvl(vm->i915, pml4->pdps[pml4e]);
1445 1446 1447 1448 1449 1450 1451

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1452
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1453

1454
	if (USES_FULL_48BIT_PPGTT(vm->i915))
1455 1456 1457 1458 1459
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1460 1461 1462 1463 1464 1465 1466 1467
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1468
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1469 1470 1471 1472 1473 1474 1475 1476 1477
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1478
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1522
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1523
						 I915_CACHE_LLC);
1524

1525
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
1526 1527
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1528
		uint64_t pml4e;
1529 1530 1531
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1532
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1533 1534 1535 1536 1537 1538 1539 1540 1541
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1542 1543
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1544
	unsigned long *new_page_dirs, *new_page_tables;
1545
	uint32_t pdpes = I915_PDPES_PER_PDP(to_i915(ppgtt->base.dev));
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1564
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1565 1566 1567 1568

	return ret;
}

1569
/*
1570 1571 1572 1573
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1574
 *
1575
 */
1576
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1577
{
1578
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1579
	int ret;
1580

1581 1582 1583
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1584

1585 1586
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1587
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1588
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1589
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1590 1591
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1592
	ppgtt->debug_dump = gen8_dump_ppgtt;
1593

1594 1595
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		ret = setup_px(dev_priv, &ppgtt->pml4);
1596 1597
		if (ret)
			goto free_scratch;
1598

1599 1600
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1601
		ppgtt->base.total = 1ULL << 48;
1602
		ppgtt->switch_mm = gen8_48b_mm_switch;
1603
	} else {
1604
		ret = __pdp_init(dev_priv, &ppgtt->pdp);
1605 1606 1607 1608
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1609
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1610 1611 1612
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1613

1614
		if (intel_vgpu_active(dev_priv)) {
1615 1616 1617 1618
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1619
	}
1620

1621
	if (intel_vgpu_active(dev_priv))
1622 1623
		gen8_ppgtt_notify_vgt(ppgtt, true);

1624
	return 0;
1625 1626 1627 1628

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1629 1630
}

B
Ben Widawsky 已提交
1631 1632 1633
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1634
	struct i915_page_table *unused;
1635
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1636
	uint32_t pd_entry;
1637
	uint32_t  pte, pde;
1638
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1639

1640
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1641
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1642

1643
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1644
		u32 expected;
1645
		gen6_pte_t *pt_vaddr;
1646
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1647
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1648 1649 1650 1651 1652 1653 1654 1655 1656
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1657 1658
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1659
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1660
			unsigned long va =
1661
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1680
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1681 1682 1683
	}
}

1684
/* Write pde (index) from the page directory @pd to the page table @pt */
1685 1686
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1687
{
1688 1689 1690 1691
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1692

1693
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1694
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1695

1696 1697
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1698

1699 1700 1701
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1702
				  struct i915_page_directory *pd,
1703 1704
				  uint32_t start, uint32_t length)
{
1705
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1706
	struct i915_page_table *pt;
1707
	uint32_t pde;
1708

1709
	gen6_for_each_pde(pt, pd, start, length, pde)
1710 1711 1712 1713
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1714
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1715 1716
}

1717
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1718
{
1719
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1720

1721
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1722 1723
}

1724
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1725
			 struct drm_i915_gem_request *req)
1726
{
1727
	struct intel_ring *ring = req->ring;
1728
	struct intel_engine_cs *engine = req->engine;
1729 1730 1731
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1732
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1733 1734 1735
	if (ret)
		return ret;

1736
	ret = intel_ring_begin(req, 6);
1737 1738 1739
	if (ret)
		return ret;

1740 1741 1742 1743 1744 1745 1746
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1747 1748 1749 1750

	return 0;
}

1751
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1752
			  struct drm_i915_gem_request *req)
1753
{
1754
	struct intel_ring *ring = req->ring;
1755
	struct intel_engine_cs *engine = req->engine;
1756 1757 1758
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1759
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1760 1761 1762
	if (ret)
		return ret;

1763
	ret = intel_ring_begin(req, 6);
1764 1765 1766
	if (ret)
		return ret;

1767 1768 1769 1770 1771 1772 1773
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1774

1775
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1776
	if (engine->id != RCS) {
1777
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1778 1779 1780 1781
		if (ret)
			return ret;
	}

1782 1783 1784
	return 0;
}

1785
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1786
			  struct drm_i915_gem_request *req)
1787
{
1788
	struct intel_engine_cs *engine = req->engine;
1789
	struct drm_i915_private *dev_priv = req->i915;
1790

1791 1792
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1793 1794 1795
	return 0;
}

1796
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1797
{
1798
	struct intel_engine_cs *engine;
1799
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1800

1801
	for_each_engine(engine, dev_priv, id) {
1802 1803
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1804
		I915_WRITE(RING_MODE_GEN7(engine),
1805
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1806 1807
	}
}
B
Ben Widawsky 已提交
1808

1809
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1810
{
1811
	struct intel_engine_cs *engine;
1812
	uint32_t ecochk, ecobits;
1813
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1814

1815 1816
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1817

1818
	ecochk = I915_READ(GAM_ECOCHK);
1819
	if (IS_HASWELL(dev_priv)) {
1820 1821 1822 1823 1824 1825
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1826

1827
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1828
		/* GFX_MODE is per-ring on gen7+ */
1829
		I915_WRITE(RING_MODE_GEN7(engine),
1830
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1831
	}
1832
}
B
Ben Widawsky 已提交
1833

1834
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1835 1836
{
	uint32_t ecochk, gab_ctl, ecobits;
1837

1838 1839 1840
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1841

1842 1843 1844 1845 1846 1847 1848
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1849 1850
}

1851
/* PPGTT support for Sandybdrige/Gen6 and later */
1852
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1853
				   uint64_t start,
1854
				   uint64_t length)
1855
{
1856
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1857
	gen6_pte_t *pt_vaddr, scratch_pte;
1858 1859
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1860 1861
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1862
	unsigned last_pte, i;
1863

1864
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1865
				     I915_CACHE_LLC, 0);
1866

1867 1868
	while (num_entries) {
		last_pte = first_pte + num_entries;
1869 1870
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1871

1872
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1873

1874 1875
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1876

1877
		kunmap_px(ppgtt, pt_vaddr);
1878

1879 1880
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1881
		act_pt++;
1882
	}
1883 1884
}

1885
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1886
				      struct sg_table *pages,
1887
				      uint64_t start,
1888
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1889
{
1890
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1891
	unsigned first_entry = start >> PAGE_SHIFT;
1892 1893
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1894 1895 1896
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1897

1898
	for_each_sgt_dma(addr, sgt_iter, pages) {
1899
		if (pt_vaddr == NULL)
1900
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1901

1902
		pt_vaddr[act_pte] =
1903
			vm->pte_encode(addr, cache_level, flags);
1904

1905
		if (++act_pte == GEN6_PTES) {
1906
			kunmap_px(ppgtt, pt_vaddr);
1907
			pt_vaddr = NULL;
1908
			act_pt++;
1909
			act_pte = 0;
D
Daniel Vetter 已提交
1910 1911
		}
	}
1912

1913
	if (pt_vaddr)
1914
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1915 1916
}

1917
static int gen6_alloc_va_range(struct i915_address_space *vm,
1918
			       uint64_t start_in, uint64_t length_in)
1919
{
1920
	DECLARE_BITMAP(new_page_tables, I915_PDES);
1921
	struct drm_i915_private *dev_priv = vm->i915;
1922
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1923
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1924
	struct i915_page_table *pt;
1925
	uint32_t start, length, start_save, length_save;
1926
	uint32_t pde;
1927 1928
	int ret;

1929 1930
	start = start_save = start_in;
	length = length_save = length_in;
1931 1932 1933 1934 1935 1936 1937 1938

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1939
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1940
		if (pt != vm->scratch_pt) {
1941 1942 1943 1944 1945 1946 1947
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1948
		pt = alloc_pt(dev_priv);
1949 1950 1951 1952 1953 1954 1955 1956
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1957
		__set_bit(pde, new_page_tables);
1958
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1959 1960 1961 1962
	}

	start = start_save;
	length = length_save;
1963

1964
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1965 1966 1967 1968 1969 1970
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1971
		if (__test_and_clear_bit(pde, new_page_tables))
1972 1973
			gen6_write_pde(&ppgtt->pd, pde, pt);

1974 1975 1976 1977
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1978
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1979 1980 1981
				GEN6_PTES);
	}

1982 1983 1984 1985
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1986
	readl(ggtt->gsm);
1987

1988
	mark_tlbs_dirty(ppgtt);
1989
	return 0;
1990 1991 1992

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1993
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1994

1995
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1996
		free_pt(dev_priv, pt);
1997 1998 1999 2000
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
2001 2002
}

2003 2004
static int gen6_init_scratch(struct i915_address_space *vm)
{
2005
	struct drm_i915_private *dev_priv = vm->i915;
2006
	int ret;
2007

2008
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
2009 2010
	if (ret)
		return ret;
2011

2012
	vm->scratch_pt = alloc_pt(dev_priv);
2013
	if (IS_ERR(vm->scratch_pt)) {
2014
		cleanup_scratch_page(dev_priv, &vm->scratch_page);
2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
2025
	struct drm_i915_private *dev_priv = vm->i915;
2026

2027 2028
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
2029 2030
}

2031
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2032
{
2033
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2034
	struct i915_page_directory *pd = &ppgtt->pd;
2035
	struct drm_i915_private *dev_priv = vm->i915;
2036 2037
	struct i915_page_table *pt;
	uint32_t pde;
2038

2039 2040
	drm_mm_remove_node(&ppgtt->node);

2041
	gen6_for_all_pdes(pt, pd, pde)
2042
		if (pt != vm->scratch_pt)
2043
			free_pt(dev_priv, pt);
2044

2045
	gen6_free_scratch(vm);
2046 2047
}

2048
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2049
{
2050
	struct i915_address_space *vm = &ppgtt->base;
2051
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2052
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2053
	int ret;
2054

B
Ben Widawsky 已提交
2055 2056 2057 2058
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2059
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2060

2061 2062 2063
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2064

2065 2066 2067 2068 2069
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
2070
	if (ret)
2071 2072
		goto err_out;

2073
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2074
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2075

2076
	return 0;
2077 2078

err_out:
2079
	gen6_free_scratch(vm);
2080
	return ret;
2081 2082 2083 2084
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2085
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2086
}
2087

2088 2089 2090
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2091
	struct i915_page_table *unused;
2092
	uint32_t pde;
2093

2094
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2095
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2096 2097
}

2098
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2099
{
2100
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2101
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2102 2103
	int ret;

2104
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2105
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2106
		ppgtt->switch_mm = gen6_mm_switch;
2107
	else if (IS_HASWELL(dev_priv))
2108
		ppgtt->switch_mm = hsw_mm_switch;
2109
	else if (IS_GEN7(dev_priv))
2110
		ppgtt->switch_mm = gen7_mm_switch;
2111
	else
2112 2113 2114 2115 2116 2117
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2118
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2119 2120
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2121 2122
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2123 2124
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2125
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2126
	ppgtt->debug_dump = gen6_dump_ppgtt;
2127

2128
	ppgtt->pd.base.ggtt_offset =
2129
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2130

2131
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2132
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2133

2134
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2135

2136 2137
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2138
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2139 2140
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2141

2142
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2143
		  ppgtt->pd.base.ggtt_offset << 10);
2144

2145
	return 0;
2146 2147
}

2148 2149
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2150
{
2151
	ppgtt->base.i915 = dev_priv;
2152

2153
	if (INTEL_INFO(dev_priv)->gen < 8)
2154
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2155
	else
2156
		return gen8_ppgtt_init(ppgtt);
2157
}
2158

2159
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2160 2161
				    struct drm_i915_private *dev_priv,
				    const char *name)
2162
{
C
Chris Wilson 已提交
2163
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2164

2165
	drm_mm_init(&vm->mm, vm->start, vm->total);
2166 2167
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

2168 2169
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2170
	INIT_LIST_HEAD(&vm->unbound_list);
2171

2172 2173 2174
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2175 2176 2177 2178 2179 2180 2181
static void i915_address_space_fini(struct i915_address_space *vm)
{
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2182
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2183 2184 2185 2186 2187
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
2188
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk */
2189
	if (IS_BROADWELL(dev_priv))
2190
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2191
	else if (IS_CHERRYVIEW(dev_priv))
2192
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2193
	else if (IS_GEN9_BC(dev_priv))
2194
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2195
	else if (IS_GEN9_LP(dev_priv))
2196 2197 2198
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2199 2200
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2201 2202
			   struct drm_i915_file_private *file_priv,
			   const char *name)
2203
{
2204
	int ret;
B
Ben Widawsky 已提交
2205

2206
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2207
	if (ret == 0) {
B
Ben Widawsky 已提交
2208
		kref_init(&ppgtt->ref);
C
Chris Wilson 已提交
2209
		i915_address_space_init(&ppgtt->base, dev_priv, name);
2210
		ppgtt->base.file = file_priv;
2211
	}
2212 2213 2214 2215

	return ret;
}

2216
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2217
{
2218
	gtt_write_workarounds(dev_priv);
2219

2220 2221 2222 2223 2224 2225
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2226
	if (!USES_PPGTT(dev_priv))
2227 2228
		return 0;

2229
	if (IS_GEN6(dev_priv))
2230
		gen6_ppgtt_enable(dev_priv);
2231
	else if (IS_GEN7(dev_priv))
2232 2233 2234
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2235
	else
2236
		MISSING_CASE(INTEL_GEN(dev_priv));
2237

2238 2239
	return 0;
}
2240

2241
struct i915_hw_ppgtt *
2242
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2243 2244
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2245 2246 2247 2248 2249 2250 2251 2252
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

C
Chris Wilson 已提交
2253
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv, name);
2254 2255 2256 2257 2258
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2259 2260
	trace_i915_ppgtt_create(&ppgtt->base);

2261 2262 2263
	return ppgtt;
}

2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

2285
void i915_ppgtt_release(struct kref *kref)
2286 2287 2288 2289
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2290 2291
	trace_i915_ppgtt_release(&ppgtt->base);

2292
	/* vmas should already be unbound and destroyed */
2293 2294
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2295
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2296

2297
	i915_address_space_fini(&ppgtt->base);
2298

2299 2300 2301
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2302

2303 2304 2305
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2306
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2307 2308 2309 2310 2311
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2312
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2313 2314 2315 2316 2317
		return true;
#endif
	return false;
}

2318
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2319
{
2320
	struct intel_engine_cs *engine;
2321
	enum intel_engine_id id;
2322

2323
	if (INTEL_INFO(dev_priv)->gen < 6)
2324 2325
		return;

2326
	for_each_engine(engine, dev_priv, id) {
2327
		u32 fault_reg;
2328
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2329 2330
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2331
					 "\tAddr: 0x%08lx\n"
2332 2333 2334 2335 2336 2337 2338
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2339
			I915_WRITE(RING_FAULT_REG(engine),
2340 2341 2342
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2343 2344 2345 2346

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2347 2348
}

2349
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2350
{
2351
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2352 2353 2354 2355

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2356
	if (INTEL_GEN(dev_priv) < 6)
2357 2358
		return;

2359
	i915_check_and_clear_faults(dev_priv);
2360

2361
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2362

2363
	i915_ggtt_invalidate(dev_priv);
2364 2365
}

2366 2367
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2368
{
2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
				 obj->base.size >> PAGE_SHIFT,
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2387

2388
	return -ENOSPC;
2389 2390
}

2391
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2392 2393 2394 2395
{
	writeq(pte, addr);
}

2396 2397 2398 2399 2400 2401
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
2402
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2403
	gen8_pte_t __iomem *pte =
2404
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2405

2406
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2407

2408
	ggtt->invalidate(vm->i915);
2409 2410
}

B
Ben Widawsky 已提交
2411 2412
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2413
				     uint64_t start,
2414
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2415
{
2416
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2417 2418 2419 2420 2421
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2422

2423 2424 2425
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2426
		gtt_entry = gen8_pte_encode(addr, level);
2427
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2438
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2439 2440 2441 2442 2443

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2444
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2445 2446
}

2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2473 2474 2475 2476 2477 2478
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
2479
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2480
	gen6_pte_t __iomem *pte =
2481
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2482

2483
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2484

2485
	ggtt->invalidate(vm->i915);
2486 2487
}

2488 2489 2490 2491 2492 2493
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2494
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2495
				     struct sg_table *st,
2496
				     uint64_t start,
2497
				     enum i915_cache_level level, u32 flags)
2498
{
2499
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2500 2501 2502 2503 2504
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2505

2506 2507 2508
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2509
		gtt_entry = vm->pte_encode(addr, level, flags);
2510
		iowrite32(gtt_entry, &gtt_entries[i++]);
2511 2512 2513 2514 2515 2516 2517 2518
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2519 2520
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2521 2522 2523 2524 2525

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2526
	ggtt->invalidate(vm->i915);
2527 2528
}

2529
static void nop_clear_range(struct i915_address_space *vm,
2530
			    uint64_t start, uint64_t length)
2531 2532 2533
{
}

B
Ben Widawsky 已提交
2534
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2535
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2536
{
2537
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2538 2539
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2540
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2541 2542
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2543 2544 2545 2546 2547 2548 2549
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2550
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
2551
				      I915_CACHE_LLC);
B
Ben Widawsky 已提交
2552 2553 2554 2555 2556
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2557
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2558
				  uint64_t start,
2559
				  uint64_t length)
2560
{
2561
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2562 2563
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2564
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2565 2566
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2567 2568 2569 2570 2571 2572 2573
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2574
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2575
				     I915_CACHE_LLC, 0);
2576

2577 2578 2579 2580 2581
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2594 2595 2596 2597
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2598 2599 2600 2601
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2602
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2603

2604 2605
}

2606
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2607
				  uint64_t start,
2608
				  uint64_t length)
2609
{
2610
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2611 2612
}

2613 2614 2615
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2616
{
2617
	struct drm_i915_private *i915 = vma->vm->i915;
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2630
	intel_runtime_pm_get(i915);
2631
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2632
				cache_level, pte_flags);
2633
	intel_runtime_pm_put(i915);
2634 2635 2636 2637 2638 2639

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2640
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2641 2642 2643 2644 2645 2646 2647

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2648
{
2649
	struct drm_i915_private *i915 = vma->vm->i915;
2650
	u32 pte_flags;
2651 2652 2653 2654 2655
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2656

2657
	/* Currently applicable only to VLV */
2658 2659
	pte_flags = 0;
	if (vma->obj->gt_ro)
2660
		pte_flags |= PTE_READ_ONLY;
2661

2662

2663
	if (flags & I915_VMA_GLOBAL_BIND) {
2664
		intel_runtime_pm_get(i915);
2665
		vma->vm->insert_entries(vma->vm,
2666
					vma->pages, vma->node.start,
2667
					cache_level, pte_flags);
2668
		intel_runtime_pm_put(i915);
2669
	}
2670

2671
	if (flags & I915_VMA_LOCAL_BIND) {
2672
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2673
		appgtt->base.insert_entries(&appgtt->base,
2674
					    vma->pages, vma->node.start,
2675
					    cache_level, pte_flags);
2676
	}
2677 2678

	return 0;
2679 2680
}

2681
static void ggtt_unbind_vma(struct i915_vma *vma)
2682
{
2683
	struct drm_i915_private *i915 = vma->vm->i915;
2684
	struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2685
	const u64 size = min(vma->size, vma->node.size);
2686

2687 2688
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2689
		vma->vm->clear_range(vma->vm,
2690
				     vma->node.start, size);
2691 2692
		intel_runtime_pm_put(i915);
	}
2693

2694
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2695
		appgtt->base.clear_range(&appgtt->base,
2696
					 vma->node.start, size);
2697 2698
}

2699 2700
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2701
{
D
David Weinehall 已提交
2702 2703
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2704
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2705

2706
	if (unlikely(ggtt->do_idle_maps)) {
2707
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2708 2709 2710 2711 2712
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2713

2714
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2715
}
2716

C
Chris Wilson 已提交
2717
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2718
				  unsigned long color,
2719 2720
				  u64 *start,
				  u64 *end)
2721
{
2722
	if (node->allocated && node->color != color)
2723
		*start += I915_GTT_PAGE_SIZE;
2724

2725 2726 2727 2728 2729
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2730
	node = list_next_entry(node, node_list);
2731
	if (node->color != color)
2732
		*end -= I915_GTT_PAGE_SIZE;
2733
}
B
Ben Widawsky 已提交
2734

2735
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2736
{
2737 2738 2739 2740 2741 2742 2743 2744 2745
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2746
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2747
	unsigned long hole_start, hole_end;
2748
	struct i915_hw_ppgtt *ppgtt;
2749
	struct drm_mm_node *entry;
2750
	int ret;
2751

2752 2753 2754
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2755

2756
	/* Reserve a mappable slot for our lockless error capture */
2757 2758 2759 2760
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2761 2762 2763
	if (ret)
		return ret;

2764
	/* Clear any non-preallocated blocks */
2765
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2766 2767
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2768
		ggtt->base.clear_range(&ggtt->base, hole_start,
2769
				       hole_end - hole_start);
2770 2771 2772
	}

	/* And finally clear the reserved guard page */
2773
	ggtt->base.clear_range(&ggtt->base,
2774
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2775

2776
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2777
		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2778 2779 2780 2781
		if (!ppgtt) {
			ret = -ENOMEM;
			goto err;
		}
2782

2783
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2784 2785
		if (ret)
			goto err_ppgtt;
2786

2787
		if (ppgtt->base.allocate_va_range) {
2788 2789
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2790 2791
			if (ret)
				goto err_ppgtt_cleanup;
2792
		}
2793

2794 2795
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
2796
					ppgtt->base.total);
2797

2798
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2799 2800
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2801 2802
	}

2803
	return 0;
2804 2805 2806 2807 2808 2809 2810 2811

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2812 2813
}

2814 2815
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2816
 * @dev_priv: i915 device
2817
 */
2818
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2819
{
2820
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2821

2822 2823 2824
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2825
		kfree(ppgtt);
2826 2827
	}

2828
	i915_gem_cleanup_stolen(&dev_priv->drm);
2829

2830 2831 2832
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2833
	if (drm_mm_initialized(&ggtt->base.mm)) {
2834
		intel_vgt_deballoon(dev_priv);
2835

2836 2837 2838
		mutex_lock(&dev_priv->drm.struct_mutex);
		i915_address_space_fini(&ggtt->base);
		mutex_unlock(&dev_priv->drm.struct_mutex);
2839 2840
	}

2841
	ggtt->base.cleanup(&ggtt->base);
2842 2843

	arch_phys_wc_del(ggtt->mtrr);
2844
	io_mapping_fini(&ggtt->mappable);
2845
}
2846

2847
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2848 2849 2850 2851 2852 2853
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2854
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2855 2856 2857 2858 2859
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2860 2861 2862 2863 2864 2865 2866

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2867 2868 2869
	return bdw_gmch_ctl << 20;
}

2870
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2881
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2882 2883 2884 2885 2886 2887
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2888
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2889 2890 2891 2892 2893 2894
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2925
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2926
{
2927 2928
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2929
	phys_addr_t phys_addr;
2930
	int ret;
B
Ben Widawsky 已提交
2931 2932

	/* For Modern GENs the PTEs and register space are split in the BAR */
2933
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2934

I
Imre Deak 已提交
2935 2936 2937 2938 2939 2940 2941
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2942
	if (IS_GEN9_LP(dev_priv))
2943
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2944
	else
2945
		ggtt->gsm = ioremap_wc(phys_addr, size);
2946
	if (!ggtt->gsm) {
2947
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2948 2949 2950
		return -ENOMEM;
	}

2951
	ret = setup_scratch_page(dev_priv, &ggtt->base.scratch_page, GFP_DMA32);
2952
	if (ret) {
B
Ben Widawsky 已提交
2953 2954
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2955
		iounmap(ggtt->gsm);
2956
		return ret;
B
Ben Widawsky 已提交
2957 2958
	}

2959
	return 0;
B
Ben Widawsky 已提交
2960 2961
}

B
Ben Widawsky 已提交
2962 2963 2964
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2965
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2978
	if (!USES_PPGTT(dev_priv))
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2994 2995
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2996 2997
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2998 2999
}

3000 3001 3002 3003 3004 3005 3006 3007 3008 3009
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3031 3032
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3033 3034
}

3035 3036 3037 3038 3039
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3040
	cleanup_scratch_page(vm->i915, &vm->scratch_page);
3041 3042
}

3043
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3044
{
3045
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3046
	struct pci_dev *pdev = dev_priv->drm.pdev;
3047
	unsigned int size;
B
Ben Widawsky 已提交
3048 3049 3050
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3051 3052
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3053

3054 3055
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3056

3057
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3058

3059
	if (INTEL_GEN(dev_priv) >= 9) {
3060
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3061
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3062
	} else if (IS_CHERRYVIEW(dev_priv)) {
3063
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3064
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3065
	} else {
3066
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3067
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3068
	}
B
Ben Widawsky 已提交
3069

3070
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3071

3072
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3073 3074 3075
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3076

3077
	ggtt->base.cleanup = gen6_gmch_remove;
3078 3079
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3080
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3081
	ggtt->base.clear_range = nop_clear_range;
3082
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3083 3084 3085 3086 3087 3088
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3089 3090
	ggtt->invalidate = gen6_ggtt_invalidate;

3091
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3092 3093
}

3094
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3095
{
3096
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3097
	struct pci_dev *pdev = dev_priv->drm.pdev;
3098
	unsigned int size;
3099 3100
	u16 snb_gmch_ctl;

3101 3102
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3103

3104 3105
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3106
	 */
3107
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3108
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3109
		return -ENXIO;
3110 3111
	}

3112 3113 3114
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3115

3116
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3117

3118 3119
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3120

3121
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3122
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3123 3124 3125
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3126 3127
	ggtt->base.cleanup = gen6_gmch_remove;

3128 3129
	ggtt->invalidate = gen6_ggtt_invalidate;

3130 3131 3132 3133 3134 3135 3136 3137 3138 3139
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3140

3141
	return ggtt_probe_common(ggtt, size);
3142 3143
}

3144
static void i915_gmch_remove(struct i915_address_space *vm)
3145
{
3146
	intel_gmch_remove();
3147
}
3148

3149
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3150
{
3151
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3152 3153
	int ret;

3154
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3155 3156 3157 3158 3159
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3160 3161 3162 3163
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3164

3165
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3166
	ggtt->base.insert_page = i915_ggtt_insert_page;
3167 3168 3169 3170
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3171
	ggtt->base.cleanup = i915_gmch_remove;
3172

3173 3174
	ggtt->invalidate = gmch_ggtt_invalidate;

3175
	if (unlikely(ggtt->do_idle_maps))
3176 3177
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3178 3179 3180
	return 0;
}

3181
/**
3182
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3183
 * @dev_priv: i915 device
3184
 */
3185
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3186
{
3187
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3188 3189
	int ret;

3190
	ggtt->base.i915 = dev_priv;
3191

3192 3193 3194 3195 3196 3197
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3198
	if (ret)
3199 3200
		return ret;

3201 3202 3203 3204 3205 3206 3207 3208 3209 3210
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3211 3212
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3213
			  " of address space! Found %lldM!\n",
3214 3215 3216 3217 3218
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3219 3220 3221 3222 3223 3224 3225
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3226
	/* GMADR is the PCI mmio aperture into the global GTT. */
3227
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3228 3229
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3230
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3231 3232 3233 3234
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3235 3236

	return 0;
3237 3238 3239 3240
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3241
 * @dev_priv: i915 device
3242
 */
3243
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3244 3245 3246 3247
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3248 3249
	INIT_LIST_HEAD(&dev_priv->vm_list);

3250 3251 3252 3253
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3254
	 */
C
Chris Wilson 已提交
3255 3256
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3257
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3258
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3259
	mutex_unlock(&dev_priv->drm.struct_mutex);
3260

3261 3262 3263
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3264 3265 3266 3267 3268 3269
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3270 3271 3272 3273
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3274
	ret = i915_gem_init_stolen(dev_priv);
3275 3276 3277 3278
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3279 3280

out_gtt_cleanup:
3281
	ggtt->base.cleanup(&ggtt->base);
3282
	return ret;
3283
}
3284

3285
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3286
{
3287
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3288 3289 3290 3291 3292
		return -EIO;

	return 0;
}

3293 3294 3295 3296 3297 3298 3299 3300 3301 3302
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = guc_ggtt_invalidate;
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = gen6_ggtt_invalidate;
}

3303
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3304
{
3305
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3306
	struct drm_i915_gem_object *obj, *on;
3307

3308
	i915_check_and_clear_faults(dev_priv);
3309 3310

	/* First fill our portion of the GTT with scratch pages */
3311
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3312

3313 3314 3315 3316
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3317
				 &dev_priv->mm.bound_list, global_link) {
3318 3319 3320
		bool ggtt_bound = false;
		struct i915_vma *vma;

3321
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3322
			if (vma->vm != &ggtt->base)
3323
				continue;
3324

3325 3326 3327
			if (!i915_vma_unbind(vma))
				continue;

3328 3329
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3330
			ggtt_bound = true;
3331 3332
		}

3333
		if (ggtt_bound)
3334
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3335
	}
3336

3337 3338
	ggtt->base.closed = false;

3339
	if (INTEL_GEN(dev_priv) >= 8) {
3340
		if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3341 3342 3343 3344 3345 3346 3347
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3348
	if (USES_PPGTT(dev_priv)) {
3349 3350
		struct i915_address_space *vm;

3351 3352 3353
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3354
			struct i915_hw_ppgtt *ppgtt;
3355

3356
			if (i915_is_ggtt(vm))
3357
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3358 3359
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3360 3361 3362 3363 3364 3365

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

3366
	i915_ggtt_invalidate(dev_priv);
3367 3368
}

3369
static struct scatterlist *
3370
rotate_pages(const dma_addr_t *in, unsigned int offset,
3371
	     unsigned int width, unsigned int height,
3372
	     unsigned int stride,
3373
	     struct sg_table *st, struct scatterlist *sg)
3374 3375 3376 3377 3378
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3379
		src_idx = stride * (height - 1) + column;
3380 3381 3382 3383 3384 3385 3386
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3387
			sg_dma_address(sg) = in[offset + src_idx];
3388 3389
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3390
			src_idx -= stride;
3391 3392
		}
	}
3393 3394

	return sg;
3395 3396 3397
}

static struct sg_table *
3398
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3399 3400
			  struct drm_i915_gem_object *obj)
{
3401
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3402
	unsigned int size = intel_rotation_info_size(rot_info);
3403 3404
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3405 3406 3407
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3408
	struct scatterlist *sg;
3409
	int ret = -ENOMEM;
3410 3411

	/* Allocate a temporary list of source pages for random access. */
3412
	page_addr_list = drm_malloc_gfp(n_pages,
3413 3414
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3415 3416 3417 3418 3419 3420 3421 3422
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3423
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3424 3425 3426 3427 3428
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3429
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3430
		page_addr_list[i++] = dma_addr;
3431

3432
	GEM_BUG_ON(i != n_pages);
3433 3434 3435
	st->nents = 0;
	sg = st->sgl;

3436 3437 3438 3439
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3440 3441
	}

3442 3443
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3444 3445 3446 3447 3448 3449 3450 3451 3452 3453

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3454 3455 3456
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3457 3458
	return ERR_PTR(ret);
}
3459

3460 3461 3462 3463 3464
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3465
	struct scatterlist *sg, *iter;
3466
	unsigned int count = view->partial.size;
3467
	unsigned int offset;
3468 3469 3470 3471 3472 3473
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3474
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3475 3476 3477
	if (ret)
		goto err_sg_alloc;

3478
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3479 3480
	GEM_BUG_ON(!iter);

3481 3482
	sg = st->sgl;
	st->nents = 0;
3483 3484
	do {
		unsigned int len;
3485

3486 3487 3488 3489 3490 3491
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3492 3493

		st->nents++;
3494 3495 3496 3497 3498
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3499

3500 3501 3502 3503
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3504 3505 3506 3507 3508 3509 3510

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3511
static int
3512
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3513
{
3514 3515
	int ret = 0;

3516 3517 3518 3519 3520 3521 3522
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3523
	if (vma->pages)
3524 3525 3526
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
C
Chris Wilson 已提交
3527
		vma->pages = vma->obj->mm.pages;
3528
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3529
		vma->pages =
3530 3531
			intel_rotate_fb_obj_pages(&vma->ggtt_view.rotated,
						  vma->obj);
3532
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3533
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3534 3535 3536 3537
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3538
	if (!vma->pages) {
3539
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3540
			  vma->ggtt_view.type);
3541
		ret = -EINVAL;
3542 3543 3544
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3545 3546
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3547 3548
	}

3549
	return ret;
3550 3551
}

3552 3553
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3588
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3589
	GEM_BUG_ON(drm_mm_node_allocated(node));
3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3631 3632
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3633 3634 3635 3636 3637 3638 3639 3640 3641
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3642
 *         must be #I915_GTT_PAGE_SIZE aligned
3643 3644 3645
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3646 3647 3648 3649 3650 3651
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3652 3653
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3670
	enum drm_mm_insert_mode mode;
3671
	u64 offset;
3672 3673 3674 3675 3676 3677 3678 3679 3680 3681
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3682
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3683
	GEM_BUG_ON(drm_mm_node_allocated(node));
3684 3685 3686 3687 3688 3689 3690

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3691 3692 3693 3694 3695
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3707 3708 3709
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3710 3711 3712
	if (err != -ENOSPC)
		return err;

3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
3742 3743 3744 3745 3746
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

3747 3748 3749
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
3750
}