intel_ringbuffer.c 76.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}
52

53
int __intel_ring_space(int head, int tail, int size)
54
{
55 56
	int space = head - tail;
	if (space <= 0)
57
		space += size;
58
	return space - I915_RING_FREE_SPACE;
59 60
}

61 62 63 64 65 66 67 68 69 70 71
void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
{
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
	}

	ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
					    ringbuf->tail, ringbuf->size);
}

72
int intel_ring_space(struct intel_ringbuffer *ringbuf)
73
{
74 75
	intel_ring_update_space(ringbuf);
	return ringbuf->space;
76 77
}

78
bool intel_ring_stopped(struct intel_engine_cs *ring)
79 80
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
81 82
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
83

84
void __intel_ring_advance(struct intel_engine_cs *ring)
85
{
86 87
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
88
	if (intel_ring_stopped(ring))
89
		return;
90
	ring->write_tail(ring, ringbuf->tail);
91 92
}

93
static int
94
gen2_render_ring_flush(struct intel_engine_cs *ring,
95 96 97 98 99 100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
102
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
120
gen4_render_ring_flush(struct intel_engine_cs *ring,
121 122
		       u32	invalidate_domains,
		       u32	flush_domains)
123
{
124
	struct drm_device *dev = ring->dev;
125
	u32 cmd;
126
	int ret;
127

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
157
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
158 159 160
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
161

162 163 164
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
165

166 167 168
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
169

170 171 172
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
173 174

	return 0;
175 176
}

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
215
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
216
{
217
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
250
gen6_render_ring_flush(struct intel_engine_cs *ring,
251 252 253
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
254
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
255 256
	int ret;

257 258 259 260 261
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

262 263 264 265
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
266 267 268 269 270 271 272
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
273
		flags |= PIPE_CONTROL_CS_STALL;
274 275 276 277 278 279 280 281 282 283 284
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
285
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
286
	}
287

288
	ret = intel_ring_begin(ring, 4);
289 290 291
	if (ret)
		return ret;

292
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
293 294
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
295
	intel_ring_emit(ring, 0);
296 297 298 299 300
	intel_ring_advance(ring);

	return 0;
}

301
static int
302
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

320
static int
321
gen7_render_ring_flush(struct intel_engine_cs *ring,
322 323 324
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
325
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
326 327
	int ret;

328 329 330 331 332 333 334 335 336 337
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
353
		flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
354 355 356 357
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
358
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
359

360 361
		flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;

362 363 364 365
		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
366 367 368 369 370 371 372 373
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
374
	intel_ring_emit(ring, scratch_addr);
375 376 377 378 379 380
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
402
static int
403
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
404 405 406
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
407
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
408
	int ret;
B
Ben Widawsky 已提交
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
425 426 427 428 429 430 431 432

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
433 434
	}

435
	return gen8_emit_pipe_control(ring, flags, scratch_addr);
B
Ben Widawsky 已提交
436 437
}

438
static void ring_write_tail(struct intel_engine_cs *ring,
439
			    u32 value)
440
{
441
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
442
	I915_WRITE_TAIL(ring, value);
443 444
}

445
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
446
{
447
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
448
	u64 acthd;
449

450 451 452 453 454 455 456 457 458
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
459 460
}

461
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
462 463 464 465 466 467 468 469 470 471
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
		case RCS:
			mmio = RENDER_HWS_PGA_GEN7;
			break;
		case BCS:
			mmio = BLT_HWS_PGA_GEN7;
			break;
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
		case VCS:
			mmio = BSD_HWS_PGA_GEN7;
			break;
		case VECS:
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		/* XXX: gen8 returns to sanity */
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);

	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
		u32 reg = RING_INSTPM(ring->mmio_base);

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
}

534
static bool stop_ring(struct intel_engine_cs *ring)
535
{
536
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
537

538 539
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
540 541
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
542 543 544 545 546 547
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
548 549
		}
	}
550

551
	I915_WRITE_CTL(ring, 0);
552
	I915_WRITE_HEAD(ring, 0);
553
	ring->write_tail(ring, 0);
554

555 556 557 558
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
559

560 561
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
562

563
static int init_ring_common(struct intel_engine_cs *ring)
564 565 566
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
567 568
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
569 570
	int ret = 0;

571
	intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
572 573 574

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
575 576 577 578 579 580 581
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
582

583
		if (!stop_ring(ring)) {
584 585 586 587 588 589 590
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
591 592
			ret = -EIO;
			goto out;
593
		}
594 595
	}

596 597 598 599 600
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

601 602 603
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

604 605 606 607
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
608
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
609 610 611 612 613 614 615 616

	/* WaClearRingBufHeadRegAtInit:ctg,elk */
	if (I915_READ_HEAD(ring))
		DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
			  ring->name, I915_READ_HEAD(ring));
	I915_WRITE_HEAD(ring, 0);
	(void)I915_READ_HEAD(ring);

617
	I915_WRITE_CTL(ring,
618
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
619
			| RING_VALID);
620 621

	/* If the head is still not zero, the ring is dead */
622
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
623
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
624
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
625
		DRM_ERROR("%s initialization failed "
626 627 628 629 630
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
631 632
		ret = -EIO;
		goto out;
633 634
	}

635
	ringbuf->last_retired_head = -1;
636 637
	ringbuf->head = I915_READ_HEAD(ring);
	ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
638
	intel_ring_update_space(ringbuf);
639

640 641
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

642
out:
643
	intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
644 645

	return ret;
646 647
}

648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
667 668 669
{
	int ret;

670
	WARN_ON(ring->scratch.obj);
671

672 673
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
674 675 676 677
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
678

679 680 681
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
682

683
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
684 685 686
	if (ret)
		goto err_unref;

687 688 689
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
690
		ret = -ENOMEM;
691
		goto err_unpin;
692
	}
693

694
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
695
			 ring->name, ring->scratch.gtt_offset);
696 697 698
	return 0;

err_unpin:
B
Ben Widawsky 已提交
699
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
700
err_unref:
701
	drm_gem_object_unreference(&ring->scratch.obj->base);
702 703 704 705
err:
	return ret;
}

706 707
static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
				       struct intel_context *ctx)
708
{
709
	int ret, i;
710 711
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
712
	struct i915_workarounds *w = &dev_priv->workarounds;
713

714
	if (WARN_ON_ONCE(w->count == 0))
715
		return 0;
716

717 718 719 720
	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
721

722
	ret = intel_ring_begin(ring, (w->count * 2 + 2));
723 724 725
	if (ret)
		return ret;

726
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
727 728 729 730
	for (i = 0; i < w->count; i++) {
		intel_ring_emit(ring, w->reg[i].addr);
		intel_ring_emit(ring, w->reg[i].value);
	}
731
	intel_ring_emit(ring, MI_NOOP);
732 733 734 735 736 737 738

	intel_ring_advance(ring);

	ring->gpu_caches_dirty = true;
	ret = intel_ring_flush_all_caches(ring);
	if (ret)
		return ret;
739

740
	DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
741

742
	return 0;
743 744
}

745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
			      struct intel_context *ctx)
{
	int ret;

	ret = intel_ring_workarounds_emit(ring, ctx);
	if (ret != 0)
		return ret;

	ret = i915_gem_render_state_init(ring);
	if (ret)
		DRM_ERROR("init render state: %d\n", ret);

	return ret;
}

761
static int wa_add(struct drm_i915_private *dev_priv,
762
		  const u32 addr, const u32 mask, const u32 val)
763 764 765 766 767 768 769 770 771 772 773 774 775
{
	const u32 idx = dev_priv->workarounds.count;

	if (WARN_ON(idx >= I915_MAX_WA_REGS))
		return -ENOSPC;

	dev_priv->workarounds.reg[idx].addr = addr;
	dev_priv->workarounds.reg[idx].value = val;
	dev_priv->workarounds.reg[idx].mask = mask;

	dev_priv->workarounds.count++;

	return 0;
776 777
}

778 779
#define WA_REG(addr, mask, val) { \
		const int r = wa_add(dev_priv, (addr), (mask), (val)); \
780 781 782 783 784
		if (r) \
			return r; \
	}

#define WA_SET_BIT_MASKED(addr, mask) \
785
	WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
786 787

#define WA_CLR_BIT_MASKED(addr, mask) \
788
	WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
789

790
#define WA_SET_FIELD_MASKED(addr, mask, value) \
791
	WA_REG(addr, mask, _MASKED_FIELD(mask, value))
792

793 794
#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
795

796
#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
797

798
static int bdw_init_workarounds(struct intel_engine_cs *ring)
799
{
800 801
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
802 803

	/* WaDisablePartialInstShootdown:bdw */
804
	/* WaDisableThreadStallDopClockGating:bdw (pre-production) */
805 806 807
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
808

809
	/* WaDisableDopClockGating:bdw */
810 811
	WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
			  DOP_CLOCK_GATING_DISABLE);
812

813 814
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN8_SAMPLER_POWER_BYPASS_DIS);
815 816 817 818 819

	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
820
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
821
			  /* WaForceEnableNonCoherent:bdw */
822
			  HDC_FORCE_NON_COHERENT |
823 824 825
			  /* WaForceContextSaveRestoreNonCoherent:bdw */
			  HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
			  /* WaHdcDisableFetchWhenMasked:bdw */
826
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED |
827
			  /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
828
			  (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
829

830 831 832 833 834 835 836 837 838 839
	/* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
	 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
	 *  polygons in the same 8x4 pixel/sample area to be processed without
	 *  stalling waiting for the earlier ones to write to Hierarchical Z
	 *  buffer."
	 *
	 * This optimization is off by default for Broadwell; turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

840
	/* Wa4x4STCOptimizationDisable:bdw */
841 842
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);
843 844 845 846 847 848 849 850 851

	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
852 853 854
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);
855

856 857 858
	/* WaProgramL3SqcReg1Default:bdw */
	WA_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);

859 860 861
	return 0;
}

862 863 864 865 866 867 868
static int chv_init_workarounds(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:chv */
	/* WaDisableThreadStallDopClockGating:chv */
869
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
870 871
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
			  STALL_DOP_GATING_DISABLE);
872

873 874 875 876 877 878 879 880 881 882
	/* Use Force Non-Coherent whenever executing a 3D context. This is a
	 * workaround for a possible hang in the unlikely event a TLB
	 * invalidation occurs during a PSD flush.
	 */
	/* WaForceEnableNonCoherent:chv */
	/* WaHdcDisableFetchWhenMasked:chv */
	WA_SET_BIT_MASKED(HDC_CHICKEN0,
			  HDC_FORCE_NON_COHERENT |
			  HDC_DONOT_FETCH_MEM_WHEN_MASKED);

883 884 885 886 887
	/* According to the CACHE_MODE_0 default value documentation, some
	 * CHV platforms disable this optimization by default.  Turn it on.
	 */
	WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);

888 889 890 891
	/* Wa4x4STCOptimizationDisable:chv */
	WA_SET_BIT_MASKED(CACHE_MODE_1,
			  GEN8_4x4_STC_OPTIMIZATION_DISABLE);

892 893 894
	/* Improve HiZ throughput on CHV. */
	WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);

895 896 897 898 899 900 901 902 903 904 905 906
	/*
	 * BSpec recommends 8x4 when MSAA is used,
	 * however in practice 16x4 seems fastest.
	 *
	 * Note that PS/WM thread counts depend on the WIZ hashing
	 * disable bit, which we don't touch here, but it's good
	 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
	 */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN6_WIZ_HASHING_MASK,
			    GEN6_WIZ_HASHING_16x4);

907 908 909 910 911 912 913
	if (INTEL_REVID(dev) == SKL_REVID_C0 ||
	    INTEL_REVID(dev) == SKL_REVID_D0)
		/* WaBarrierPerformanceFixDisable:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FENCE_DEST_SLM_DISABLE |
				  HDC_BARRIER_PERFORMANCE_DISABLE);

914 915 916
	return 0;
}

917 918
static int gen9_init_workarounds(struct intel_engine_cs *ring)
{
919 920 921 922 923 924 925
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* WaDisablePartialInstShootdown:skl */
	WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
			  PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);

926 927 928 929
	/* Syncing dependencies between camera and graphics */
	WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
			  GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);

930 931
	if (INTEL_REVID(dev) == SKL_REVID_A0 ||
	    INTEL_REVID(dev) == SKL_REVID_B0) {
932 933 934
		/* WaDisableDgMirrorFixInHalfSliceChicken5:skl */
		WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
				  GEN9_DG_MIRROR_FIX_ENABLE);
935 936
	}

937 938 939 940 941 942 943 944
	if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) {
		/* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl */
		WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
				  GEN9_RHWO_OPTIMIZATION_DISABLE);
		WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
				  DISABLE_PIXEL_MASK_CAMMING);
	}

945 946 947 948 949 950
	if (INTEL_REVID(dev) >= SKL_REVID_C0) {
		/* WaEnableYV12BugFixInHalfSliceChicken7:skl */
		WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
				  GEN9_ENABLE_YV12_BUGFIX);
	}

951 952 953 954 955 956 957 958 959 960 961
	if (INTEL_REVID(dev) <= SKL_REVID_D0) {
		/*
		 *Use Force Non-Coherent whenever executing a 3D context. This
		 * is a workaround for a possible hang in the unlikely event
		 * a TLB invalidation occurs during a PSD flush.
		 */
		/* WaForceEnableNonCoherent:skl */
		WA_SET_BIT_MASKED(HDC_CHICKEN0,
				  HDC_FORCE_NON_COHERENT);
	}

962 963 964
	/* Wa4x4STCOptimizationDisable:skl */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);

965 966 967
	/* WaDisablePartialResolveInVc:skl */
	WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);

968 969 970 971
	/* WaCcsTlbPrefetchDisable:skl */
	WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
			  GEN9_CCS_TLB_PREFETCH_ENABLE);

972 973 974 975
	/*
	 * FIXME: don't apply the following on BXT for stepping C. On BXT A0
	 * the flag reads back as 0.
	 */
976 977
	/* WaDisableMaskBasedCammingInRCC:sklC,bxtA */
	if (INTEL_REVID(dev) == SKL_REVID_C0 || IS_BROXTON(dev))
978 979 980
		WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
				  PIXEL_MASK_CAMMING_DISABLE);

981 982 983
	return 0;
}

984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 vals[3] = { 0, 0, 0 };
	unsigned int i;

	for (i = 0; i < 3; i++) {
		u8 ss;

		/*
		 * Only consider slices where one, and only one, subslice has 7
		 * EUs
		 */
		if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
			continue;

		/*
		 * subslice_7eu[i] != 0 (because of the check above) and
		 * ss_max == 4 (maximum number of subslices possible per slice)
		 *
		 * ->    0 <= ss <= 3;
		 */
		ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
		vals[i] = 3 - ss;
	}

	if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
		return 0;

	/* Tune IZ hashing. See intel_device_info_runtime_init() */
	WA_SET_FIELD_MASKED(GEN7_GT_MODE,
			    GEN9_IZ_HASHING_MASK(2) |
			    GEN9_IZ_HASHING_MASK(1) |
			    GEN9_IZ_HASHING_MASK(0),
			    GEN9_IZ_HASHING(2, vals[2]) |
			    GEN9_IZ_HASHING(1, vals[1]) |
			    GEN9_IZ_HASHING(0, vals[0]));

	return 0;
}


1027 1028
static int skl_init_workarounds(struct intel_engine_cs *ring)
{
1029 1030 1031
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1032 1033
	gen9_init_workarounds(ring);

1034 1035 1036 1037 1038
	/* WaDisablePowerCompilerClockGating:skl */
	if (INTEL_REVID(dev) == SKL_REVID_B0)
		WA_SET_BIT_MASKED(HIZ_CHICKEN,
				  BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);

1039
	return skl_tune_iz_hashing(ring);
1040 1041
}

1042 1043 1044 1045 1046 1047 1048
static int bxt_init_workarounds(struct intel_engine_cs *ring)
{
	gen9_init_workarounds(ring);

	return 0;
}

1049
int init_workarounds_ring(struct intel_engine_cs *ring)
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	WARN_ON(ring->id != RCS);

	dev_priv->workarounds.count = 0;

	if (IS_BROADWELL(dev))
		return bdw_init_workarounds(ring);

	if (IS_CHERRYVIEW(dev))
		return chv_init_workarounds(ring);
1063

1064 1065
	if (IS_SKYLAKE(dev))
		return skl_init_workarounds(ring);
1066 1067 1068

	if (IS_BROXTON(dev))
		return bxt_init_workarounds(ring);
1069

1070 1071 1072
	return 0;
}

1073
static int init_render_ring(struct intel_engine_cs *ring)
1074
{
1075
	struct drm_device *dev = ring->dev;
1076
	struct drm_i915_private *dev_priv = dev->dev_private;
1077
	int ret = init_ring_common(ring);
1078 1079
	if (ret)
		return ret;
1080

1081 1082
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
1083
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
1084 1085 1086 1087

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
1088
	 *
1089
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1090
	 */
1091
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
1092 1093
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

1094
	/* Required for the hardware to program scanline values for waiting */
1095
	/* WaEnableFlushTlbInvalidationMode:snb */
1096 1097
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
1098
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
1099

1100
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
1101 1102
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
1103
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
1104
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
1105

1106
	if (IS_GEN6(dev)) {
1107 1108 1109 1110 1111 1112
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
1113
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
1114 1115
	}

1116 1117
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1118

1119
	if (HAS_L3_DPF(dev))
1120
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1121

1122
	return init_workarounds_ring(ring);
1123 1124
}

1125
static void render_ring_cleanup(struct intel_engine_cs *ring)
1126
{
1127
	struct drm_device *dev = ring->dev;
1128 1129 1130 1131 1132 1133 1134
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
1135

1136
	intel_fini_pipe_control(ring);
1137 1138
}

1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1157
		u32 seqno;
1158 1159 1160 1161
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1162 1163
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1164 1165 1166 1167 1168 1169
		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1170
		intel_ring_emit(signaller, seqno);
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
1198
		u32 seqno;
1199 1200 1201 1202
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

1203 1204
		seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1205 1206 1207 1208 1209
		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
1210
		intel_ring_emit(signaller, seqno);
1211 1212 1213 1214 1215 1216 1217 1218
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

1219
static int gen6_signal(struct intel_engine_cs *signaller,
1220
		       unsigned int num_dwords)
1221
{
1222 1223
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1224
	struct intel_engine_cs *useless;
1225
	int i, ret, num_rings;
1226

1227 1228 1229 1230
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
1231 1232 1233 1234 1235

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

1236 1237 1238
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
1239 1240
			u32 seqno = i915_gem_request_get_seqno(
					   signaller->outstanding_lazy_request);
1241 1242
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
1243
			intel_ring_emit(signaller, seqno);
1244 1245
		}
	}
1246

1247 1248 1249 1250
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

1251
	return 0;
1252 1253
}

1254 1255 1256 1257 1258 1259 1260 1261 1262
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
1263
static int
1264
gen6_add_request(struct intel_engine_cs *ring)
1265
{
1266
	int ret;
1267

B
Ben Widawsky 已提交
1268 1269 1270 1271 1272
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

1273 1274 1275 1276 1277
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1278 1279
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1280
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1281
	__intel_ring_advance(ring);
1282 1283 1284 1285

	return 0;
}

1286 1287 1288 1289 1290 1291 1292
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

1293 1294 1295 1296 1297 1298 1299
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
1315
				MI_SEMAPHORE_POLL |
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

1326
static int
1327 1328
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
1329
	       u32 seqno)
1330
{
1331 1332 1333
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
1334 1335
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
1336

1337 1338 1339 1340 1341 1342
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

1343
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
1344

1345
	ret = intel_ring_begin(waiter, 4);
1346 1347 1348
	if (ret)
		return ret;

1349 1350
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
1351
		intel_ring_emit(waiter, dw1 | wait_mbox);
1352 1353 1354 1355 1356 1357 1358 1359 1360
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
1361
	intel_ring_advance(waiter);
1362 1363 1364 1365

	return 0;
}

1366 1367
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
1368 1369
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
1370 1371 1372 1373 1374 1375
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
1376
pc_render_add_request(struct intel_engine_cs *ring)
1377
{
1378
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

1393
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1394 1395
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
1396
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1397 1398
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1399 1400
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1401
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
1402
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1403
	scratch_addr += 2 * CACHELINE_BYTES;
1404
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1405
	scratch_addr += 2 * CACHELINE_BYTES;
1406
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1407
	scratch_addr += 2 * CACHELINE_BYTES;
1408
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1409
	scratch_addr += 2 * CACHELINE_BYTES;
1410
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
1411

1412
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
1413 1414
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
1415
			PIPE_CONTROL_NOTIFY);
1416
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
1417 1418
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1419
	intel_ring_emit(ring, 0);
1420
	__intel_ring_advance(ring);
1421 1422 1423 1424

	return 0;
}

1425
static u32
1426
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1427 1428 1429 1430
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1431 1432 1433 1434 1435
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1436 1437 1438
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1439
static u32
1440
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1441
{
1442 1443 1444
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1445
static void
1446
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1447 1448 1449 1450
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1451
static u32
1452
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1453
{
1454
	return ring->scratch.cpu_page[0];
1455 1456
}

M
Mika Kuoppala 已提交
1457
static void
1458
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1459
{
1460
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1461 1462
}

1463
static bool
1464
gen5_ring_get_irq(struct intel_engine_cs *ring)
1465 1466
{
	struct drm_device *dev = ring->dev;
1467
	struct drm_i915_private *dev_priv = dev->dev_private;
1468
	unsigned long flags;
1469

1470
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1471 1472
		return false;

1473
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1474
	if (ring->irq_refcount++ == 0)
1475
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1476
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1477 1478 1479 1480 1481

	return true;
}

static void
1482
gen5_ring_put_irq(struct intel_engine_cs *ring)
1483 1484
{
	struct drm_device *dev = ring->dev;
1485
	struct drm_i915_private *dev_priv = dev->dev_private;
1486
	unsigned long flags;
1487

1488
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1489
	if (--ring->irq_refcount == 0)
1490
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1491
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1492 1493
}

1494
static bool
1495
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1496
{
1497
	struct drm_device *dev = ring->dev;
1498
	struct drm_i915_private *dev_priv = dev->dev_private;
1499
	unsigned long flags;
1500

1501
	if (!intel_irqs_enabled(dev_priv))
1502 1503
		return false;

1504
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1505
	if (ring->irq_refcount++ == 0) {
1506 1507 1508 1509
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1510
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1511 1512

	return true;
1513 1514
}

1515
static void
1516
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1517
{
1518
	struct drm_device *dev = ring->dev;
1519
	struct drm_i915_private *dev_priv = dev->dev_private;
1520
	unsigned long flags;
1521

1522
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1523
	if (--ring->irq_refcount == 0) {
1524 1525 1526 1527
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1528
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1529 1530
}

C
Chris Wilson 已提交
1531
static bool
1532
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1533 1534
{
	struct drm_device *dev = ring->dev;
1535
	struct drm_i915_private *dev_priv = dev->dev_private;
1536
	unsigned long flags;
C
Chris Wilson 已提交
1537

1538
	if (!intel_irqs_enabled(dev_priv))
C
Chris Wilson 已提交
1539 1540
		return false;

1541
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1542
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1543 1544 1545 1546
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1547
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1548 1549 1550 1551 1552

	return true;
}

static void
1553
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1554 1555
{
	struct drm_device *dev = ring->dev;
1556
	struct drm_i915_private *dev_priv = dev->dev_private;
1557
	unsigned long flags;
C
Chris Wilson 已提交
1558

1559
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1560
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1561 1562 1563 1564
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1565
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1566 1567
}

1568
static int
1569
bsd_ring_flush(struct intel_engine_cs *ring,
1570 1571
	       u32     invalidate_domains,
	       u32     flush_domains)
1572
{
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1583 1584
}

1585
static int
1586
i9xx_add_request(struct intel_engine_cs *ring)
1587
{
1588 1589 1590 1591 1592
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1593

1594 1595
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1596 1597
	intel_ring_emit(ring,
		    i915_gem_request_get_seqno(ring->outstanding_lazy_request));
1598
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1599
	__intel_ring_advance(ring);
1600

1601
	return 0;
1602 1603
}

1604
static bool
1605
gen6_ring_get_irq(struct intel_engine_cs *ring)
1606 1607
{
	struct drm_device *dev = ring->dev;
1608
	struct drm_i915_private *dev_priv = dev->dev_private;
1609
	unsigned long flags;
1610

1611 1612
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
		return false;
1613

1614
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1615
	if (ring->irq_refcount++ == 0) {
1616
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1617 1618
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1619
					 GT_PARITY_ERROR(dev)));
1620 1621
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1622
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1623
	}
1624
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1625 1626 1627 1628 1629

	return true;
}

static void
1630
gen6_ring_put_irq(struct intel_engine_cs *ring)
1631 1632
{
	struct drm_device *dev = ring->dev;
1633
	struct drm_i915_private *dev_priv = dev->dev_private;
1634
	unsigned long flags;
1635

1636
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1637
	if (--ring->irq_refcount == 0) {
1638
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1639
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1640 1641
		else
			I915_WRITE_IMR(ring, ~0);
1642
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1643
	}
1644
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1645 1646
}

B
Ben Widawsky 已提交
1647
static bool
1648
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1649 1650 1651 1652 1653
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1654
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
B
Ben Widawsky 已提交
1655 1656
		return false;

1657
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1658
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1659
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1660
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1661
	}
1662
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1663 1664 1665 1666 1667

	return true;
}

static void
1668
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1669 1670 1671 1672 1673
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1674
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1675
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1676
		I915_WRITE_IMR(ring, ~0);
1677
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1678
	}
1679
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1680 1681
}

1682
static bool
1683
gen8_ring_get_irq(struct intel_engine_cs *ring)
1684 1685 1686 1687 1688
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

1689
	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1709
gen8_ring_put_irq(struct intel_engine_cs *ring)
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1728
static int
1729
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1730
			 u64 offset, u32 length,
1731
			 unsigned dispatch_flags)
1732
{
1733
	int ret;
1734

1735 1736 1737 1738
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1739
	intel_ring_emit(ring,
1740 1741
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1742 1743
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
1744
	intel_ring_emit(ring, offset);
1745 1746
	intel_ring_advance(ring);

1747 1748 1749
	return 0;
}

1750 1751
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1752 1753
#define I830_TLB_ENTRIES (2)
#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
1754
static int
1755
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
1756 1757
			 u64 offset, u32 len,
			 unsigned dispatch_flags)
1758
{
1759
	u32 cs_offset = ring->scratch.gtt_offset;
1760
	int ret;
1761

1762 1763 1764
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;
1765

1766 1767 1768 1769 1770 1771 1772 1773
	/* Evict the invalid PTE TLBs */
	intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
	intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
	intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
	intel_ring_emit(ring, cs_offset);
	intel_ring_emit(ring, 0xdeadbeef);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1774

1775
	if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
1776 1777 1778
		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

1779
		ret = intel_ring_begin(ring, 6 + 2);
1780 1781
		if (ret)
			return ret;
1782 1783 1784 1785 1786 1787 1788

		/* Blit the batch (which has now all relocs applied) to the
		 * stable batch scratch bo area (so that the CS never
		 * stumbles over its tlb invalidation bug) ...
		 */
		intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1789
		intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
1790 1791 1792
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
1793

1794
		intel_ring_emit(ring, MI_FLUSH);
1795 1796
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
1797 1798

		/* ... and execute it. */
1799
		offset = cs_offset;
1800
	}
1801

1802 1803 1804 1805 1806
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_BATCH_BUFFER);
1807 1808
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1809 1810 1811 1812
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1813 1814 1815 1816
	return 0;
}

static int
1817
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1818
			 u64 offset, u32 len,
1819
			 unsigned dispatch_flags)
1820 1821 1822 1823 1824 1825 1826
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1827
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1828 1829
	intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
					0 : MI_BATCH_NON_SECURE));
1830
	intel_ring_advance(ring);
1831 1832 1833 1834

	return 0;
}

1835
static void cleanup_status_page(struct intel_engine_cs *ring)
1836
{
1837
	struct drm_i915_gem_object *obj;
1838

1839 1840
	obj = ring->status_page.obj;
	if (obj == NULL)
1841 1842
		return;

1843
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1844
	i915_gem_object_ggtt_unpin(obj);
1845
	drm_gem_object_unreference(&obj->base);
1846
	ring->status_page.obj = NULL;
1847 1848
}

1849
static int init_status_page(struct intel_engine_cs *ring)
1850
{
1851
	struct drm_i915_gem_object *obj;
1852

1853
	if ((obj = ring->status_page.obj) == NULL) {
1854
		unsigned flags;
1855
		int ret;
1856

1857 1858 1859 1860 1861
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1862

1863 1864 1865 1866
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1881 1882 1883 1884 1885 1886 1887 1888
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1889

1890
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1891
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1892
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1893

1894 1895
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1896 1897 1898 1899

	return 0;
}

1900
static int init_phys_status_page(struct intel_engine_cs *ring)
1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1917
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1918 1919
{
	iounmap(ringbuf->virtual_start);
1920
	ringbuf->virtual_start = NULL;
1921
	i915_gem_object_ggtt_unpin(ringbuf->obj);
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
}

int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct drm_i915_gem_object *obj = ringbuf->obj;
	int ret;

	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
	if (ret)
		return ret;

	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret) {
		i915_gem_object_ggtt_unpin(obj);
		return ret;
	}

	ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
			i915_gem_obj_ggtt_offset(obj), ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
		i915_gem_object_ggtt_unpin(obj);
		return -EINVAL;
	}

	return 0;
}

void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
1953 1954 1955 1956
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1957 1958
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1959
{
1960
	struct drm_i915_gem_object *obj;
1961

1962 1963
	obj = NULL;
	if (!HAS_LLC(dev))
1964
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1965
	if (obj == NULL)
1966
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1967 1968
	if (obj == NULL)
		return -ENOMEM;
1969

1970 1971 1972
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1973
	ringbuf->obj = obj;
1974

1975
	return 0;
1976 1977 1978
}

static int intel_init_ring_buffer(struct drm_device *dev,
1979
				  struct intel_engine_cs *ring)
1980
{
1981
	struct intel_ringbuffer *ringbuf;
1982 1983
	int ret;

1984 1985 1986 1987 1988 1989
	WARN_ON(ring->buffer);

	ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
	if (!ringbuf)
		return -ENOMEM;
	ring->buffer = ringbuf;
1990

1991 1992 1993
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1994
	INIT_LIST_HEAD(&ring->execlist_queue);
1995
	i915_gem_batch_pool_init(dev, &ring->batch_pool);
1996
	ringbuf->size = 32 * PAGE_SIZE;
1997
	ringbuf->ring = ring;
1998
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1999 2000 2001 2002 2003 2004

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
2005
			goto error;
2006 2007 2008 2009
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
2010
			goto error;
2011 2012
	}

2013
	WARN_ON(ringbuf->obj);
2014

2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
				ring->name, ret);
		goto error;
	}

	ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
	if (ret) {
		DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
				ring->name, ret);
		intel_destroy_ringbuffer_obj(ringbuf);
		goto error;
2028
	}
2029

2030 2031 2032 2033
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
2034
	ringbuf->effective_size = ringbuf->size;
2035
	if (IS_I830(dev) || IS_845G(dev))
2036
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2037

2038 2039
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
2040 2041 2042
		goto error;

	return 0;
2043

2044 2045 2046 2047
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2048 2049
}

2050
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
2051
{
2052 2053
	struct drm_i915_private *dev_priv;
	struct intel_ringbuffer *ringbuf;
2054

2055
	if (!intel_ring_initialized(ring))
2056 2057
		return;

2058 2059 2060
	dev_priv = to_i915(ring->dev);
	ringbuf = ring->buffer;

2061
	intel_stop_ring_buffer(ring);
2062
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
2063

2064
	intel_unpin_ringbuffer_obj(ringbuf);
2065
	intel_destroy_ringbuffer_obj(ringbuf);
2066
	i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
2067

Z
Zou Nan hai 已提交
2068 2069 2070
	if (ring->cleanup)
		ring->cleanup(ring);

2071
	cleanup_status_page(ring);
2072 2073

	i915_cmd_parser_fini_ring(ring);
2074
	i915_gem_batch_pool_fini(&ring->batch_pool);
2075

2076
	kfree(ringbuf);
2077
	ring->buffer = NULL;
2078 2079
}

2080
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
2081
{
2082
	struct intel_ringbuffer *ringbuf = ring->buffer;
2083
	struct drm_i915_gem_request *request;
2084
	int ret, new_space;
2085

2086 2087
	if (intel_ring_space(ringbuf) >= n)
		return 0;
2088 2089

	list_for_each_entry(request, &ring->request_list, list) {
2090 2091 2092
		new_space = __intel_ring_space(request->postfix, ringbuf->tail,
				       ringbuf->size);
		if (new_space >= n)
2093 2094 2095
			break;
	}

2096
	if (WARN_ON(&request->list == &ring->request_list))
2097 2098
		return -ENOSPC;

2099
	ret = i915_wait_request(request);
2100 2101 2102
	if (ret)
		return ret;

2103
	i915_gem_retire_requests_ring(ring);
2104

2105 2106
	WARN_ON(intel_ring_space(ringbuf) < new_space);

2107 2108 2109
	return 0;
}

2110
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
2111 2112
{
	uint32_t __iomem *virt;
2113 2114
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
2115

2116
	if (ringbuf->space < rem) {
2117 2118 2119 2120 2121
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

2122
	virt = ringbuf->virtual_start + ringbuf->tail;
2123 2124 2125 2126
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

2127
	ringbuf->tail = 0;
2128
	intel_ring_update_space(ringbuf);
2129 2130 2131 2132

	return 0;
}

2133
int intel_ring_idle(struct intel_engine_cs *ring)
2134
{
2135
	struct drm_i915_gem_request *req;
2136 2137 2138
	int ret;

	/* We need to add any requests required to flush the objects and ring */
2139
	if (ring->outstanding_lazy_request) {
2140
		ret = i915_add_request(ring);
2141 2142 2143 2144 2145 2146 2147 2148
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

2149
	req = list_entry(ring->request_list.prev,
2150
			   struct drm_i915_gem_request,
2151
			   list);
2152

2153
	return i915_wait_request(req);
2154 2155
}

2156
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
2157
{
2158
	request->ringbuf = request->ring->buffer;
2159
	return 0;
2160 2161
}

2162
static int __intel_ring_prepare(struct intel_engine_cs *ring,
2163
				int bytes)
M
Mika Kuoppala 已提交
2164
{
2165
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
2166 2167
	int ret;

2168
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
2169 2170 2171 2172 2173
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

2174
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
2175 2176 2177 2178 2179 2180 2181 2182
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

2183
int intel_ring_begin(struct intel_engine_cs *ring,
2184
		     int num_dwords)
2185
{
2186
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2187
	int ret;
2188

2189 2190
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
2191 2192
	if (ret)
		return ret;
2193

2194 2195 2196 2197
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

2198
	/* Preallocate the olr before touching the ring */
2199
	ret = i915_gem_request_alloc(ring, ring->default_context);
2200 2201 2202
	if (ret)
		return ret;

2203
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
2204
	return 0;
2205
}
2206

2207
/* Align the ring tail to a cacheline boundary */
2208
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
2209
{
2210
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
2211 2212 2213 2214 2215
	int ret;

	if (num_dwords == 0)
		return 0;

2216
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

2229
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
2230
{
2231 2232
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2233

2234
	BUG_ON(ring->outstanding_lazy_request);
2235

2236
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
2237 2238
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
2239
		if (HAS_VEBOX(dev))
2240
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
2241
	}
2242

2243
	ring->set_seqno(ring, seqno);
2244
	ring->hangcheck.seqno = seqno;
2245
}
2246

2247
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
2248
				     u32 value)
2249
{
2250
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2251 2252

       /* Every tail move must follow the sequence below */
2253 2254 2255 2256

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
2257
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2258 2259 2260 2261
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2262

2263
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
2264
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
2265 2266 2267
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
2268

2269
	/* Now that the ring is fully powered up, update the tail */
2270
	I915_WRITE_TAIL(ring, value);
2271 2272 2273 2274 2275
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
2276
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2277
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2278 2279
}

2280
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
2281
			       u32 invalidate, u32 flush)
2282
{
2283
	uint32_t cmd;
2284 2285 2286 2287 2288 2289
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

2290
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2291 2292
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2293 2294 2295 2296 2297 2298 2299 2300

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2301 2302 2303 2304 2305 2306
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2307
	if (invalidate & I915_GEM_GPU_DOMAINS)
2308 2309
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;

2310
	intel_ring_emit(ring, cmd);
2311
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2312 2313 2314 2315 2316 2317 2318
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2319 2320
	intel_ring_advance(ring);
	return 0;
2321 2322
}

2323
static int
2324
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2325
			      u64 offset, u32 len,
2326
			      unsigned dispatch_flags)
2327
{
2328 2329
	bool ppgtt = USES_PPGTT(ring->dev) &&
			!(dispatch_flags & I915_DISPATCH_SECURE);
2330 2331 2332 2333 2334 2335 2336
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2337
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2338 2339
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2340 2341 2342 2343 2344 2345
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2346
static int
2347
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
2348 2349
			     u64 offset, u32 len,
			     unsigned dispatch_flags)
2350 2351 2352 2353 2354 2355 2356 2357
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
2358
			MI_BATCH_BUFFER_START |
2359
			(dispatch_flags & I915_DISPATCH_SECURE ?
2360
			 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
2361 2362 2363 2364 2365 2366 2367
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2368
static int
2369
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2370
			      u64 offset, u32 len,
2371
			      unsigned dispatch_flags)
2372
{
2373
	int ret;
2374

2375 2376 2377
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2378

2379 2380
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
2381 2382
			(dispatch_flags & I915_DISPATCH_SECURE ?
			 0 : MI_BATCH_NON_SECURE_I965));
2383 2384 2385
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2386

2387
	return 0;
2388 2389
}

2390 2391
/* Blitter support (SandyBridge+) */

2392
static int gen6_ring_flush(struct intel_engine_cs *ring,
2393
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2394
{
R
Rodrigo Vivi 已提交
2395
	struct drm_device *dev = ring->dev;
2396
	uint32_t cmd;
2397 2398
	int ret;

2399
	ret = intel_ring_begin(ring, 4);
2400 2401 2402
	if (ret)
		return ret;

2403
	cmd = MI_FLUSH_DW;
2404
	if (INTEL_INFO(dev)->gen >= 8)
B
Ben Widawsky 已提交
2405
		cmd += 1;
2406 2407 2408 2409 2410 2411 2412 2413

	/* We always require a command barrier so that subsequent
	 * commands, such as breadcrumb interrupts, are strictly ordered
	 * wrt the contents of the write cache being flushed to memory
	 * (and thus being coherent from the CPU).
	 */
	cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;

2414 2415 2416 2417 2418 2419
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2420
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2421
		cmd |= MI_INVALIDATE_TLB;
2422
	intel_ring_emit(ring, cmd);
2423
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
2424
	if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
2425 2426 2427 2428 2429 2430
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2431
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2432

2433
	return 0;
Z
Zou Nan hai 已提交
2434 2435
}

2436 2437
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2438
	struct drm_i915_private *dev_priv = dev->dev_private;
2439
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2440 2441
	struct drm_i915_gem_object *obj;
	int ret;
2442

2443 2444 2445 2446
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2447
	if (INTEL_INFO(dev)->gen >= 8) {
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
2464

2465
		ring->init_context = intel_rcs_ctx_init;
B
Ben Widawsky 已提交
2466 2467 2468 2469 2470 2471 2472 2473
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2474
			WARN_ON(!dev_priv->semaphore_obj);
2475
			ring->semaphore.sync_to = gen8_ring_sync;
2476 2477
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2478 2479
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2480
		ring->add_request = gen6_add_request;
2481
		ring->flush = gen7_render_ring_flush;
2482
		if (INTEL_INFO(dev)->gen == 6)
2483
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2484 2485
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2486
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2487
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2488
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2510 2511
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2512
		ring->flush = gen4_render_ring_flush;
2513
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2514
		ring->set_seqno = pc_render_set_seqno;
2515 2516
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2517 2518
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2519
	} else {
2520
		ring->add_request = i9xx_add_request;
2521 2522 2523 2524
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2525
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2526
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2527 2528 2529 2530 2531 2532 2533
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2534
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2535
	}
2536
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2537

2538 2539
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2540 2541
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2542
	else if (INTEL_INFO(dev)->gen >= 6)
2543 2544 2545 2546 2547 2548 2549
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2550
	ring->init_hw = init_render_ring;
2551 2552
	ring->cleanup = render_ring_cleanup;

2553 2554
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
2555
		obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
2556 2557 2558 2559 2560
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2561
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2562 2563 2564 2565 2566 2567
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2568 2569
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2570 2571
	}

2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
	ret = intel_init_ring_buffer(dev, ring);
	if (ret)
		return ret;

	if (INTEL_INFO(dev)->gen >= 5) {
		ret = intel_init_pipe_control(ring);
		if (ret)
			return ret;
	}

	return 0;
2583 2584 2585 2586
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2587
	struct drm_i915_private *dev_priv = dev->dev_private;
2588
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2589

2590 2591 2592
	ring->name = "bsd ring";
	ring->id = VCS;

2593
	ring->write_tail = ring_write_tail;
2594
	if (INTEL_INFO(dev)->gen >= 6) {
2595
		ring->mmio_base = GEN6_BSD_RING_BASE;
2596 2597 2598
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2599
		ring->flush = gen6_bsd_ring_flush;
2600 2601
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2602
		ring->set_seqno = ring_set_seqno;
2603 2604 2605 2606 2607
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2608 2609
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2610
			if (i915_semaphore_is_enabled(dev)) {
2611
				ring->semaphore.sync_to = gen8_ring_sync;
2612 2613
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2614
			}
2615 2616 2617 2618
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2619 2620
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2635
		}
2636 2637 2638
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2639
		ring->add_request = i9xx_add_request;
2640
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2641
		ring->set_seqno = ring_set_seqno;
2642
		if (IS_GEN5(dev)) {
2643
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2644 2645 2646
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2647
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2648 2649 2650
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2651
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2652
	}
2653
	ring->init_hw = init_ring_common;
2654

2655
	return intel_init_ring_buffer(dev, ring);
2656
}
2657

2658
/**
2659
 * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
2660 2661 2662 2663
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2664
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2665

R
Rodrigo Vivi 已提交
2666
	ring->name = "bsd2 ring";
2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2681
	if (i915_semaphore_is_enabled(dev)) {
2682
		ring->semaphore.sync_to = gen8_ring_sync;
2683 2684 2685
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2686
	ring->init_hw = init_ring_common;
2687 2688 2689 2690

	return intel_init_ring_buffer(dev, ring);
}

2691 2692
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2693
	struct drm_i915_private *dev_priv = dev->dev_private;
2694
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2695

2696 2697 2698 2699 2700
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2701
	ring->flush = gen6_ring_flush;
2702 2703
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2704
	ring->set_seqno = ring_set_seqno;
2705 2706 2707 2708 2709
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2710
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2711
		if (i915_semaphore_is_enabled(dev)) {
2712
			ring->semaphore.sync_to = gen8_ring_sync;
2713 2714
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2715
		}
2716 2717 2718 2719
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2720
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2742
	}
2743
	ring->init_hw = init_ring_common;
2744

2745
	return intel_init_ring_buffer(dev, ring);
2746
}
2747

B
Ben Widawsky 已提交
2748 2749
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2750
	struct drm_i915_private *dev_priv = dev->dev_private;
2751
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2752 2753 2754 2755 2756 2757 2758 2759 2760 2761

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2762 2763 2764

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2765
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2766 2767
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2768
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2769
		if (i915_semaphore_is_enabled(dev)) {
2770
			ring->semaphore.sync_to = gen8_ring_sync;
2771 2772
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2773
		}
2774 2775 2776 2777
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2778
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2793
	}
2794
	ring->init_hw = init_ring_common;
B
Ben Widawsky 已提交
2795 2796 2797 2798

	return intel_init_ring_buffer(dev, ring);
}

2799
int
2800
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2818
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2836 2837

void
2838
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}