intel_ringbuffer.c 69.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

43
static inline int __ring_space(int head, int tail, int size)
44
{
45
	int space = head - (tail + I915_RING_FREE_SPACE);
46
	if (space < 0)
47
		space += size;
48 49 50
	return space;
}

51
static inline int ring_space(struct intel_ringbuffer *ringbuf)
52
{
53
	return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
54 55
}

56
static bool intel_ring_stopped(struct intel_engine_cs *ring)
57 58
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
59 60
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
61

62
void __intel_ring_advance(struct intel_engine_cs *ring)
63
{
64 65
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
66
	if (intel_ring_stopped(ring))
67
		return;
68
	ring->write_tail(ring, ringbuf->tail);
69 70
}

71
static int
72
gen2_render_ring_flush(struct intel_engine_cs *ring,
73 74 75 76 77 78 79
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
80
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
98
gen4_render_ring_flush(struct intel_engine_cs *ring,
99 100
		       u32	invalidate_domains,
		       u32	flush_domains)
101
{
102
	struct drm_device *dev = ring->dev;
103
	u32 cmd;
104
	int ret;
105

106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
135
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
136 137 138
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
139

140 141 142
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
143

144 145 146
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
147

148 149 150
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
151 152

	return 0;
153 154
}

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
193
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
194
{
195
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
228
gen6_render_ring_flush(struct intel_engine_cs *ring,
229 230 231
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
232
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
233 234
	int ret;

235 236 237 238 239
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

240 241 242 243
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
244 245 246 247 248 249 250
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
251
		flags |= PIPE_CONTROL_CS_STALL;
252 253 254 255 256 257 258 259 260 261 262
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
263
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
264
	}
265

266
	ret = intel_ring_begin(ring, 4);
267 268 269
	if (ret)
		return ret;

270
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
271 272
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
273
	intel_ring_emit(ring, 0);
274 275 276 277 278
	intel_ring_advance(ring);

	return 0;
}

279
static int
280
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

298
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
299 300 301 302 303 304
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

305
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
306 307 308 309 310 311
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
312 313 314
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
315 316 317 318 319 320
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

321
static int
322
gen7_render_ring_flush(struct intel_engine_cs *ring,
323 324 325
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
326
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
327 328
	int ret;

329 330 331 332 333 334 335 336 337 338
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
358
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
359 360 361 362 363

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
364 365 366 367 368 369 370 371
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
372
	intel_ring_emit(ring, scratch_addr);
373 374 375
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

376
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
377 378
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

379 380 381
	return 0;
}

382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
403
static int
404
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
405 406 407
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
408
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
409
	int ret;
B
Ben Widawsky 已提交
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
426 427 428 429 430 431 432 433

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
434 435
	}

436
	return gen8_emit_pipe_control(ring, flags, scratch_addr);
B
Ben Widawsky 已提交
437 438
}

439
static void ring_write_tail(struct intel_engine_cs *ring,
440
			    u32 value)
441
{
442
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
443
	I915_WRITE_TAIL(ring, value);
444 445
}

446
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
447
{
448
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
449
	u64 acthd;
450

451 452 453 454 455 456 457 458 459
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
460 461
}

462
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
463 464 465 466 467 468 469 470 471 472
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

473
static bool stop_ring(struct intel_engine_cs *ring)
474
{
475
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
476

477 478 479 480 481 482 483
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
			return false;
		}
	}
484

485
	I915_WRITE_CTL(ring, 0);
486
	I915_WRITE_HEAD(ring, 0);
487
	ring->write_tail(ring, 0);
488

489 490 491 492
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
493

494 495
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
496

497
static int init_ring_common(struct intel_engine_cs *ring)
498 499 500
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
501 502
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
503 504 505 506 507 508
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
509 510 511 512 513 514 515
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
516

517
		if (!stop_ring(ring)) {
518 519 520 521 522 523 524
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
525 526
			ret = -EIO;
			goto out;
527
		}
528 529
	}

530 531 532 533 534
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

535 536 537
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

538 539 540 541
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
542
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
543
	I915_WRITE_CTL(ring,
544
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
545
			| RING_VALID);
546 547

	/* If the head is still not zero, the ring is dead */
548
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
549
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
550
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
551
		DRM_ERROR("%s initialization failed "
552 553 554 555 556
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
557 558
		ret = -EIO;
		goto out;
559 560
	}

561 562
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
563
	else {
564 565
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
566
		ringbuf->space = ring_space(ringbuf);
567
		ringbuf->last_retired_head = -1;
568
	}
569

570 571
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

572
out:
573
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
574 575

	return ret;
576 577
}

578
static int
579
init_pipe_control(struct intel_engine_cs *ring)
580 581 582
{
	int ret;

583
	if (ring->scratch.obj)
584 585
		return 0;

586 587
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
588 589 590 591
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
592

593 594 595
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
596

597
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
598 599 600
	if (ret)
		goto err_unref;

601 602 603
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
604
		ret = -ENOMEM;
605
		goto err_unpin;
606
	}
607

608
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
609
			 ring->name, ring->scratch.gtt_offset);
610 611 612
	return 0;

err_unpin:
B
Ben Widawsky 已提交
613
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
614
err_unref:
615
	drm_gem_object_unreference(&ring->scratch.obj->base);
616 617 618 619
err:
	return ret;
}

620
static int init_render_ring(struct intel_engine_cs *ring)
621
{
622
	struct drm_device *dev = ring->dev;
623
	struct drm_i915_private *dev_priv = dev->dev_private;
624
	int ret = init_ring_common(ring);
625 626
	if (ret)
		return ret;
627

628 629
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
630
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
631 632 633 634

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
635
	 *
636
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
637 638 639 640
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

641
	/* Required for the hardware to program scanline values for waiting */
642
	/* WaEnableFlushTlbInvalidationMode:snb */
643 644
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
645
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
646

647
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
648 649
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
650
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
651
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
652

653
	if (INTEL_INFO(dev)->gen >= 5) {
654 655 656 657 658
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

659
	if (IS_GEN6(dev)) {
660 661 662 663 664 665
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
666
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
667 668
	}

669 670
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
671

672
	if (HAS_L3_DPF(dev))
673
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
674

675 676 677
	return ret;
}

678
static void render_ring_cleanup(struct intel_engine_cs *ring)
679
{
680
	struct drm_device *dev = ring->dev;
681 682 683 684 685 686 687
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
688

689
	if (ring->scratch.obj == NULL)
690 691
		return;

692 693
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
694
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
695
	}
696

697 698
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
699 700
}

701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

775
static int gen6_signal(struct intel_engine_cs *signaller,
776
		       unsigned int num_dwords)
777
{
778 779
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
780
	struct intel_engine_cs *useless;
781
	int i, ret, num_rings;
782

783 784 785 786
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
787 788 789 790 791

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

792 793 794 795 796 797 798 799
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		}
	}
800

801 802 803 804
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

805
	return 0;
806 807
}

808 809 810 811 812 813 814 815 816
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
817
static int
818
gen6_add_request(struct intel_engine_cs *ring)
819
{
820
	int ret;
821

B
Ben Widawsky 已提交
822 823 824 825 826
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

827 828 829 830 831
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
832
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
833
	intel_ring_emit(ring, MI_USER_INTERRUPT);
834
	__intel_ring_advance(ring);
835 836 837 838

	return 0;
}

839 840 841 842 843 844 845
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

846 847 848 849 850 851 852
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
868
				MI_SEMAPHORE_POLL |
869 870 871 872 873 874 875 876 877 878
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

879
static int
880 881
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
882
	       u32 seqno)
883
{
884 885 886
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
887 888
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
889

890 891 892 893 894 895
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

896
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
897

898
	ret = intel_ring_begin(waiter, 4);
899 900 901
	if (ret)
		return ret;

902 903
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
904
		intel_ring_emit(waiter, dw1 | wait_mbox);
905 906 907 908 909 910 911 912 913
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
914
	intel_ring_advance(waiter);
915 916 917 918

	return 0;
}

919 920
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
921 922
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
923 924 925 926 927 928
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
929
pc_render_add_request(struct intel_engine_cs *ring)
930
{
931
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
932 933 934 935 936 937 938 939 940 941 942 943 944 945
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

946
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
947 948
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
949
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
950
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
951 952
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
953
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
954
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
955
	scratch_addr += 2 * CACHELINE_BYTES;
956
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
957
	scratch_addr += 2 * CACHELINE_BYTES;
958
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
959
	scratch_addr += 2 * CACHELINE_BYTES;
960
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
961
	scratch_addr += 2 * CACHELINE_BYTES;
962
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
963

964
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
965 966
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
967
			PIPE_CONTROL_NOTIFY);
968
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
969
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
970
	intel_ring_emit(ring, 0);
971
	__intel_ring_advance(ring);
972 973 974 975

	return 0;
}

976
static u32
977
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
978 979 980 981
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
982 983 984 985 986
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

987 988 989
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

990
static u32
991
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
992
{
993 994 995
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
996
static void
997
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
998 999 1000 1001
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1002
static u32
1003
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1004
{
1005
	return ring->scratch.cpu_page[0];
1006 1007
}

M
Mika Kuoppala 已提交
1008
static void
1009
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1010
{
1011
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1012 1013
}

1014
static bool
1015
gen5_ring_get_irq(struct intel_engine_cs *ring)
1016 1017
{
	struct drm_device *dev = ring->dev;
1018
	struct drm_i915_private *dev_priv = dev->dev_private;
1019
	unsigned long flags;
1020 1021 1022 1023

	if (!dev->irq_enabled)
		return false;

1024
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1025
	if (ring->irq_refcount++ == 0)
1026
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1027
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1028 1029 1030 1031 1032

	return true;
}

static void
1033
gen5_ring_put_irq(struct intel_engine_cs *ring)
1034 1035
{
	struct drm_device *dev = ring->dev;
1036
	struct drm_i915_private *dev_priv = dev->dev_private;
1037
	unsigned long flags;
1038

1039
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1040
	if (--ring->irq_refcount == 0)
1041
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1042
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1043 1044
}

1045
static bool
1046
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1047
{
1048
	struct drm_device *dev = ring->dev;
1049
	struct drm_i915_private *dev_priv = dev->dev_private;
1050
	unsigned long flags;
1051

1052 1053 1054
	if (!dev->irq_enabled)
		return false;

1055
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1056
	if (ring->irq_refcount++ == 0) {
1057 1058 1059 1060
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1061
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1062 1063

	return true;
1064 1065
}

1066
static void
1067
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1068
{
1069
	struct drm_device *dev = ring->dev;
1070
	struct drm_i915_private *dev_priv = dev->dev_private;
1071
	unsigned long flags;
1072

1073
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1074
	if (--ring->irq_refcount == 0) {
1075 1076 1077 1078
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1079
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1080 1081
}

C
Chris Wilson 已提交
1082
static bool
1083
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1084 1085
{
	struct drm_device *dev = ring->dev;
1086
	struct drm_i915_private *dev_priv = dev->dev_private;
1087
	unsigned long flags;
C
Chris Wilson 已提交
1088 1089 1090 1091

	if (!dev->irq_enabled)
		return false;

1092
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1093
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1094 1095 1096 1097
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1098
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1099 1100 1101 1102 1103

	return true;
}

static void
1104
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1105 1106
{
	struct drm_device *dev = ring->dev;
1107
	struct drm_i915_private *dev_priv = dev->dev_private;
1108
	unsigned long flags;
C
Chris Wilson 已提交
1109

1110
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1111
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1112 1113 1114 1115
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1116
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1117 1118
}

1119
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1120
{
1121
	struct drm_device *dev = ring->dev;
1122
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1123 1124 1125 1126 1127 1128 1129
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1130
		case RCS:
1131 1132
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1133
		case BCS:
1134 1135
			mmio = BLT_HWS_PGA_GEN7;
			break;
1136 1137 1138 1139 1140
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1141
		case VCS:
1142 1143
			mmio = BSD_HWS_PGA_GEN7;
			break;
1144
		case VECS:
B
Ben Widawsky 已提交
1145 1146
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1147 1148 1149 1150
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1151
		/* XXX: gen8 returns to sanity */
1152 1153 1154
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1155 1156
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1157

1158 1159 1160 1161 1162 1163 1164 1165
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1166
		u32 reg = RING_INSTPM(ring->mmio_base);
1167 1168 1169 1170

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1171 1172 1173 1174 1175 1176 1177 1178
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1179 1180
}

1181
static int
1182
bsd_ring_flush(struct intel_engine_cs *ring,
1183 1184
	       u32     invalidate_domains,
	       u32     flush_domains)
1185
{
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1196 1197
}

1198
static int
1199
i9xx_add_request(struct intel_engine_cs *ring)
1200
{
1201 1202 1203 1204 1205
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1206

1207 1208
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1209
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1210
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1211
	__intel_ring_advance(ring);
1212

1213
	return 0;
1214 1215
}

1216
static bool
1217
gen6_ring_get_irq(struct intel_engine_cs *ring)
1218 1219
{
	struct drm_device *dev = ring->dev;
1220
	struct drm_i915_private *dev_priv = dev->dev_private;
1221
	unsigned long flags;
1222 1223 1224 1225

	if (!dev->irq_enabled)
	       return false;

1226
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1227
	if (ring->irq_refcount++ == 0) {
1228
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1229 1230
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1231
					 GT_PARITY_ERROR(dev)));
1232 1233
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1234
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1235
	}
1236
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1237 1238 1239 1240 1241

	return true;
}

static void
1242
gen6_ring_put_irq(struct intel_engine_cs *ring)
1243 1244
{
	struct drm_device *dev = ring->dev;
1245
	struct drm_i915_private *dev_priv = dev->dev_private;
1246
	unsigned long flags;
1247

1248
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1249
	if (--ring->irq_refcount == 0) {
1250
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1251
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1252 1253
		else
			I915_WRITE_IMR(ring, ~0);
1254
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1255
	}
1256
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1257 1258
}

B
Ben Widawsky 已提交
1259
static bool
1260
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1261 1262 1263 1264 1265 1266 1267 1268
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1269
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1270
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1271
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1272
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1273
	}
1274
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1275 1276 1277 1278 1279

	return true;
}

static void
1280
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1281 1282 1283 1284 1285 1286 1287 1288
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1289
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1290
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1291
		I915_WRITE_IMR(ring, ~0);
1292
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1293
	}
1294
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1295 1296
}

1297
static bool
1298
gen8_ring_get_irq(struct intel_engine_cs *ring)
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1324
gen8_ring_put_irq(struct intel_engine_cs *ring)
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1343
static int
1344
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1345
			 u64 offset, u32 length,
1346
			 unsigned flags)
1347
{
1348
	int ret;
1349

1350 1351 1352 1353
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1354
	intel_ring_emit(ring,
1355 1356
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1357
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1358
	intel_ring_emit(ring, offset);
1359 1360
	intel_ring_advance(ring);

1361 1362 1363
	return 0;
}

1364 1365
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1366
static int
1367
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1368
				u64 offset, u32 len,
1369
				unsigned flags)
1370
{
1371
	int ret;
1372

1373 1374 1375 1376
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1377

1378 1379 1380 1381 1382 1383
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1384
		u32 cs_offset = ring->scratch.gtt_offset;
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1413

1414 1415 1416 1417
	return 0;
}

static int
1418
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1419
			 u64 offset, u32 len,
1420
			 unsigned flags)
1421 1422 1423 1424 1425 1426 1427
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1428
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1429
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1430
	intel_ring_advance(ring);
1431 1432 1433 1434

	return 0;
}

1435
static void cleanup_status_page(struct intel_engine_cs *ring)
1436
{
1437
	struct drm_i915_gem_object *obj;
1438

1439 1440
	obj = ring->status_page.obj;
	if (obj == NULL)
1441 1442
		return;

1443
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1444
	i915_gem_object_ggtt_unpin(obj);
1445
	drm_gem_object_unreference(&obj->base);
1446
	ring->status_page.obj = NULL;
1447 1448
}

1449
static int init_status_page(struct intel_engine_cs *ring)
1450
{
1451
	struct drm_i915_gem_object *obj;
1452

1453
	if ((obj = ring->status_page.obj) == NULL) {
1454
		unsigned flags;
1455
		int ret;
1456

1457 1458 1459 1460 1461
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1462

1463 1464 1465 1466
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1481 1482 1483 1484 1485 1486 1487 1488
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1489

1490
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1491
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1492
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1493

1494 1495
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1496 1497 1498 1499

	return 0;
}

1500
static int init_phys_status_page(struct intel_engine_cs *ring)
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
	if (!ringbuf->obj)
		return;

	iounmap(ringbuf->virtual_start);
	i915_gem_object_ggtt_unpin(ringbuf->obj);
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
				      struct intel_ringbuffer *ringbuf)
1530
{
1531
	struct drm_i915_private *dev_priv = to_i915(dev);
1532
	struct drm_i915_gem_object *obj;
1533 1534
	int ret;

1535
	if (ringbuf->obj)
1536
		return 0;
1537

1538 1539
	obj = NULL;
	if (!HAS_LLC(dev))
1540
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1541
	if (obj == NULL)
1542
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1543 1544
	if (obj == NULL)
		return -ENOMEM;
1545

1546 1547 1548
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1549
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1550 1551
	if (ret)
		goto err_unref;
1552

1553 1554 1555 1556
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1557
	ringbuf->virtual_start =
1558
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1559 1560
				ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
1561
		ret = -EINVAL;
1562
		goto err_unpin;
1563 1564
	}

1565
	ringbuf->obj = obj;
1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
1576
				  struct intel_engine_cs *ring)
1577
{
1578
	struct intel_ringbuffer *ringbuf = ring->buffer;
1579 1580
	int ret;

1581 1582 1583 1584 1585 1586 1587
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1588 1589 1590
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1591
	ringbuf->size = 32 * PAGE_SIZE;
1592
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1593 1594 1595 1596 1597 1598

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1599
			goto error;
1600 1601 1602 1603
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1604
			goto error;
1605 1606
	}

1607
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1608 1609
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
1610
		goto error;
1611
	}
1612

1613 1614 1615 1616
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1617
	ringbuf->effective_size = ringbuf->size;
1618
	if (IS_I830(dev) || IS_845G(dev))
1619
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1620

1621 1622
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1623 1624 1625 1626 1627 1628 1629
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1630

1631 1632 1633 1634
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1635 1636
}

1637
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1638
{
1639
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1640
	struct intel_ringbuffer *ringbuf = ring->buffer;
1641

1642
	if (!intel_ring_initialized(ring))
1643 1644
		return;

1645
	intel_stop_ring_buffer(ring);
1646
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1647

1648
	intel_destroy_ringbuffer_obj(ringbuf);
1649 1650
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1651

Z
Zou Nan hai 已提交
1652 1653 1654
	if (ring->cleanup)
		ring->cleanup(ring);

1655
	cleanup_status_page(ring);
1656 1657

	i915_cmd_parser_fini_ring(ring);
1658

1659
	kfree(ringbuf);
1660
	ring->buffer = NULL;
1661 1662
}

1663
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1664
{
1665
	struct intel_ringbuffer *ringbuf = ring->buffer;
1666
	struct drm_i915_gem_request *request;
1667
	u32 seqno = 0;
1668 1669
	int ret;

1670 1671 1672
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1673

1674
		ringbuf->space = ring_space(ringbuf);
1675
		if (ringbuf->space >= n)
1676 1677 1678 1679
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1680
		if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
1681 1682 1683 1684 1685 1686 1687 1688
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1689
	ret = i915_wait_seqno(ring, seqno);
1690 1691 1692
	if (ret)
		return ret;

1693
	i915_gem_retire_requests_ring(ring);
1694 1695
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1696

1697
	ringbuf->space = ring_space(ringbuf);
1698 1699 1700
	return 0;
}

1701
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1702
{
1703
	struct drm_device *dev = ring->dev;
1704
	struct drm_i915_private *dev_priv = dev->dev_private;
1705
	struct intel_ringbuffer *ringbuf = ring->buffer;
1706
	unsigned long end;
1707
	int ret;
1708

1709 1710 1711 1712
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1713 1714 1715
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1716 1717 1718 1719 1720 1721
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1722

1723
	trace_i915_ring_wait_begin(ring);
1724
	do {
1725
		ringbuf->head = I915_READ_HEAD(ring);
1726
		ringbuf->space = ring_space(ringbuf);
1727
		if (ringbuf->space >= n) {
1728 1729
			ret = 0;
			break;
1730 1731
		}

1732 1733
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1734 1735 1736 1737
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1738

1739
		msleep(1);
1740

1741 1742 1743 1744 1745
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1746 1747
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1748
		if (ret)
1749 1750 1751 1752 1753 1754 1755
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1756
	trace_i915_ring_wait_end(ring);
1757
	return ret;
1758
}
1759

1760
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1761 1762
{
	uint32_t __iomem *virt;
1763 1764
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1765

1766
	if (ringbuf->space < rem) {
1767 1768 1769 1770 1771
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1772
	virt = ringbuf->virtual_start + ringbuf->tail;
1773 1774 1775 1776
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1777
	ringbuf->tail = 0;
1778
	ringbuf->space = ring_space(ringbuf);
1779 1780 1781 1782

	return 0;
}

1783
int intel_ring_idle(struct intel_engine_cs *ring)
1784 1785 1786 1787 1788
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1789
	if (ring->outstanding_lazy_seqno) {
1790
		ret = i915_add_request(ring, NULL);
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1806
static int
1807
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
1808
{
1809
	if (ring->outstanding_lazy_seqno)
1810 1811
		return 0;

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1822
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1823 1824
}

1825
static int __intel_ring_prepare(struct intel_engine_cs *ring,
1826
				int bytes)
M
Mika Kuoppala 已提交
1827
{
1828
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
1829 1830
	int ret;

1831
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
1832 1833 1834 1835 1836
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

1837
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
1838 1839 1840 1841 1842 1843 1844 1845
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1846
int intel_ring_begin(struct intel_engine_cs *ring,
1847
		     int num_dwords)
1848
{
1849
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1850
	int ret;
1851

1852 1853
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1854 1855
	if (ret)
		return ret;
1856

1857 1858 1859 1860
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1861 1862 1863 1864 1865
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1866
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
1867
	return 0;
1868
}
1869

1870
/* Align the ring tail to a cacheline boundary */
1871
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
1872
{
1873
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1874 1875 1876 1877 1878
	int ret;

	if (num_dwords == 0)
		return 0;

1879
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1892
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
1893
{
1894 1895
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1896

1897
	BUG_ON(ring->outstanding_lazy_seqno);
1898

1899
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
1900 1901
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1902
		if (HAS_VEBOX(dev))
1903
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1904
	}
1905

1906
	ring->set_seqno(ring, seqno);
1907
	ring->hangcheck.seqno = seqno;
1908
}
1909

1910
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
1911
				     u32 value)
1912
{
1913
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1914 1915

       /* Every tail move must follow the sequence below */
1916 1917 1918 1919

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1920
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1921 1922 1923 1924
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1925

1926
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1927
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1928 1929 1930
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1931

1932
	/* Now that the ring is fully powered up, update the tail */
1933
	I915_WRITE_TAIL(ring, value);
1934 1935 1936 1937 1938
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1939
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1940
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1941 1942
}

1943
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
1944
			       u32 invalidate, u32 flush)
1945
{
1946
	uint32_t cmd;
1947 1948 1949 1950 1951 1952
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1953
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1954 1955
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1956 1957 1958 1959 1960 1961
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1962
	if (invalidate & I915_GEM_GPU_DOMAINS)
1963 1964
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1965
	intel_ring_emit(ring, cmd);
1966
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1967 1968 1969 1970 1971 1972 1973
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1974 1975
	intel_ring_advance(ring);
	return 0;
1976 1977
}

1978
static int
1979
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1980
			      u64 offset, u32 len,
1981 1982
			      unsigned flags)
{
B
Ben Widawsky 已提交
1983 1984 1985
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1986 1987 1988 1989 1990 1991 1992
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1993
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
1994 1995
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
1996 1997 1998 1999 2000 2001
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2002
static int
2003
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2004
			      u64 offset, u32 len,
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2023
static int
2024
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2025
			      u64 offset, u32 len,
2026
			      unsigned flags)
2027
{
2028
	int ret;
2029

2030 2031 2032
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2033

2034 2035 2036
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2037 2038 2039
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2040

2041
	return 0;
2042 2043
}

2044 2045
/* Blitter support (SandyBridge+) */

2046
static int gen6_ring_flush(struct intel_engine_cs *ring,
2047
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2048
{
R
Rodrigo Vivi 已提交
2049
	struct drm_device *dev = ring->dev;
2050
	uint32_t cmd;
2051 2052
	int ret;

2053
	ret = intel_ring_begin(ring, 4);
2054 2055 2056
	if (ret)
		return ret;

2057
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2058 2059
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2060 2061 2062 2063 2064 2065
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2066
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2067
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2068
			MI_FLUSH_DW_OP_STOREDW;
2069
	intel_ring_emit(ring, cmd);
2070
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2071 2072 2073 2074 2075 2076 2077
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2078
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2079

2080
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
2081 2082
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

2083
	return 0;
Z
Zou Nan hai 已提交
2084 2085
}

2086 2087
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2088
	struct drm_i915_private *dev_priv = dev->dev_private;
2089
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2090 2091
	struct drm_i915_gem_object *obj;
	int ret;
2092

2093 2094 2095 2096
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2097
	if (INTEL_INFO(dev)->gen >= 8) {
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
B
Ben Widawsky 已提交
2114 2115 2116 2117 2118 2119 2120 2121
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2122
			WARN_ON(!dev_priv->semaphore_obj);
2123
			ring->semaphore.sync_to = gen8_ring_sync;
2124 2125
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2126 2127
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2128
		ring->add_request = gen6_add_request;
2129
		ring->flush = gen7_render_ring_flush;
2130
		if (INTEL_INFO(dev)->gen == 6)
2131
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2132 2133
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2134
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2135
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2136
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2158 2159
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2160
		ring->flush = gen4_render_ring_flush;
2161
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2162
		ring->set_seqno = pc_render_set_seqno;
2163 2164
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2165 2166
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2167
	} else {
2168
		ring->add_request = i9xx_add_request;
2169 2170 2171 2172
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2173
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2174
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2175 2176 2177 2178 2179 2180 2181
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2182
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2183
	}
2184
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2185

2186 2187
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2188 2189
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2190
	else if (INTEL_INFO(dev)->gen >= 6)
2191 2192 2193 2194 2195 2196 2197
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2198 2199 2200
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2201 2202 2203 2204 2205 2206 2207 2208
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2209
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2210 2211 2212 2213 2214 2215
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2216 2217
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2218 2219
	}

2220
	return intel_init_ring_buffer(dev, ring);
2221 2222
}

2223 2224
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2225
	struct drm_i915_private *dev_priv = dev->dev_private;
2226
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2227
	struct intel_ringbuffer *ringbuf = ring->buffer;
2228
	int ret;
2229

2230 2231 2232 2233 2234 2235 2236
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

2237 2238 2239 2240
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2241
	if (INTEL_INFO(dev)->gen >= 6) {
2242
		/* non-kms not supported on gen6+ */
2243 2244
		ret = -ENODEV;
		goto err_ringbuf;
2245
	}
2246 2247 2248 2249 2250

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2251 2252 2253 2254
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2255
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2256
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2257 2258 2259 2260 2261 2262 2263
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2264
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2265
	ring->write_tail = ring_write_tail;
2266 2267 2268 2269 2270 2271
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2272 2273
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2274 2275 2276 2277 2278

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

2279 2280
	ringbuf->size = size;
	ringbuf->effective_size = ringbuf->size;
2281
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2282
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2283

2284 2285
	ringbuf->virtual_start = ioremap_wc(start, size);
	if (ringbuf->virtual_start == NULL) {
2286 2287
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
2288 2289
		ret = -ENOMEM;
		goto err_ringbuf;
2290 2291
	}

2292
	if (!I915_NEED_GFX_HWS(dev)) {
2293
		ret = init_phys_status_page(ring);
2294
		if (ret)
2295
			goto err_vstart;
2296 2297
	}

2298
	return 0;
2299 2300

err_vstart:
2301
	iounmap(ringbuf->virtual_start);
2302 2303 2304 2305
err_ringbuf:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2306 2307
}

2308 2309
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2310
	struct drm_i915_private *dev_priv = dev->dev_private;
2311
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2312

2313 2314 2315
	ring->name = "bsd ring";
	ring->id = VCS;

2316
	ring->write_tail = ring_write_tail;
2317
	if (INTEL_INFO(dev)->gen >= 6) {
2318
		ring->mmio_base = GEN6_BSD_RING_BASE;
2319 2320 2321
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2322
		ring->flush = gen6_bsd_ring_flush;
2323 2324
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2325
		ring->set_seqno = ring_set_seqno;
2326 2327 2328 2329 2330
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2331 2332
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2333
			if (i915_semaphore_is_enabled(dev)) {
2334
				ring->semaphore.sync_to = gen8_ring_sync;
2335 2336
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2337
			}
2338 2339 2340 2341
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2342 2343
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2358
		}
2359 2360 2361
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2362
		ring->add_request = i9xx_add_request;
2363
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2364
		ring->set_seqno = ring_set_seqno;
2365
		if (IS_GEN5(dev)) {
2366
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2367 2368 2369
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2370
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2371 2372 2373
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2374
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2375 2376 2377
	}
	ring->init = init_ring_common;

2378
	return intel_init_ring_buffer(dev, ring);
2379
}
2380

2381 2382 2383 2384 2385 2386 2387
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2388
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2389 2390 2391 2392 2393 2394

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2395
	ring->name = "bsd2 ring";
2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2410
	if (i915_semaphore_is_enabled(dev)) {
2411
		ring->semaphore.sync_to = gen8_ring_sync;
2412 2413 2414
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2415 2416 2417 2418 2419
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2420 2421
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2422
	struct drm_i915_private *dev_priv = dev->dev_private;
2423
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2424

2425 2426 2427 2428 2429
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2430
	ring->flush = gen6_ring_flush;
2431 2432
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2433
	ring->set_seqno = ring_set_seqno;
2434 2435 2436 2437 2438
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2439
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2440
		if (i915_semaphore_is_enabled(dev)) {
2441
			ring->semaphore.sync_to = gen8_ring_sync;
2442 2443
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2444
		}
2445 2446 2447 2448
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2449
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2471
	}
2472
	ring->init = init_ring_common;
2473

2474
	return intel_init_ring_buffer(dev, ring);
2475
}
2476

B
Ben Widawsky 已提交
2477 2478
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2479
	struct drm_i915_private *dev_priv = dev->dev_private;
2480
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2491 2492 2493

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2494
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2495 2496
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2497
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2498
		if (i915_semaphore_is_enabled(dev)) {
2499
			ring->semaphore.sync_to = gen8_ring_sync;
2500 2501
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2502
		}
2503 2504 2505 2506
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2507
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2522
	}
B
Ben Widawsky 已提交
2523 2524 2525 2526 2527
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2528
int
2529
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2547
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2565 2566

void
2567
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}