intel_ringbuffer.c 69.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

43
static inline int __ring_space(int head, int tail, int size)
44
{
45
	int space = head - (tail + I915_RING_FREE_SPACE);
46
	if (space < 0)
47
		space += size;
48 49 50
	return space;
}

51
static inline int ring_space(struct intel_ringbuffer *ringbuf)
52
{
53
	return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
54 55
}

56
static bool intel_ring_stopped(struct intel_engine_cs *ring)
57 58
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
59 60
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
61

62
void __intel_ring_advance(struct intel_engine_cs *ring)
63
{
64 65
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
66
	if (intel_ring_stopped(ring))
67
		return;
68
	ring->write_tail(ring, ringbuf->tail);
69 70
}

71
static int
72
gen2_render_ring_flush(struct intel_engine_cs *ring,
73 74 75 76 77 78 79
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
80
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
98
gen4_render_ring_flush(struct intel_engine_cs *ring,
99 100
		       u32	invalidate_domains,
		       u32	flush_domains)
101
{
102
	struct drm_device *dev = ring->dev;
103
	u32 cmd;
104
	int ret;
105

106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
135
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
136 137 138
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
139

140 141 142
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
143

144 145 146
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
147

148 149 150
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
151 152

	return 0;
153 154
}

155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
193
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
194
{
195
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
228
gen6_render_ring_flush(struct intel_engine_cs *ring,
229 230 231
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
232
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
233 234
	int ret;

235 236 237 238 239
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

240 241 242 243
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
244 245 246 247 248 249 250
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
251
		flags |= PIPE_CONTROL_CS_STALL;
252 253 254 255 256 257 258 259 260 261 262
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
263
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
264
	}
265

266
	ret = intel_ring_begin(ring, 4);
267 268 269
	if (ret)
		return ret;

270
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
271 272
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
273
	intel_ring_emit(ring, 0);
274 275 276 277 278
	intel_ring_advance(ring);

	return 0;
}

279
static int
280
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

298
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
299 300 301 302 303 304
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

305
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
306 307 308 309 310 311
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
312 313 314
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
315 316 317 318 319 320
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

321
static int
322
gen7_render_ring_flush(struct intel_engine_cs *ring,
323 324 325
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
326
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
327 328
	int ret;

329 330 331 332 333 334 335 336 337 338
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
358
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
359 360 361 362 363

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
364 365 366 367 368 369 370 371
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
372
	intel_ring_emit(ring, scratch_addr);
373 374 375
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

376
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
377 378
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

379 380 381
	return 0;
}

382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
403
static int
404
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
405 406 407
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
408
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
409
	int ret;
B
Ben Widawsky 已提交
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
426 427 428 429 430 431 432 433

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
434 435
	}

436
	return gen8_emit_pipe_control(ring, flags, scratch_addr);
B
Ben Widawsky 已提交
437 438
}

439
static void ring_write_tail(struct intel_engine_cs *ring,
440
			    u32 value)
441
{
442
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
443
	I915_WRITE_TAIL(ring, value);
444 445
}

446
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
447
{
448
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
449
	u64 acthd;
450

451 452 453 454 455 456 457 458 459
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
460 461
}

462
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
463 464 465 466 467 468 469 470 471 472
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

473
static bool stop_ring(struct intel_engine_cs *ring)
474
{
475
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
476

477 478
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
479 480
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
481 482 483 484 485 486
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
487 488
		}
	}
489

490
	I915_WRITE_CTL(ring, 0);
491
	I915_WRITE_HEAD(ring, 0);
492
	ring->write_tail(ring, 0);
493

494 495 496 497
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
498

499 500
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
501

502
static int init_ring_common(struct intel_engine_cs *ring)
503 504 505
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
506 507
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
508 509 510 511 512 513
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
514 515 516 517 518 519 520
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
521

522
		if (!stop_ring(ring)) {
523 524 525 526 527 528 529
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
530 531
			ret = -EIO;
			goto out;
532
		}
533 534
	}

535 536 537 538 539
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

540 541 542
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

543 544 545 546
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
547
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
548
	I915_WRITE_CTL(ring,
549
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
550
			| RING_VALID);
551 552

	/* If the head is still not zero, the ring is dead */
553
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
554
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
555
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
556
		DRM_ERROR("%s initialization failed "
557 558 559 560 561
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
562 563
		ret = -EIO;
		goto out;
564 565
	}

566 567
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
568
	else {
569 570
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
571
		ringbuf->space = ring_space(ringbuf);
572
		ringbuf->last_retired_head = -1;
573
	}
574

575 576
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

577
out:
578
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
579 580

	return ret;
581 582
}

583
static int
584
init_pipe_control(struct intel_engine_cs *ring)
585 586 587
{
	int ret;

588
	if (ring->scratch.obj)
589 590
		return 0;

591 592
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
593 594 595 596
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
597

598 599 600
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
601

602
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
603 604 605
	if (ret)
		goto err_unref;

606 607 608
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
609
		ret = -ENOMEM;
610
		goto err_unpin;
611
	}
612

613
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
614
			 ring->name, ring->scratch.gtt_offset);
615 616 617
	return 0;

err_unpin:
B
Ben Widawsky 已提交
618
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
619
err_unref:
620
	drm_gem_object_unreference(&ring->scratch.obj->base);
621 622 623 624
err:
	return ret;
}

625
static int init_render_ring(struct intel_engine_cs *ring)
626
{
627
	struct drm_device *dev = ring->dev;
628
	struct drm_i915_private *dev_priv = dev->dev_private;
629
	int ret = init_ring_common(ring);
630 631
	if (ret)
		return ret;
632

633 634
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
635
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
636 637 638 639

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
640
	 *
641
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
642 643 644 645
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

646
	/* Required for the hardware to program scanline values for waiting */
647
	/* WaEnableFlushTlbInvalidationMode:snb */
648 649
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
650
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
651

652
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
653 654
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
655
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
656
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
657

658
	if (INTEL_INFO(dev)->gen >= 5) {
659 660 661 662 663
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

664
	if (IS_GEN6(dev)) {
665 666 667 668 669 670
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
671
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
672 673
	}

674 675
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
676

677
	if (HAS_L3_DPF(dev))
678
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
679

680 681 682
	return ret;
}

683
static void render_ring_cleanup(struct intel_engine_cs *ring)
684
{
685
	struct drm_device *dev = ring->dev;
686 687 688 689 690 691 692
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
693

694
	if (ring->scratch.obj == NULL)
695 696
		return;

697 698
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
699
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
700
	}
701

702 703
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
704 705
}

706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

780
static int gen6_signal(struct intel_engine_cs *signaller,
781
		       unsigned int num_dwords)
782
{
783 784
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
785
	struct intel_engine_cs *useless;
786
	int i, ret, num_rings;
787

788 789 790 791
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
792 793 794 795 796

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

797 798 799 800 801 802 803 804
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		}
	}
805

806 807 808 809
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

810
	return 0;
811 812
}

813 814 815 816 817 818 819 820 821
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
822
static int
823
gen6_add_request(struct intel_engine_cs *ring)
824
{
825
	int ret;
826

B
Ben Widawsky 已提交
827 828 829 830 831
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

832 833 834 835 836
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
837
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
838
	intel_ring_emit(ring, MI_USER_INTERRUPT);
839
	__intel_ring_advance(ring);
840 841 842 843

	return 0;
}

844 845 846 847 848 849 850
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

851 852 853 854 855 856 857
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
858 859 860 861 862 863 864 865 866 867 868 869 870 871 872

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
873
				MI_SEMAPHORE_POLL |
874 875 876 877 878 879 880 881 882 883
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

884
static int
885 886
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
887
	       u32 seqno)
888
{
889 890 891
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
892 893
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
894

895 896 897 898 899 900
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

901
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
902

903
	ret = intel_ring_begin(waiter, 4);
904 905 906
	if (ret)
		return ret;

907 908
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
909
		intel_ring_emit(waiter, dw1 | wait_mbox);
910 911 912 913 914 915 916 917 918
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
919
	intel_ring_advance(waiter);
920 921 922 923

	return 0;
}

924 925
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
926 927
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
928 929 930 931 932 933
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
934
pc_render_add_request(struct intel_engine_cs *ring)
935
{
936
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
937 938 939 940 941 942 943 944 945 946 947 948 949 950
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

951
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
952 953
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
954
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
955
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
956 957
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
958
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
959
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
960
	scratch_addr += 2 * CACHELINE_BYTES;
961
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
962
	scratch_addr += 2 * CACHELINE_BYTES;
963
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
964
	scratch_addr += 2 * CACHELINE_BYTES;
965
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
966
	scratch_addr += 2 * CACHELINE_BYTES;
967
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
968

969
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
970 971
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
972
			PIPE_CONTROL_NOTIFY);
973
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
974
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
975
	intel_ring_emit(ring, 0);
976
	__intel_ring_advance(ring);
977 978 979 980

	return 0;
}

981
static u32
982
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
983 984 985 986
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
987 988 989 990 991
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

992 993 994
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

995
static u32
996
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
997
{
998 999 1000
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1001
static void
1002
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1003 1004 1005 1006
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1007
static u32
1008
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1009
{
1010
	return ring->scratch.cpu_page[0];
1011 1012
}

M
Mika Kuoppala 已提交
1013
static void
1014
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1015
{
1016
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1017 1018
}

1019
static bool
1020
gen5_ring_get_irq(struct intel_engine_cs *ring)
1021 1022
{
	struct drm_device *dev = ring->dev;
1023
	struct drm_i915_private *dev_priv = dev->dev_private;
1024
	unsigned long flags;
1025 1026 1027 1028

	if (!dev->irq_enabled)
		return false;

1029
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1030
	if (ring->irq_refcount++ == 0)
1031
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1032
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1033 1034 1035 1036 1037

	return true;
}

static void
1038
gen5_ring_put_irq(struct intel_engine_cs *ring)
1039 1040
{
	struct drm_device *dev = ring->dev;
1041
	struct drm_i915_private *dev_priv = dev->dev_private;
1042
	unsigned long flags;
1043

1044
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1045
	if (--ring->irq_refcount == 0)
1046
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1047
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1048 1049
}

1050
static bool
1051
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1052
{
1053
	struct drm_device *dev = ring->dev;
1054
	struct drm_i915_private *dev_priv = dev->dev_private;
1055
	unsigned long flags;
1056

1057 1058 1059
	if (!dev->irq_enabled)
		return false;

1060
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1061
	if (ring->irq_refcount++ == 0) {
1062 1063 1064 1065
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1066
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1067 1068

	return true;
1069 1070
}

1071
static void
1072
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1073
{
1074
	struct drm_device *dev = ring->dev;
1075
	struct drm_i915_private *dev_priv = dev->dev_private;
1076
	unsigned long flags;
1077

1078
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1079
	if (--ring->irq_refcount == 0) {
1080 1081 1082 1083
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1084
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1085 1086
}

C
Chris Wilson 已提交
1087
static bool
1088
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1089 1090
{
	struct drm_device *dev = ring->dev;
1091
	struct drm_i915_private *dev_priv = dev->dev_private;
1092
	unsigned long flags;
C
Chris Wilson 已提交
1093 1094 1095 1096

	if (!dev->irq_enabled)
		return false;

1097
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1098
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1099 1100 1101 1102
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1103
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1104 1105 1106 1107 1108

	return true;
}

static void
1109
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1110 1111
{
	struct drm_device *dev = ring->dev;
1112
	struct drm_i915_private *dev_priv = dev->dev_private;
1113
	unsigned long flags;
C
Chris Wilson 已提交
1114

1115
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1116
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1117 1118 1119 1120
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1121
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1122 1123
}

1124
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1125
{
1126
	struct drm_device *dev = ring->dev;
1127
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1128 1129 1130 1131 1132 1133 1134
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1135
		case RCS:
1136 1137
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1138
		case BCS:
1139 1140
			mmio = BLT_HWS_PGA_GEN7;
			break;
1141 1142 1143 1144 1145
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1146
		case VCS:
1147 1148
			mmio = BSD_HWS_PGA_GEN7;
			break;
1149
		case VECS:
B
Ben Widawsky 已提交
1150 1151
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1152 1153 1154 1155
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1156
		/* XXX: gen8 returns to sanity */
1157 1158 1159
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1160 1161
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1162

1163 1164 1165 1166 1167 1168 1169 1170
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1171
		u32 reg = RING_INSTPM(ring->mmio_base);
1172 1173 1174 1175

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1176 1177 1178 1179 1180 1181 1182 1183
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1184 1185
}

1186
static int
1187
bsd_ring_flush(struct intel_engine_cs *ring,
1188 1189
	       u32     invalidate_domains,
	       u32     flush_domains)
1190
{
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1201 1202
}

1203
static int
1204
i9xx_add_request(struct intel_engine_cs *ring)
1205
{
1206 1207 1208 1209 1210
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1211

1212 1213
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1214
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1215
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1216
	__intel_ring_advance(ring);
1217

1218
	return 0;
1219 1220
}

1221
static bool
1222
gen6_ring_get_irq(struct intel_engine_cs *ring)
1223 1224
{
	struct drm_device *dev = ring->dev;
1225
	struct drm_i915_private *dev_priv = dev->dev_private;
1226
	unsigned long flags;
1227 1228 1229 1230

	if (!dev->irq_enabled)
	       return false;

1231
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1232
	if (ring->irq_refcount++ == 0) {
1233
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1234 1235
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1236
					 GT_PARITY_ERROR(dev)));
1237 1238
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1239
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1240
	}
1241
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1242 1243 1244 1245 1246

	return true;
}

static void
1247
gen6_ring_put_irq(struct intel_engine_cs *ring)
1248 1249
{
	struct drm_device *dev = ring->dev;
1250
	struct drm_i915_private *dev_priv = dev->dev_private;
1251
	unsigned long flags;
1252

1253
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1254
	if (--ring->irq_refcount == 0) {
1255
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1256
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1257 1258
		else
			I915_WRITE_IMR(ring, ~0);
1259
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1260
	}
1261
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1262 1263
}

B
Ben Widawsky 已提交
1264
static bool
1265
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1266 1267 1268 1269 1270 1271 1272 1273
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1274
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1275
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1276
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1277
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1278
	}
1279
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1280 1281 1282 1283 1284

	return true;
}

static void
1285
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1286 1287 1288 1289 1290 1291 1292 1293
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1294
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1295
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1296
		I915_WRITE_IMR(ring, ~0);
1297
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1298
	}
1299
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1300 1301
}

1302
static bool
1303
gen8_ring_get_irq(struct intel_engine_cs *ring)
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1329
gen8_ring_put_irq(struct intel_engine_cs *ring)
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1348
static int
1349
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1350
			 u64 offset, u32 length,
1351
			 unsigned flags)
1352
{
1353
	int ret;
1354

1355 1356 1357 1358
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1359
	intel_ring_emit(ring,
1360 1361
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1362
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1363
	intel_ring_emit(ring, offset);
1364 1365
	intel_ring_advance(ring);

1366 1367 1368
	return 0;
}

1369 1370
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1371
static int
1372
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1373
				u64 offset, u32 len,
1374
				unsigned flags)
1375
{
1376
	int ret;
1377

1378 1379 1380 1381
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1382

1383 1384 1385 1386 1387 1388
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1389
		u32 cs_offset = ring->scratch.gtt_offset;
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1418

1419 1420 1421 1422
	return 0;
}

static int
1423
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1424
			 u64 offset, u32 len,
1425
			 unsigned flags)
1426 1427 1428 1429 1430 1431 1432
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1433
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1434
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1435
	intel_ring_advance(ring);
1436 1437 1438 1439

	return 0;
}

1440
static void cleanup_status_page(struct intel_engine_cs *ring)
1441
{
1442
	struct drm_i915_gem_object *obj;
1443

1444 1445
	obj = ring->status_page.obj;
	if (obj == NULL)
1446 1447
		return;

1448
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1449
	i915_gem_object_ggtt_unpin(obj);
1450
	drm_gem_object_unreference(&obj->base);
1451
	ring->status_page.obj = NULL;
1452 1453
}

1454
static int init_status_page(struct intel_engine_cs *ring)
1455
{
1456
	struct drm_i915_gem_object *obj;
1457

1458
	if ((obj = ring->status_page.obj) == NULL) {
1459
		unsigned flags;
1460
		int ret;
1461

1462 1463 1464 1465 1466
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1467

1468 1469 1470 1471
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1486 1487 1488 1489 1490 1491 1492 1493
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1494

1495
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1496
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1497
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1498

1499 1500
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1501 1502 1503 1504

	return 0;
}

1505
static int init_phys_status_page(struct intel_engine_cs *ring)
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
static void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
{
	if (!ringbuf->obj)
		return;

	iounmap(ringbuf->virtual_start);
	i915_gem_object_ggtt_unpin(ringbuf->obj);
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

static int intel_alloc_ringbuffer_obj(struct drm_device *dev,
				      struct intel_ringbuffer *ringbuf)
1535
{
1536
	struct drm_i915_private *dev_priv = to_i915(dev);
1537
	struct drm_i915_gem_object *obj;
1538 1539
	int ret;

1540
	if (ringbuf->obj)
1541
		return 0;
1542

1543 1544
	obj = NULL;
	if (!HAS_LLC(dev))
1545
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1546
	if (obj == NULL)
1547
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1548 1549
	if (obj == NULL)
		return -ENOMEM;
1550

1551 1552 1553
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1554
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1555 1556
	if (ret)
		goto err_unref;
1557

1558 1559 1560 1561
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1562
	ringbuf->virtual_start =
1563
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1564 1565
				ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
1566
		ret = -EINVAL;
1567
		goto err_unpin;
1568 1569
	}

1570
	ringbuf->obj = obj;
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
1581
				  struct intel_engine_cs *ring)
1582
{
1583
	struct intel_ringbuffer *ringbuf = ring->buffer;
1584 1585
	int ret;

1586 1587 1588 1589 1590 1591 1592
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1593 1594 1595
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1596
	ringbuf->size = 32 * PAGE_SIZE;
1597
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1598 1599 1600 1601 1602 1603

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1604
			goto error;
1605 1606 1607 1608
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1609
			goto error;
1610 1611
	}

1612
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1613 1614
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
1615
		goto error;
1616
	}
1617

1618 1619 1620 1621
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1622
	ringbuf->effective_size = ringbuf->size;
1623
	if (IS_I830(dev) || IS_845G(dev))
1624
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1625

1626 1627
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1628 1629 1630 1631 1632 1633 1634
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1635

1636 1637 1638 1639
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1640 1641
}

1642
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1643
{
1644
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1645
	struct intel_ringbuffer *ringbuf = ring->buffer;
1646

1647
	if (!intel_ring_initialized(ring))
1648 1649
		return;

1650
	intel_stop_ring_buffer(ring);
1651
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1652

1653
	intel_destroy_ringbuffer_obj(ringbuf);
1654 1655
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1656

Z
Zou Nan hai 已提交
1657 1658 1659
	if (ring->cleanup)
		ring->cleanup(ring);

1660
	cleanup_status_page(ring);
1661 1662

	i915_cmd_parser_fini_ring(ring);
1663

1664
	kfree(ringbuf);
1665
	ring->buffer = NULL;
1666 1667
}

1668
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1669
{
1670
	struct intel_ringbuffer *ringbuf = ring->buffer;
1671
	struct drm_i915_gem_request *request;
1672
	u32 seqno = 0;
1673 1674
	int ret;

1675 1676 1677
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1678

1679
		ringbuf->space = ring_space(ringbuf);
1680
		if (ringbuf->space >= n)
1681 1682 1683 1684
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1685
		if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
1686 1687 1688 1689 1690 1691 1692 1693
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1694
	ret = i915_wait_seqno(ring, seqno);
1695 1696 1697
	if (ret)
		return ret;

1698
	i915_gem_retire_requests_ring(ring);
1699 1700
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1701

1702
	ringbuf->space = ring_space(ringbuf);
1703 1704 1705
	return 0;
}

1706
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1707
{
1708
	struct drm_device *dev = ring->dev;
1709
	struct drm_i915_private *dev_priv = dev->dev_private;
1710
	struct intel_ringbuffer *ringbuf = ring->buffer;
1711
	unsigned long end;
1712
	int ret;
1713

1714 1715 1716 1717
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1718 1719 1720
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1721 1722 1723 1724 1725 1726
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1727

1728
	trace_i915_ring_wait_begin(ring);
1729
	do {
1730
		ringbuf->head = I915_READ_HEAD(ring);
1731
		ringbuf->space = ring_space(ringbuf);
1732
		if (ringbuf->space >= n) {
1733 1734
			ret = 0;
			break;
1735 1736
		}

1737 1738
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1739 1740 1741 1742
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1743

1744
		msleep(1);
1745

1746 1747 1748 1749 1750
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1751 1752
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1753
		if (ret)
1754 1755 1756 1757 1758 1759 1760
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1761
	trace_i915_ring_wait_end(ring);
1762
	return ret;
1763
}
1764

1765
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1766 1767
{
	uint32_t __iomem *virt;
1768 1769
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1770

1771
	if (ringbuf->space < rem) {
1772 1773 1774 1775 1776
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1777
	virt = ringbuf->virtual_start + ringbuf->tail;
1778 1779 1780 1781
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1782
	ringbuf->tail = 0;
1783
	ringbuf->space = ring_space(ringbuf);
1784 1785 1786 1787

	return 0;
}

1788
int intel_ring_idle(struct intel_engine_cs *ring)
1789 1790 1791 1792 1793
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1794
	if (ring->outstanding_lazy_seqno) {
1795
		ret = i915_add_request(ring, NULL);
1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1811
static int
1812
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
1813
{
1814
	if (ring->outstanding_lazy_seqno)
1815 1816
		return 0;

1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1827
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1828 1829
}

1830
static int __intel_ring_prepare(struct intel_engine_cs *ring,
1831
				int bytes)
M
Mika Kuoppala 已提交
1832
{
1833
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
1834 1835
	int ret;

1836
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
1837 1838 1839 1840 1841
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

1842
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
1843 1844 1845 1846 1847 1848 1849 1850
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1851
int intel_ring_begin(struct intel_engine_cs *ring,
1852
		     int num_dwords)
1853
{
1854
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1855
	int ret;
1856

1857 1858
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1859 1860
	if (ret)
		return ret;
1861

1862 1863 1864 1865
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1866 1867 1868 1869 1870
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1871
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
1872
	return 0;
1873
}
1874

1875
/* Align the ring tail to a cacheline boundary */
1876
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
1877
{
1878
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1879 1880 1881 1882 1883
	int ret;

	if (num_dwords == 0)
		return 0;

1884
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1897
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
1898
{
1899 1900
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1901

1902
	BUG_ON(ring->outstanding_lazy_seqno);
1903

1904
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
1905 1906
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1907
		if (HAS_VEBOX(dev))
1908
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1909
	}
1910

1911
	ring->set_seqno(ring, seqno);
1912
	ring->hangcheck.seqno = seqno;
1913
}
1914

1915
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
1916
				     u32 value)
1917
{
1918
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1919 1920

       /* Every tail move must follow the sequence below */
1921 1922 1923 1924

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1925
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1926 1927 1928 1929
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1930

1931
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1932
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1933 1934 1935
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1936

1937
	/* Now that the ring is fully powered up, update the tail */
1938
	I915_WRITE_TAIL(ring, value);
1939 1940 1941 1942 1943
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1944
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1945
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1946 1947
}

1948
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
1949
			       u32 invalidate, u32 flush)
1950
{
1951
	uint32_t cmd;
1952 1953 1954 1955 1956 1957
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1958
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1959 1960
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1961 1962 1963 1964 1965 1966
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1967
	if (invalidate & I915_GEM_GPU_DOMAINS)
1968 1969
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1970
	intel_ring_emit(ring, cmd);
1971
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1972 1973 1974 1975 1976 1977 1978
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1979 1980
	intel_ring_advance(ring);
	return 0;
1981 1982
}

1983
static int
1984
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1985
			      u64 offset, u32 len,
1986 1987
			      unsigned flags)
{
B
Ben Widawsky 已提交
1988 1989 1990
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1991 1992 1993 1994 1995 1996 1997
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1998
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
1999 2000
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2001 2002 2003 2004 2005 2006
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2007
static int
2008
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2009
			      u64 offset, u32 len,
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2028
static int
2029
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2030
			      u64 offset, u32 len,
2031
			      unsigned flags)
2032
{
2033
	int ret;
2034

2035 2036 2037
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2038

2039 2040 2041
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2042 2043 2044
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2045

2046
	return 0;
2047 2048
}

2049 2050
/* Blitter support (SandyBridge+) */

2051
static int gen6_ring_flush(struct intel_engine_cs *ring,
2052
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2053
{
R
Rodrigo Vivi 已提交
2054
	struct drm_device *dev = ring->dev;
2055
	uint32_t cmd;
2056 2057
	int ret;

2058
	ret = intel_ring_begin(ring, 4);
2059 2060 2061
	if (ret)
		return ret;

2062
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2063 2064
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2065 2066 2067 2068 2069 2070
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2071
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2072
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2073
			MI_FLUSH_DW_OP_STOREDW;
2074
	intel_ring_emit(ring, cmd);
2075
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2076 2077 2078 2079 2080 2081 2082
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2083
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2084

2085
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
2086 2087
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

2088
	return 0;
Z
Zou Nan hai 已提交
2089 2090
}

2091 2092
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2093
	struct drm_i915_private *dev_priv = dev->dev_private;
2094
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2095 2096
	struct drm_i915_gem_object *obj;
	int ret;
2097

2098 2099 2100 2101
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2102
	if (INTEL_INFO(dev)->gen >= 8) {
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
B
Ben Widawsky 已提交
2119 2120 2121 2122 2123 2124 2125 2126
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2127
			WARN_ON(!dev_priv->semaphore_obj);
2128
			ring->semaphore.sync_to = gen8_ring_sync;
2129 2130
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2131 2132
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2133
		ring->add_request = gen6_add_request;
2134
		ring->flush = gen7_render_ring_flush;
2135
		if (INTEL_INFO(dev)->gen == 6)
2136
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2137 2138
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2139
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2140
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2141
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2163 2164
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2165
		ring->flush = gen4_render_ring_flush;
2166
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2167
		ring->set_seqno = pc_render_set_seqno;
2168 2169
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2170 2171
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2172
	} else {
2173
		ring->add_request = i9xx_add_request;
2174 2175 2176 2177
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2178
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2179
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2180 2181 2182 2183 2184 2185 2186
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2187
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2188
	}
2189
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2190

2191 2192
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2193 2194
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2195
	else if (INTEL_INFO(dev)->gen >= 6)
2196 2197 2198 2199 2200 2201 2202
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2203 2204 2205
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2206 2207 2208 2209 2210 2211 2212 2213
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2214
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2215 2216 2217 2218 2219 2220
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2221 2222
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2223 2224
	}

2225
	return intel_init_ring_buffer(dev, ring);
2226 2227
}

2228 2229
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2230
	struct drm_i915_private *dev_priv = dev->dev_private;
2231
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2232
	struct intel_ringbuffer *ringbuf = ring->buffer;
2233
	int ret;
2234

2235 2236 2237 2238 2239 2240 2241
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

2242 2243 2244 2245
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2246
	if (INTEL_INFO(dev)->gen >= 6) {
2247
		/* non-kms not supported on gen6+ */
2248 2249
		ret = -ENODEV;
		goto err_ringbuf;
2250
	}
2251 2252 2253 2254 2255

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2256 2257 2258 2259
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2260
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2261
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2262 2263 2264 2265 2266 2267 2268
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2269
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2270
	ring->write_tail = ring_write_tail;
2271 2272 2273 2274 2275 2276
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2277 2278
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2279 2280 2281 2282 2283

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

2284 2285
	ringbuf->size = size;
	ringbuf->effective_size = ringbuf->size;
2286
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2287
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2288

2289 2290
	ringbuf->virtual_start = ioremap_wc(start, size);
	if (ringbuf->virtual_start == NULL) {
2291 2292
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
2293 2294
		ret = -ENOMEM;
		goto err_ringbuf;
2295 2296
	}

2297
	if (!I915_NEED_GFX_HWS(dev)) {
2298
		ret = init_phys_status_page(ring);
2299
		if (ret)
2300
			goto err_vstart;
2301 2302
	}

2303
	return 0;
2304 2305

err_vstart:
2306
	iounmap(ringbuf->virtual_start);
2307 2308 2309 2310
err_ringbuf:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2311 2312
}

2313 2314
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2315
	struct drm_i915_private *dev_priv = dev->dev_private;
2316
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2317

2318 2319 2320
	ring->name = "bsd ring";
	ring->id = VCS;

2321
	ring->write_tail = ring_write_tail;
2322
	if (INTEL_INFO(dev)->gen >= 6) {
2323
		ring->mmio_base = GEN6_BSD_RING_BASE;
2324 2325 2326
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2327
		ring->flush = gen6_bsd_ring_flush;
2328 2329
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2330
		ring->set_seqno = ring_set_seqno;
2331 2332 2333 2334 2335
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2336 2337
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2338
			if (i915_semaphore_is_enabled(dev)) {
2339
				ring->semaphore.sync_to = gen8_ring_sync;
2340 2341
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2342
			}
2343 2344 2345 2346
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2347 2348
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2363
		}
2364 2365 2366
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2367
		ring->add_request = i9xx_add_request;
2368
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2369
		ring->set_seqno = ring_set_seqno;
2370
		if (IS_GEN5(dev)) {
2371
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2372 2373 2374
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2375
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2376 2377 2378
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2379
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2380 2381 2382
	}
	ring->init = init_ring_common;

2383
	return intel_init_ring_buffer(dev, ring);
2384
}
2385

2386 2387 2388 2389 2390 2391 2392
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2393
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2394 2395 2396 2397 2398 2399

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2400
	ring->name = "bsd2 ring";
2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2415
	if (i915_semaphore_is_enabled(dev)) {
2416
		ring->semaphore.sync_to = gen8_ring_sync;
2417 2418 2419
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2420 2421 2422 2423 2424
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2425 2426
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2427
	struct drm_i915_private *dev_priv = dev->dev_private;
2428
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2429

2430 2431 2432 2433 2434
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2435
	ring->flush = gen6_ring_flush;
2436 2437
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2438
	ring->set_seqno = ring_set_seqno;
2439 2440 2441 2442 2443
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2444
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2445
		if (i915_semaphore_is_enabled(dev)) {
2446
			ring->semaphore.sync_to = gen8_ring_sync;
2447 2448
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2449
		}
2450 2451 2452 2453
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2454
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2476
	}
2477
	ring->init = init_ring_common;
2478

2479
	return intel_init_ring_buffer(dev, ring);
2480
}
2481

B
Ben Widawsky 已提交
2482 2483
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2484
	struct drm_i915_private *dev_priv = dev->dev_private;
2485
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2496 2497 2498

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2499
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2500 2501
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2502
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2503
		if (i915_semaphore_is_enabled(dev)) {
2504
			ring->semaphore.sync_to = gen8_ring_sync;
2505 2506
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2507
		}
2508 2509 2510 2511
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2512
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2527
	}
B
Ben Widawsky 已提交
2528 2529 2530 2531 2532
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2533
int
2534
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2552
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2570 2571

void
2572
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}