intel_ringbuffer.c 29.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44 45 46 47 48 49 50
static u32 i915_gem_get_seqno(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 seqno;

	seqno = dev_priv->next_seqno;

	/* reserve 0 for non-seqno */
	if (++dev_priv->next_seqno == 0)
		dev_priv->next_seqno = 1;

	return seqno;
}

51
static int
52
render_ring_flush(struct intel_ring_buffer *ring,
53 54
		  u32	invalidate_domains,
		  u32	flush_domains)
55
{
56
	struct drm_device *dev = ring->dev;
57 58
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 cmd;
59
	int ret;
60

61 62 63 64
#if WATCH_EXEC
	DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
		  invalidate_domains, flush_domains);
#endif
65 66

	trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
				     invalidate_domains, flush_domains);

	if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
		/*
		 * read/write caches:
		 *
		 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
		 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
		 * also flushed at 2d versus 3d pipeline switches.
		 *
		 * read-only caches:
		 *
		 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
		 * MI_READ_FLUSH is set, and is always flushed on 965.
		 *
		 * I915_GEM_DOMAIN_COMMAND may not exist?
		 *
		 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
		 * invalidated when MI_EXE_FLUSH is set.
		 *
		 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
		 * invalidated with every MI_FLUSH.
		 *
		 * TLBs:
		 *
		 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
		 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
		 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
		 * are flushed at any MI_FLUSH.
		 */

		cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
		if ((invalidate_domains|flush_domains) &
		    I915_GEM_DOMAIN_RENDER)
			cmd &= ~MI_NO_WRITE_FLUSH;
102
		if (INTEL_INFO(dev)->gen < 4) {
103 104 105 106 107 108 109 110 111 112
			/*
			 * On the 965, the sampler cache always gets flushed
			 * and this bit is reserved.
			 */
			if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
				cmd |= MI_READ_FLUSH;
		}
		if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
			cmd |= MI_EXE_FLUSH;

113 114 115 116
		if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
		    (IS_G4X(dev) || IS_GEN5(dev)))
			cmd |= MI_INVALIDATE_ISP;

117 118 119
#if WATCH_EXEC
		DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
#endif
120 121 122 123 124 125 126
		ret = intel_ring_begin(ring, 2);
		if (ret)
			return ret;

		intel_ring_emit(ring, cmd);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
127
	}
128 129

	return 0;
130 131
}

132
static void ring_write_tail(struct intel_ring_buffer *ring,
133
			    u32 value)
134
{
135
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
136
	I915_WRITE_TAIL(ring, value);
137 138
}

139
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
140
{
141 142
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
143
			RING_ACTHD(ring->mmio_base) : ACTHD;
144 145 146 147

	return I915_READ(acthd_reg);
}

148
static int init_ring_common(struct intel_ring_buffer *ring)
149
{
150
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
151
	struct drm_i915_gem_object *obj = ring->obj;
152 153 154
	u32 head;

	/* Stop the ring if it's running. */
155
	I915_WRITE_CTL(ring, 0);
156
	I915_WRITE_HEAD(ring, 0);
157
	ring->write_tail(ring, 0);
158 159

	/* Initialize the ring. */
160
	I915_WRITE_START(ring, obj->gtt_offset);
161
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
162 163 164

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
165 166 167 168 169 170 171
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
172

173
		I915_WRITE_HEAD(ring, 0);
174

175 176 177 178 179 180 181 182 183
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
184 185
	}

186
	I915_WRITE_CTL(ring,
187
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
188
			| RING_REPORT_64K | RING_VALID);
189 190

	/* If the head is still not zero, the ring is dead */
191
	if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
192
	    I915_READ_START(ring) != obj->gtt_offset ||
193
	    (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
194 195 196 197 198 199 200 201
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
		return -EIO;
202 203
	}

204 205
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
206
	else {
207
		ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
208
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
209 210 211 212
		ring->space = ring->head - (ring->tail + 8);
		if (ring->space < 0)
			ring->space += ring->size;
	}
213

214 215 216
	return 0;
}

217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
	obj->agp_type = AGP_USER_CACHED_MEMORY;

	ret = i915_gem_object_pin(obj, 4096, true);
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
	pc->cpu_page =  kmap(obj->pages[0]);
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
	kunmap(obj->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

289
static int init_render_ring(struct intel_ring_buffer *ring)
290
{
291
	struct drm_device *dev = ring->dev;
292
	struct drm_i915_private *dev_priv = dev->dev_private;
293
	int ret = init_ring_common(ring);
294

295
	if (INTEL_INFO(dev)->gen > 3) {
296
		int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
297 298 299
		if (IS_GEN6(dev))
			mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
		I915_WRITE(MI_MODE, mode);
300
	}
301

302 303 304 305 306 307 308
	if (INTEL_INFO(dev)->gen >= 6) {
	} else if (IS_GEN5(dev)) {
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

309 310 311
	return ret;
}

312 313 314 315 316 317 318 319
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
static void
update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int id;

	/*
	 * cs -> 1 = vcs, 0 = bcs
	 * vcs -> 1 = bcs, 0 = cs,
	 * bcs -> 1 = cs, 0 = vcs.
	 */
	id = ring - dev_priv->ring;
	id += 2 - i;
	id %= 3;

	intel_ring_emit(ring,
			MI_SEMAPHORE_MBOX |
			MI_SEMAPHORE_REGISTER |
			MI_SEMAPHORE_UPDATE);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring,
			RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
}

static int
gen6_add_request(struct intel_ring_buffer *ring,
		 u32 *result)
{
	u32 seqno;
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

	seqno = i915_gem_get_seqno(ring->dev);
	update_semaphore(ring, 0, seqno);
	update_semaphore(ring, 1, seqno);

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

int
intel_ring_sync(struct intel_ring_buffer *ring,
		struct intel_ring_buffer *to,
		u32 seqno)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_SEMAPHORE_MBOX |
			MI_SEMAPHORE_REGISTER |
			intel_ring_sync_index(ring, to) << 17 |
			MI_SEMAPHORE_COMPARE);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL | 2);				\
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
	struct drm_device *dev = ring->dev;
	u32 seqno = i915_gem_get_seqno(dev);
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
			PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
			PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

453 454 455 456 457 458 459
static int
render_ring_add_request(struct intel_ring_buffer *ring,
			u32 *result)
{
	struct drm_device *dev = ring->dev;
	u32 seqno = i915_gem_get_seqno(dev);
	int ret;
460

461 462 463
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
464

465 466 467 468
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
469
	intel_ring_advance(ring);
470

471 472
	*result = seqno;
	return 0;
473 474
}

475
static u32
476
ring_get_seqno(struct intel_ring_buffer *ring)
477
{
478 479 480
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

481 482 483 484 485 486 487
static u32
pc_render_get_seqno(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

488
static bool
489
render_ring_get_irq(struct intel_ring_buffer *ring)
490
{
491
	struct drm_device *dev = ring->dev;
492

493 494 495 496
	if (!dev->irq_enabled)
		return false;

	if (atomic_inc_return(&ring->irq_refcount) == 1) {
497 498 499 500
		drm_i915_private_t *dev_priv = dev->dev_private;
		unsigned long irqflags;

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
501
		if (HAS_PCH_SPLIT(dev))
502
			ironlake_enable_graphics_irq(dev_priv,
503
						     GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
504 505
		else
			i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
506
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
507
	}
508 509

	return true;
510 511
}

512
static void
513
render_ring_put_irq(struct intel_ring_buffer *ring)
514
{
515
	struct drm_device *dev = ring->dev;
516

517
	if (atomic_dec_and_test(&ring->irq_refcount)) {
518 519 520 521
		drm_i915_private_t *dev_priv = dev->dev_private;
		unsigned long irqflags;

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
522
		if (HAS_PCH_SPLIT(dev))
523
			ironlake_disable_graphics_irq(dev_priv,
524 525
						      GT_USER_INTERRUPT |
						      GT_PIPE_NOTIFY);
526 527
		else
			i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
528
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
529 530 531
	}
}

532
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
533
{
534 535 536 537 538 539
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 mmio = IS_GEN6(ring->dev) ?
		RING_HWS_PGA_GEN6(ring->mmio_base) :
		RING_HWS_PGA(ring->mmio_base);
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
540 541
}

542
static int
543 544 545
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
546
{
547 548
	int ret;

549
	if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
550
		return 0;
551

552 553 554 555 556 557 558 559
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
560 561
}

562
static int
563
ring_add_request(struct intel_ring_buffer *ring,
564
		 u32 *result)
565 566
{
	u32 seqno;
567 568 569 570 571
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
572

573
	seqno = i915_gem_get_seqno(ring->dev);
574

575 576 577 578 579
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
580 581

	DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
582 583
	*result = seqno;
	return 0;
584 585
}

586
static bool
587
ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
588
{
589 590
	struct drm_device *dev = ring->dev;

591 592 593 594
	if (!dev->irq_enabled)
	       return false;

	if (atomic_inc_return(&ring->irq_refcount) == 1) {
595 596 597 598 599 600 601
		drm_i915_private_t *dev_priv = dev->dev_private;
		unsigned long irqflags;

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		ironlake_enable_graphics_irq(dev_priv, flag);
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	}
602 603

	return true;
604
}
605

606
static void
607
ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
608
{
609 610
	struct drm_device *dev = ring->dev;

611
	if (atomic_dec_and_test(&ring->irq_refcount)) {
612 613 614 615 616 617 618
		drm_i915_private_t *dev_priv = dev->dev_private;
		unsigned long irqflags;

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		ironlake_disable_graphics_irq(dev_priv, flag);
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	}
619 620
}

621
static bool
622
bsd_ring_get_irq(struct intel_ring_buffer *ring)
623
{
624
	return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
625 626 627 628
}
static void
bsd_ring_put_irq(struct intel_ring_buffer *ring)
{
629
	ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
630 631 632
}

static int
633
ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
634
{
635
	int ret;
636

637 638 639 640
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

641
	intel_ring_emit(ring,
642
			MI_BATCH_BUFFER_START | (2 << 6) |
643
			MI_BATCH_NON_SECURE_I965);
644
	intel_ring_emit(ring, offset);
645 646
	intel_ring_advance(ring);

647 648 649
	return 0;
}

650
static int
651
render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
652
				u32 offset, u32 len)
653
{
654
	struct drm_device *dev = ring->dev;
655
	drm_i915_private_t *dev_priv = dev->dev_private;
656
	int ret;
657

658
	trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
659

660 661 662 663
	if (IS_I830(dev) || IS_845G(dev)) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
664

665 666 667 668 669 670 671 672
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, 0);
	} else {
		ret = intel_ring_begin(ring, 2);
		if (ret)
			return ret;
673

674 675 676 677 678
		if (INTEL_INFO(dev)->gen >= 4) {
			intel_ring_emit(ring,
					MI_BATCH_BUFFER_START | (2 << 6) |
					MI_BATCH_NON_SECURE_I965);
			intel_ring_emit(ring, offset);
679
		} else {
680 681 682
			intel_ring_emit(ring,
					MI_BATCH_BUFFER_START | (2 << 6));
			intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
683 684
		}
	}
685
	intel_ring_advance(ring);
686 687 688 689

	return 0;
}

690
static void cleanup_status_page(struct intel_ring_buffer *ring)
691
{
692
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
693
	struct drm_i915_gem_object *obj;
694

695 696
	obj = ring->status_page.obj;
	if (obj == NULL)
697 698
		return;

699
	kunmap(obj->pages[0]);
700
	i915_gem_object_unpin(obj);
701
	drm_gem_object_unreference(&obj->base);
702
	ring->status_page.obj = NULL;
703 704 705 706

	memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
}

707
static int init_status_page(struct intel_ring_buffer *ring)
708
{
709
	struct drm_device *dev = ring->dev;
710
	drm_i915_private_t *dev_priv = dev->dev_private;
711
	struct drm_i915_gem_object *obj;
712 713 714 715 716 717 718 719
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
720
	obj->agp_type = AGP_USER_CACHED_MEMORY;
721

722
	ret = i915_gem_object_pin(obj, 4096, true);
723 724 725 726
	if (ret != 0) {
		goto err_unref;
	}

727 728
	ring->status_page.gfx_addr = obj->gtt_offset;
	ring->status_page.page_addr = kmap(obj->pages[0]);
729
	if (ring->status_page.page_addr == NULL) {
730 731 732
		memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
		goto err_unpin;
	}
733 734
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
735

736
	intel_ring_setup_status_page(ring);
737 738
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
739 740 741 742 743 744

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
745
	drm_gem_object_unreference(&obj->base);
746
err:
747
	return ret;
748 749
}

750
int intel_init_ring_buffer(struct drm_device *dev,
751
			   struct intel_ring_buffer *ring)
752
{
753
	struct drm_i915_gem_object *obj;
754 755
	int ret;

756
	ring->dev = dev;
757 758
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
759
	INIT_LIST_HEAD(&ring->gpu_write_list);
760

761
	if (I915_NEED_GFX_HWS(dev)) {
762
		ret = init_status_page(ring);
763 764 765
		if (ret)
			return ret;
	}
766

767
	obj = i915_gem_alloc_object(dev, ring->size);
768 769
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
770
		ret = -ENOMEM;
771
		goto err_hws;
772 773
	}

774
	ring->obj = obj;
775

776
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
777 778
	if (ret)
		goto err_unref;
779

780
	ring->map.size = ring->size;
781
	ring->map.offset = dev->agp->base + obj->gtt_offset;
782 783 784 785 786 787 788
	ring->map.type = 0;
	ring->map.flags = 0;
	ring->map.mtrr = 0;

	drm_core_ioremap_wc(&ring->map, dev);
	if (ring->map.handle == NULL) {
		DRM_ERROR("Failed to map ringbuffer.\n");
789
		ret = -EINVAL;
790
		goto err_unpin;
791 792
	}

793
	ring->virtual_start = ring->map.handle;
794
	ret = ring->init(ring);
795 796
	if (ret)
		goto err_unmap;
797

798 799 800 801 802 803 804 805
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

806
	return 0;
807 808 809 810 811 812

err_unmap:
	drm_core_ioremapfree(&ring->map, dev);
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
813 814
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
815
err_hws:
816
	cleanup_status_page(ring);
817
	return ret;
818 819
}

820
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
821
{
822 823 824
	struct drm_i915_private *dev_priv;
	int ret;

825
	if (ring->obj == NULL)
826 827
		return;

828 829 830 831 832
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
	ret = intel_wait_ring_buffer(ring, ring->size - 8);
	I915_WRITE_CTL(ring, 0);

833
	drm_core_ioremapfree(&ring->map, ring->dev);
834

835 836 837
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
838

Z
Zou Nan hai 已提交
839 840 841
	if (ring->cleanup)
		ring->cleanup(ring);

842
	cleanup_status_page(ring);
843 844
}

845
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
846
{
847
	unsigned int *virt;
848
	int rem = ring->size - ring->tail;
849

850
	if (ring->space < rem) {
851
		int ret = intel_wait_ring_buffer(ring, rem);
852 853 854 855
		if (ret)
			return ret;
	}

856
	virt = (unsigned int *)(ring->virtual_start + ring->tail);
857 858
	rem /= 8;
	while (rem--) {
859
		*virt++ = MI_NOOP;
860 861
		*virt++ = MI_NOOP;
	}
862

863
	ring->tail = 0;
864
	ring->space = ring->head - 8;
865 866 867 868

	return 0;
}

869
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
870
{
871
	struct drm_device *dev = ring->dev;
872
	struct drm_i915_private *dev_priv = dev->dev_private;
873
	unsigned long end;
874 875
	u32 head;

876
	trace_i915_ring_wait_begin (dev);
877 878
	end = jiffies + 3 * HZ;
	do {
879 880 881 882 883 884 885 886
		/* If the reported head position has wrapped or hasn't advanced,
		 * fallback to the slow and accurate path.
		 */
		head = intel_read_status_page(ring, 4);
		if (head < ring->actual_head)
			head = I915_READ_HEAD(ring);
		ring->actual_head = head;
		ring->head = head & HEAD_ADDR;
887 888
		ring->space = ring->head - (ring->tail + 8);
		if (ring->space < 0)
889
			ring->space += ring->size;
890
		if (ring->space >= n) {
891
			trace_i915_ring_wait_end(dev);
892 893 894 895 896 897 898 899
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
900

901
		msleep(1);
902 903
		if (atomic_read(&dev_priv->mm.wedged))
			return -EAGAIN;
904 905 906 907
	} while (!time_after(jiffies, end));
	trace_i915_ring_wait_end (dev);
	return -EBUSY;
}
908

909 910
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
911
{
912
	int n = 4*num_dwords;
913
	int ret;
914

915
	if (unlikely(ring->tail + n > ring->effective_size)) {
916 917 918 919
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
920

921 922 923 924 925
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
926 927

	ring->space -= n;
928
	return 0;
929
}
930

931
void intel_ring_advance(struct intel_ring_buffer *ring)
932
{
933
	ring->tail &= ring->size - 1;
934
	ring->write_tail(ring, ring->tail);
935
}
936

937
static const struct intel_ring_buffer render_ring = {
938
	.name			= "render ring",
939
	.id			= RING_RENDER,
940
	.mmio_base		= RENDER_RING_BASE,
941 942
	.size			= 32 * PAGE_SIZE,
	.init			= init_render_ring,
943
	.write_tail		= ring_write_tail,
944 945
	.flush			= render_ring_flush,
	.add_request		= render_ring_add_request,
946 947 948
	.get_seqno		= ring_get_seqno,
	.irq_get		= render_ring_get_irq,
	.irq_put		= render_ring_put_irq,
949
	.dispatch_execbuffer	= render_ring_dispatch_execbuffer,
950
       .cleanup			= render_ring_cleanup,
951
};
952 953 954

/* ring buffer for bit-stream decoder */

955
static const struct intel_ring_buffer bsd_ring = {
956
	.name                   = "bsd ring",
957
	.id			= RING_BSD,
958
	.mmio_base		= BSD_RING_BASE,
959
	.size			= 32 * PAGE_SIZE,
960
	.init			= init_ring_common,
961
	.write_tail		= ring_write_tail,
962
	.flush			= bsd_ring_flush,
963
	.add_request		= ring_add_request,
964 965 966
	.get_seqno		= ring_get_seqno,
	.irq_get		= bsd_ring_get_irq,
	.irq_put		= bsd_ring_put_irq,
967
	.dispatch_execbuffer	= ring_dispatch_execbuffer,
968
};
969

970

971
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
972
				     u32 value)
973
{
974
       drm_i915_private_t *dev_priv = ring->dev->dev_private;
975 976 977 978 979 980 981 982 983 984 985 986

       /* Every tail move must follow the sequence below */
       I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
       I915_WRITE(GEN6_BSD_RNCID, 0x0);

       if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
                               GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
                       50))
               DRM_ERROR("timed out waiting for IDLE Indicator\n");

987
       I915_WRITE_TAIL(ring, value);
988 989 990 991 992
       I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
	       GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
}

993 994 995
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate_domains,
			   u32 flush_domains)
996
{
997 998
	int ret;

999
	if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
1000
		return 0;
1001

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH_DW);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
	return 0;
1012 1013 1014
}

static int
1015
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1016
			      u32 offset, u32 len)
1017
{
1018
       int ret;
1019

1020 1021 1022 1023
       ret = intel_ring_begin(ring, 2);
       if (ret)
	       return ret;

1024
       intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1025
       /* bit0-7 is the length on GEN6+ */
1026
       intel_ring_emit(ring, offset);
1027
       intel_ring_advance(ring);
1028

1029 1030 1031
       return 0;
}

1032
static bool
1033 1034
gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
{
1035
	return ring_get_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
1036 1037 1038 1039 1040
}

static void
gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
{
1041
	ring_put_irq(ring, GT_GEN6_BSD_USER_INTERRUPT);
1042 1043
}

1044
/* ring buffer for Video Codec for Gen6+ */
1045
static const struct intel_ring_buffer gen6_bsd_ring = {
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	.name			= "gen6 bsd ring",
	.id			= RING_BSD,
	.mmio_base		= GEN6_BSD_RING_BASE,
	.size			= 32 * PAGE_SIZE,
	.init			= init_ring_common,
	.write_tail		= gen6_bsd_ring_write_tail,
	.flush			= gen6_ring_flush,
	.add_request		= gen6_add_request,
	.get_seqno		= ring_get_seqno,
	.irq_get		= gen6_bsd_ring_get_irq,
	.irq_put		= gen6_bsd_ring_put_irq,
	.dispatch_execbuffer	= gen6_ring_dispatch_execbuffer,
1058 1059 1060 1061
};

/* Blitter support (SandyBridge+) */

1062
static bool
1063
blt_ring_get_irq(struct intel_ring_buffer *ring)
1064
{
1065
	return ring_get_irq(ring, GT_BLT_USER_INTERRUPT);
1066
}
1067

1068
static void
1069
blt_ring_put_irq(struct intel_ring_buffer *ring)
1070
{
1071
	ring_put_irq(ring, GT_BLT_USER_INTERRUPT);
1072 1073
}

Z
Zou Nan hai 已提交
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092

/* Workaround for some stepping of SNB,
 * each time when BLT engine ring tail moved,
 * the first command in the ring to be parsed
 * should be MI_BATCH_BUFFER_START
 */
#define NEED_BLT_WORKAROUND(dev) \
	(IS_GEN6(dev) && (dev->pdev->revision < 8))

static inline struct drm_i915_gem_object *
to_blt_workaround(struct intel_ring_buffer *ring)
{
	return ring->private;
}

static int blt_ring_init(struct intel_ring_buffer *ring)
{
	if (NEED_BLT_WORKAROUND(ring->dev)) {
		struct drm_i915_gem_object *obj;
1093
		u32 *ptr;
Z
Zou Nan hai 已提交
1094 1095
		int ret;

1096
		obj = i915_gem_alloc_object(ring->dev, 4096);
Z
Zou Nan hai 已提交
1097 1098 1099
		if (obj == NULL)
			return -ENOMEM;

1100
		ret = i915_gem_object_pin(obj, 4096, true);
Z
Zou Nan hai 已提交
1101 1102 1103 1104 1105 1106
		if (ret) {
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ptr = kmap(obj->pages[0]);
1107 1108
		*ptr++ = MI_BATCH_BUFFER_END;
		*ptr++ = MI_NOOP;
Z
Zou Nan hai 已提交
1109 1110
		kunmap(obj->pages[0]);

1111
		ret = i915_gem_object_set_to_gtt_domain(obj, false);
Z
Zou Nan hai 已提交
1112
		if (ret) {
1113
			i915_gem_object_unpin(obj);
Z
Zou Nan hai 已提交
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->private = obj;
	}

	return init_ring_common(ring);
}

static int blt_ring_begin(struct intel_ring_buffer *ring,
			  int num_dwords)
{
	if (ring->private) {
		int ret = intel_ring_begin(ring, num_dwords+2);
		if (ret)
			return ret;

		intel_ring_emit(ring, MI_BATCH_BUFFER_START);
		intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);

		return 0;
	} else
		return intel_ring_begin(ring, 4);
}

1140
static int blt_ring_flush(struct intel_ring_buffer *ring,
Z
Zou Nan hai 已提交
1141 1142 1143
			   u32 invalidate_domains,
			   u32 flush_domains)
{
1144 1145
	int ret;

1146
	if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
1147
		return 0;
1148

1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
	ret = blt_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH_DW);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
}

static void blt_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	i915_gem_object_unpin(ring->private);
	drm_gem_object_unreference(ring->private);
	ring->private = NULL;
}

1171 1172 1173 1174 1175
static const struct intel_ring_buffer gen6_blt_ring = {
       .name			= "blt ring",
       .id			= RING_BLT,
       .mmio_base		= BLT_RING_BASE,
       .size			= 32 * PAGE_SIZE,
Z
Zou Nan hai 已提交
1176
       .init			= blt_ring_init,
1177
       .write_tail		= ring_write_tail,
Z
Zou Nan hai 已提交
1178
       .flush			= blt_ring_flush,
1179 1180 1181 1182
       .add_request		= gen6_add_request,
       .get_seqno		= ring_get_seqno,
       .irq_get			= blt_ring_get_irq,
       .irq_put			= blt_ring_put_irq,
1183
       .dispatch_execbuffer	= gen6_ring_dispatch_execbuffer,
Z
Zou Nan hai 已提交
1184
       .cleanup			= blt_ring_cleanup,
1185 1186
};

1187 1188 1189
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1190
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1191

1192 1193 1194
	*ring = render_ring;
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1195 1196 1197
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
		ring->get_seqno = pc_render_get_seqno;
1198
	}
1199 1200

	if (!I915_NEED_GFX_HWS(dev)) {
1201 1202
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
		memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1203 1204
	}

1205
	return intel_init_ring_buffer(dev, ring);
1206 1207 1208 1209 1210
}

int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1211
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1212

1213
	if (IS_GEN6(dev))
1214
		*ring = gen6_bsd_ring;
1215
	else
1216
		*ring = bsd_ring;
1217

1218
	return intel_init_ring_buffer(dev, ring);
1219
}
1220 1221 1222 1223

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1224
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1225

1226
	*ring = gen6_blt_ring;
1227

1228
	return intel_init_ring_buffer(dev, ring);
1229
}