intel_ringbuffer.c 69.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
bool
intel_ring_initialized(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (!dev)
		return false;

	if (i915.enable_execlists) {
		struct intel_context *dctx = ring->default_context;
		struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;

		return ringbuf->obj;
	} else
		return ring->buffer && ring->buffer->obj;
}

53
int __intel_ring_space(int head, int tail, int size)
54
{
55
	int space = head - (tail + I915_RING_FREE_SPACE);
56
	if (space < 0)
57
		space += size;
58 59 60
	return space;
}

61
int intel_ring_space(struct intel_ringbuffer *ringbuf)
62
{
63 64
	return __intel_ring_space(ringbuf->head & HEAD_ADDR,
				  ringbuf->tail, ringbuf->size);
65 66
}

67
bool intel_ring_stopped(struct intel_engine_cs *ring)
68 69
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
70 71
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
72

73
void __intel_ring_advance(struct intel_engine_cs *ring)
74
{
75 76
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
77
	if (intel_ring_stopped(ring))
78
		return;
79
	ring->write_tail(ring, ringbuf->tail);
80 81
}

82
static int
83
gen2_render_ring_flush(struct intel_engine_cs *ring,
84 85 86 87 88 89 90
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
91
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
109
gen4_render_ring_flush(struct intel_engine_cs *ring,
110 111
		       u32	invalidate_domains,
		       u32	flush_domains)
112
{
113
	struct drm_device *dev = ring->dev;
114
	u32 cmd;
115
	int ret;
116

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
146
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
147 148 149
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
150

151 152 153
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
154

155 156 157
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
158

159 160 161
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
162 163

	return 0;
164 165
}

166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
204
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
205
{
206
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
239
gen6_render_ring_flush(struct intel_engine_cs *ring,
240 241 242
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
243
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
244 245
	int ret;

246 247 248 249 250
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

251 252 253 254
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
255 256 257 258 259 260 261
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
262
		flags |= PIPE_CONTROL_CS_STALL;
263 264 265 266 267 268 269 270 271 272 273
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
274
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
275
	}
276

277
	ret = intel_ring_begin(ring, 4);
278 279 280
	if (ret)
		return ret;

281
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
282 283
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
284
	intel_ring_emit(ring, 0);
285 286 287 288 289
	intel_ring_advance(ring);

	return 0;
}

290
static int
291
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

309
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
310 311 312 313 314 315
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

316
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
317 318 319 320 321 322
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
323 324 325
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
326 327 328 329 330 331
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

332
static int
333
gen7_render_ring_flush(struct intel_engine_cs *ring,
334 335 336
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
337
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
338 339
	int ret;

340 341 342 343 344 345 346 347 348 349
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
369
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
370 371 372 373 374

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
375 376 377 378 379 380 381 382
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
383
	intel_ring_emit(ring, scratch_addr);
384 385 386
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

387
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
388 389
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

390 391 392
	return 0;
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413
static int
gen8_emit_pipe_control(struct intel_engine_cs *ring,
		       u32 flags, u32 scratch_addr)
{
	int ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

B
Ben Widawsky 已提交
414
static int
415
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
416 417 418
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
419
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
420
	int ret;
B
Ben Widawsky 已提交
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
437 438 439 440 441 442 443 444

		/* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
		ret = gen8_emit_pipe_control(ring,
					     PIPE_CONTROL_CS_STALL |
					     PIPE_CONTROL_STALL_AT_SCOREBOARD,
					     0);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
445 446
	}

447
	return gen8_emit_pipe_control(ring, flags, scratch_addr);
B
Ben Widawsky 已提交
448 449
}

450
static void ring_write_tail(struct intel_engine_cs *ring,
451
			    u32 value)
452
{
453
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
454
	I915_WRITE_TAIL(ring, value);
455 456
}

457
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
458
{
459
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
460
	u64 acthd;
461

462 463 464 465 466 467 468 469 470
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
471 472
}

473
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
474 475 476 477 478 479 480 481 482 483
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

484
static bool stop_ring(struct intel_engine_cs *ring)
485
{
486
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
487

488 489
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
490 491
		if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
492 493 494 495 496 497
			/* Sometimes we observe that the idle flag is not
			 * set even though the ring is empty. So double
			 * check before giving up.
			 */
			if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
				return false;
498 499
		}
	}
500

501
	I915_WRITE_CTL(ring, 0);
502
	I915_WRITE_HEAD(ring, 0);
503
	ring->write_tail(ring, 0);
504

505 506 507 508
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
509

510 511
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
512

513
static int init_ring_common(struct intel_engine_cs *ring)
514 515 516
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
517 518
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
519 520 521 522 523 524
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
525 526 527 528 529 530 531
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
532

533
		if (!stop_ring(ring)) {
534 535 536 537 538 539 540
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
541 542
			ret = -EIO;
			goto out;
543
		}
544 545
	}

546 547 548 549 550
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

551 552 553
	/* Enforce ordering by reading HEAD register back */
	I915_READ_HEAD(ring);

554 555 556 557
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
558
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
559
	I915_WRITE_CTL(ring,
560
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
561
			| RING_VALID);
562 563

	/* If the head is still not zero, the ring is dead */
564
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
565
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
566
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
567
		DRM_ERROR("%s initialization failed "
568 569 570 571 572
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
573 574
		ret = -EIO;
		goto out;
575 576
	}

577 578
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
579
	else {
580 581
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
582
		ringbuf->space = intel_ring_space(ringbuf);
583
		ringbuf->last_retired_head = -1;
584
	}
585

586 587
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

588
out:
589
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
590 591

	return ret;
592 593
}

594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
void
intel_fini_pipe_control(struct intel_engine_cs *ring)
{
	struct drm_device *dev = ring->dev;

	if (ring->scratch.obj == NULL)
		return;

	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
	}

	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
}

int
intel_init_pipe_control(struct intel_engine_cs *ring)
613 614 615
{
	int ret;

616
	if (ring->scratch.obj)
617 618
		return 0;

619 620
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
621 622 623 624
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
625

626 627 628
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
629

630
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
631 632 633
	if (ret)
		goto err_unref;

634 635 636
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
637
		ret = -ENOMEM;
638
		goto err_unpin;
639
	}
640

641
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
642
			 ring->name, ring->scratch.gtt_offset);
643 644 645
	return 0;

err_unpin:
B
Ben Widawsky 已提交
646
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
647
err_unref:
648
	drm_gem_object_unreference(&ring->scratch.obj->base);
649 650 651 652
err:
	return ret;
}

653
static int init_render_ring(struct intel_engine_cs *ring)
654
{
655
	struct drm_device *dev = ring->dev;
656
	struct drm_i915_private *dev_priv = dev->dev_private;
657
	int ret = init_ring_common(ring);
658 659
	if (ret)
		return ret;
660

661 662
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
663
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
664 665 666 667

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
668
	 *
669
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
670 671 672 673
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

674
	/* Required for the hardware to program scanline values for waiting */
675
	/* WaEnableFlushTlbInvalidationMode:snb */
676 677
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
678
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
679

680
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
681 682
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
683
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
684
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
685

686
	if (INTEL_INFO(dev)->gen >= 5) {
687
		ret = intel_init_pipe_control(ring);
688 689 690 691
		if (ret)
			return ret;
	}

692
	if (IS_GEN6(dev)) {
693 694 695 696 697 698
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
699
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
700 701
	}

702 703
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
704

705
	if (HAS_L3_DPF(dev))
706
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
707

708 709 710
	return ret;
}

711
static void render_ring_cleanup(struct intel_engine_cs *ring)
712
{
713
	struct drm_device *dev = ring->dev;
714 715 716 717 718 719 720
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->semaphore_obj) {
		i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
		drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
		dev_priv->semaphore_obj = NULL;
	}
721

722
	intel_fini_pipe_control(ring);
723 724
}

725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
static int gen8_rcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 8
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
		intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
					   PIPE_CONTROL_QW_WRITE |
					   PIPE_CONTROL_FLUSH_ENABLE);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset));
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, 0);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

static int gen8_xcs_signal(struct intel_engine_cs *signaller,
			   unsigned int num_dwords)
{
#define MBOX_UPDATE_DWORDS 6
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *waiter;
	int i, ret, num_rings;

	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
#undef MBOX_UPDATE_DWORDS

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

	for_each_ring(waiter, dev_priv, i) {
		u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
		if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
			continue;

		intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
					   MI_FLUSH_DW_OP_STOREDW);
		intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
					   MI_FLUSH_DW_USE_GTT);
		intel_ring_emit(signaller, upper_32_bits(gtt_offset));
		intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
					   MI_SEMAPHORE_TARGET(waiter->id));
		intel_ring_emit(signaller, 0);
	}

	return 0;
}

799
static int gen6_signal(struct intel_engine_cs *signaller,
800
		       unsigned int num_dwords)
801
{
802 803
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
804
	struct intel_engine_cs *useless;
805
	int i, ret, num_rings;
806

807 808 809 810
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
811 812 813 814 815

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

816 817 818 819 820 821 822 823
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		}
	}
824

825 826 827 828
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

829
	return 0;
830 831
}

832 833 834 835 836 837 838 839 840
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
841
static int
842
gen6_add_request(struct intel_engine_cs *ring)
843
{
844
	int ret;
845

B
Ben Widawsky 已提交
846 847 848 849 850
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

851 852 853 854 855
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
856
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
857
	intel_ring_emit(ring, MI_USER_INTERRUPT);
858
	__intel_ring_advance(ring);
859 860 861 862

	return 0;
}

863 864 865 866 867 868 869
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

870 871 872 873 874 875 876
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
877 878 879 880 881 882 883 884 885 886 887 888 889 890 891

static int
gen8_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
	       u32 seqno)
{
	struct drm_i915_private *dev_priv = waiter->dev->dev_private;
	int ret;

	ret = intel_ring_begin(waiter, 4);
	if (ret)
		return ret;

	intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
				MI_SEMAPHORE_GLOBAL_GTT |
B
Ben Widawsky 已提交
892
				MI_SEMAPHORE_POLL |
893 894 895 896 897 898 899 900 901 902
				MI_SEMAPHORE_SAD_GTE_SDD);
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter,
			lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_emit(waiter,
			upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
	intel_ring_advance(waiter);
	return 0;
}

903
static int
904 905
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
906
	       u32 seqno)
907
{
908 909 910
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
911 912
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
913

914 915 916 917 918 919
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

920
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
921

922
	ret = intel_ring_begin(waiter, 4);
923 924 925
	if (ret)
		return ret;

926 927
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
928
		intel_ring_emit(waiter, dw1 | wait_mbox);
929 930 931 932 933 934 935 936 937
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
938
	intel_ring_advance(waiter);
939 940 941 942

	return 0;
}

943 944
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
945 946
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
947 948 949 950 951 952
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
953
pc_render_add_request(struct intel_engine_cs *ring)
954
{
955
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
956 957 958 959 960 961 962 963 964 965 966 967 968 969
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

970
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
971 972
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
973
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
974
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
975 976
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
977
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
978
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
979
	scratch_addr += 2 * CACHELINE_BYTES;
980
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
981
	scratch_addr += 2 * CACHELINE_BYTES;
982
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
983
	scratch_addr += 2 * CACHELINE_BYTES;
984
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
985
	scratch_addr += 2 * CACHELINE_BYTES;
986
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
987

988
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
989 990
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
991
			PIPE_CONTROL_NOTIFY);
992
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
993
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
994
	intel_ring_emit(ring, 0);
995
	__intel_ring_advance(ring);
996 997 998 999

	return 0;
}

1000
static u32
1001
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1002 1003 1004 1005
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
1006 1007 1008 1009 1010
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

1011 1012 1013
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

1014
static u32
1015
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1016
{
1017 1018 1019
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
1020
static void
1021
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1022 1023 1024 1025
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

1026
static u32
1027
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1028
{
1029
	return ring->scratch.cpu_page[0];
1030 1031
}

M
Mika Kuoppala 已提交
1032
static void
1033
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
1034
{
1035
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
1036 1037
}

1038
static bool
1039
gen5_ring_get_irq(struct intel_engine_cs *ring)
1040 1041
{
	struct drm_device *dev = ring->dev;
1042
	struct drm_i915_private *dev_priv = dev->dev_private;
1043
	unsigned long flags;
1044 1045 1046 1047

	if (!dev->irq_enabled)
		return false;

1048
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1049
	if (ring->irq_refcount++ == 0)
1050
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1051
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1052 1053 1054 1055 1056

	return true;
}

static void
1057
gen5_ring_put_irq(struct intel_engine_cs *ring)
1058 1059
{
	struct drm_device *dev = ring->dev;
1060
	struct drm_i915_private *dev_priv = dev->dev_private;
1061
	unsigned long flags;
1062

1063
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
1064
	if (--ring->irq_refcount == 0)
1065
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1066
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1067 1068
}

1069
static bool
1070
i9xx_ring_get_irq(struct intel_engine_cs *ring)
1071
{
1072
	struct drm_device *dev = ring->dev;
1073
	struct drm_i915_private *dev_priv = dev->dev_private;
1074
	unsigned long flags;
1075

1076 1077 1078
	if (!dev->irq_enabled)
		return false;

1079
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1080
	if (ring->irq_refcount++ == 0) {
1081 1082 1083 1084
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1085
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1086 1087

	return true;
1088 1089
}

1090
static void
1091
i9xx_ring_put_irq(struct intel_engine_cs *ring)
1092
{
1093
	struct drm_device *dev = ring->dev;
1094
	struct drm_i915_private *dev_priv = dev->dev_private;
1095
	unsigned long flags;
1096

1097
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1098
	if (--ring->irq_refcount == 0) {
1099 1100 1101 1102
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
1103
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1104 1105
}

C
Chris Wilson 已提交
1106
static bool
1107
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1108 1109
{
	struct drm_device *dev = ring->dev;
1110
	struct drm_i915_private *dev_priv = dev->dev_private;
1111
	unsigned long flags;
C
Chris Wilson 已提交
1112 1113 1114 1115

	if (!dev->irq_enabled)
		return false;

1116
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1117
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
1118 1119 1120 1121
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1122
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1123 1124 1125 1126 1127

	return true;
}

static void
1128
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
1129 1130
{
	struct drm_device *dev = ring->dev;
1131
	struct drm_i915_private *dev_priv = dev->dev_private;
1132
	unsigned long flags;
C
Chris Wilson 已提交
1133

1134
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1135
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
1136 1137 1138 1139
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
1140
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
1141 1142
}

1143
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
1144
{
1145
	struct drm_device *dev = ring->dev;
1146
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1147 1148 1149 1150 1151 1152 1153
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1154
		case RCS:
1155 1156
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1157
		case BCS:
1158 1159
			mmio = BLT_HWS_PGA_GEN7;
			break;
1160 1161 1162 1163 1164
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1165
		case VCS:
1166 1167
			mmio = BSD_HWS_PGA_GEN7;
			break;
1168
		case VECS:
B
Ben Widawsky 已提交
1169 1170
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1171 1172 1173 1174
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1175
		/* XXX: gen8 returns to sanity */
1176 1177 1178
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1179 1180
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1181

1182 1183 1184 1185 1186 1187 1188 1189
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1190
		u32 reg = RING_INSTPM(ring->mmio_base);
1191 1192 1193 1194

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1195 1196 1197 1198 1199 1200 1201 1202
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1203 1204
}

1205
static int
1206
bsd_ring_flush(struct intel_engine_cs *ring,
1207 1208
	       u32     invalidate_domains,
	       u32     flush_domains)
1209
{
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1220 1221
}

1222
static int
1223
i9xx_add_request(struct intel_engine_cs *ring)
1224
{
1225 1226 1227 1228 1229
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1230

1231 1232
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1233
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1234
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1235
	__intel_ring_advance(ring);
1236

1237
	return 0;
1238 1239
}

1240
static bool
1241
gen6_ring_get_irq(struct intel_engine_cs *ring)
1242 1243
{
	struct drm_device *dev = ring->dev;
1244
	struct drm_i915_private *dev_priv = dev->dev_private;
1245
	unsigned long flags;
1246 1247 1248 1249

	if (!dev->irq_enabled)
	       return false;

1250
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1251
	if (ring->irq_refcount++ == 0) {
1252
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1253 1254
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1255
					 GT_PARITY_ERROR(dev)));
1256 1257
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1258
		gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1259
	}
1260
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1261 1262 1263 1264 1265

	return true;
}

static void
1266
gen6_ring_put_irq(struct intel_engine_cs *ring)
1267 1268
{
	struct drm_device *dev = ring->dev;
1269
	struct drm_i915_private *dev_priv = dev->dev_private;
1270
	unsigned long flags;
1271

1272
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1273
	if (--ring->irq_refcount == 0) {
1274
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1275
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1276 1277
		else
			I915_WRITE_IMR(ring, ~0);
1278
		gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1279
	}
1280
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1281 1282
}

B
Ben Widawsky 已提交
1283
static bool
1284
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1285 1286 1287 1288 1289 1290 1291 1292
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1293
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1294
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1295
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1296
		gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1297
	}
1298
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1299 1300 1301 1302 1303

	return true;
}

static void
1304
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1305 1306 1307 1308 1309 1310 1311 1312
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1313
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1314
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1315
		I915_WRITE_IMR(ring, ~0);
1316
		gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1317
	}
1318
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1319 1320
}

1321
static bool
1322
gen8_ring_get_irq(struct intel_engine_cs *ring)
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1348
gen8_ring_put_irq(struct intel_engine_cs *ring)
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1367
static int
1368
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1369
			 u64 offset, u32 length,
1370
			 unsigned flags)
1371
{
1372
	int ret;
1373

1374 1375 1376 1377
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1378
	intel_ring_emit(ring,
1379 1380
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1381
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1382
	intel_ring_emit(ring, offset);
1383 1384
	intel_ring_advance(ring);

1385 1386 1387
	return 0;
}

1388 1389
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1390
static int
1391
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1392
				u64 offset, u32 len,
1393
				unsigned flags)
1394
{
1395
	int ret;
1396

1397 1398 1399 1400
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1401

1402 1403 1404 1405 1406 1407
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1408
		u32 cs_offset = ring->scratch.gtt_offset;
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1437

1438 1439 1440 1441
	return 0;
}

static int
1442
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1443
			 u64 offset, u32 len,
1444
			 unsigned flags)
1445 1446 1447 1448 1449 1450 1451
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1452
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1453
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1454
	intel_ring_advance(ring);
1455 1456 1457 1458

	return 0;
}

1459
static void cleanup_status_page(struct intel_engine_cs *ring)
1460
{
1461
	struct drm_i915_gem_object *obj;
1462

1463 1464
	obj = ring->status_page.obj;
	if (obj == NULL)
1465 1466
		return;

1467
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1468
	i915_gem_object_ggtt_unpin(obj);
1469
	drm_gem_object_unreference(&obj->base);
1470
	ring->status_page.obj = NULL;
1471 1472
}

1473
static int init_status_page(struct intel_engine_cs *ring)
1474
{
1475
	struct drm_i915_gem_object *obj;
1476

1477
	if ((obj = ring->status_page.obj) == NULL) {
1478
		unsigned flags;
1479
		int ret;
1480

1481 1482 1483 1484 1485
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1486

1487 1488 1489 1490
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
		flags = 0;
		if (!HAS_LLC(ring->dev))
			/* On g33, we cannot place HWS above 256MiB, so
			 * restrict its pinning to the low mappable arena.
			 * Though this restriction is not documented for
			 * gen4, gen5, or byt, they also behave similarly
			 * and hang if the HWS is placed at the top of the
			 * GTT. To generalise, it appears that all !llc
			 * platforms have issues with us placing the HWS
			 * above the mappable region (even though we never
			 * actualy map it).
			 */
			flags |= PIN_MAPPABLE;
		ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
1505 1506 1507 1508 1509 1510 1511 1512
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1513

1514
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1515
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1516
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1517

1518 1519
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1520 1521 1522 1523

	return 0;
}

1524
static int init_phys_status_page(struct intel_engine_cs *ring)
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1541
void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
{
	if (!ringbuf->obj)
		return;

	iounmap(ringbuf->virtual_start);
	i915_gem_object_ggtt_unpin(ringbuf->obj);
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
}

1552 1553
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf)
1554
{
1555
	struct drm_i915_private *dev_priv = to_i915(dev);
1556
	struct drm_i915_gem_object *obj;
1557 1558
	int ret;

1559
	if (ringbuf->obj)
1560
		return 0;
1561

1562 1563
	obj = NULL;
	if (!HAS_LLC(dev))
1564
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1565
	if (obj == NULL)
1566
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1567 1568
	if (obj == NULL)
		return -ENOMEM;
1569

1570 1571 1572
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1573
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1574 1575
	if (ret)
		goto err_unref;
1576

1577 1578 1579 1580
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1581
	ringbuf->virtual_start =
1582
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1583 1584
				ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
1585
		ret = -EINVAL;
1586
		goto err_unpin;
1587 1588
	}

1589
	ringbuf->obj = obj;
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
1600
				  struct intel_engine_cs *ring)
1601
{
1602
	struct intel_ringbuffer *ringbuf = ring->buffer;
1603 1604
	int ret;

1605 1606 1607 1608 1609 1610 1611
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1612 1613 1614
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1615
	ringbuf->size = 32 * PAGE_SIZE;
1616
	ringbuf->ring = ring;
1617
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1618 1619 1620 1621 1622 1623

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1624
			goto error;
1625 1626 1627 1628
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1629
			goto error;
1630 1631
	}

1632
	ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1633 1634
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
1635
		goto error;
1636
	}
1637

1638 1639 1640 1641
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1642
	ringbuf->effective_size = ringbuf->size;
1643
	if (IS_I830(dev) || IS_845G(dev))
1644
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1645

1646 1647
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1648 1649 1650 1651 1652 1653 1654
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1655

1656 1657 1658 1659
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1660 1661
}

1662
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1663
{
1664
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1665
	struct intel_ringbuffer *ringbuf = ring->buffer;
1666

1667
	if (!intel_ring_initialized(ring))
1668 1669
		return;

1670
	intel_stop_ring_buffer(ring);
1671
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1672

1673
	intel_destroy_ringbuffer_obj(ringbuf);
1674 1675
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1676

Z
Zou Nan hai 已提交
1677 1678 1679
	if (ring->cleanup)
		ring->cleanup(ring);

1680
	cleanup_status_page(ring);
1681 1682

	i915_cmd_parser_fini_ring(ring);
1683

1684
	kfree(ringbuf);
1685
	ring->buffer = NULL;
1686 1687
}

1688
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1689
{
1690
	struct intel_ringbuffer *ringbuf = ring->buffer;
1691
	struct drm_i915_gem_request *request;
1692
	u32 seqno = 0;
1693 1694
	int ret;

1695 1696 1697
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1698

1699
		ringbuf->space = intel_ring_space(ringbuf);
1700
		if (ringbuf->space >= n)
1701 1702 1703 1704
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1705 1706
		if (__intel_ring_space(request->tail, ringbuf->tail,
				       ringbuf->size) >= n) {
1707 1708 1709 1710 1711 1712 1713 1714
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1715
	ret = i915_wait_seqno(ring, seqno);
1716 1717 1718
	if (ret)
		return ret;

1719
	i915_gem_retire_requests_ring(ring);
1720 1721
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1722

1723
	ringbuf->space = intel_ring_space(ringbuf);
1724 1725 1726
	return 0;
}

1727
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1728
{
1729
	struct drm_device *dev = ring->dev;
1730
	struct drm_i915_private *dev_priv = dev->dev_private;
1731
	struct intel_ringbuffer *ringbuf = ring->buffer;
1732
	unsigned long end;
1733
	int ret;
1734

1735 1736 1737 1738
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1739 1740 1741
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1742 1743 1744 1745 1746 1747
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1748

1749
	trace_i915_ring_wait_begin(ring);
1750
	do {
1751
		ringbuf->head = I915_READ_HEAD(ring);
1752
		ringbuf->space = intel_ring_space(ringbuf);
1753
		if (ringbuf->space >= n) {
1754 1755
			ret = 0;
			break;
1756 1757
		}

1758 1759
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1760 1761 1762 1763
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1764

1765
		msleep(1);
1766

1767 1768 1769 1770 1771
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1772 1773
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1774
		if (ret)
1775 1776 1777 1778 1779 1780 1781
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1782
	trace_i915_ring_wait_end(ring);
1783
	return ret;
1784
}
1785

1786
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1787 1788
{
	uint32_t __iomem *virt;
1789 1790
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1791

1792
	if (ringbuf->space < rem) {
1793 1794 1795 1796 1797
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1798
	virt = ringbuf->virtual_start + ringbuf->tail;
1799 1800 1801 1802
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1803
	ringbuf->tail = 0;
1804
	ringbuf->space = intel_ring_space(ringbuf);
1805 1806 1807 1808

	return 0;
}

1809
int intel_ring_idle(struct intel_engine_cs *ring)
1810 1811 1812 1813 1814
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1815
	if (ring->outstanding_lazy_seqno) {
1816
		ret = i915_add_request(ring, NULL);
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1832
static int
1833
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
1834
{
1835
	if (ring->outstanding_lazy_seqno)
1836 1837
		return 0;

1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1848
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1849 1850
}

1851
static int __intel_ring_prepare(struct intel_engine_cs *ring,
1852
				int bytes)
M
Mika Kuoppala 已提交
1853
{
1854
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
1855 1856
	int ret;

1857
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
1858 1859 1860 1861 1862
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

1863
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
1864 1865 1866 1867 1868 1869 1870 1871
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1872
int intel_ring_begin(struct intel_engine_cs *ring,
1873
		     int num_dwords)
1874
{
1875
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1876
	int ret;
1877

1878 1879
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1880 1881
	if (ret)
		return ret;
1882

1883 1884 1885 1886
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1887 1888 1889 1890 1891
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1892
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
1893
	return 0;
1894
}
1895

1896
/* Align the ring tail to a cacheline boundary */
1897
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
1898
{
1899
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1900 1901 1902 1903 1904
	int ret;

	if (num_dwords == 0)
		return 0;

1905
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1918
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
1919
{
1920 1921
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1922

1923
	BUG_ON(ring->outstanding_lazy_seqno);
1924

1925
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
1926 1927
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1928
		if (HAS_VEBOX(dev))
1929
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1930
	}
1931

1932
	ring->set_seqno(ring, seqno);
1933
	ring->hangcheck.seqno = seqno;
1934
}
1935

1936
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
1937
				     u32 value)
1938
{
1939
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1940 1941

       /* Every tail move must follow the sequence below */
1942 1943 1944 1945

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1946
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1947 1948 1949 1950
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1951

1952
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1953
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1954 1955 1956
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1957

1958
	/* Now that the ring is fully powered up, update the tail */
1959
	I915_WRITE_TAIL(ring, value);
1960 1961 1962 1963 1964
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1965
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1966
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1967 1968
}

1969
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
1970
			       u32 invalidate, u32 flush)
1971
{
1972
	uint32_t cmd;
1973 1974 1975 1976 1977 1978
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1979
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1980 1981
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1982 1983 1984 1985 1986 1987
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1988
	if (invalidate & I915_GEM_GPU_DOMAINS)
1989 1990
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1991
	intel_ring_emit(ring, cmd);
1992
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1993 1994 1995 1996 1997 1998 1999
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2000 2001
	intel_ring_advance(ring);
	return 0;
2002 2003
}

2004
static int
2005
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2006
			      u64 offset, u32 len,
2007 2008
			      unsigned flags)
{
2009
	bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
2010 2011 2012 2013 2014 2015 2016
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
2017
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
2018 2019
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
2020 2021 2022 2023 2024 2025
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

2026
static int
2027
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2028
			      u64 offset, u32 len,
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

2047
static int
2048
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
2049
			      u64 offset, u32 len,
2050
			      unsigned flags)
2051
{
2052
	int ret;
2053

2054 2055 2056
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
2057

2058 2059 2060
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
2061 2062 2063
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
2064

2065
	return 0;
2066 2067
}

2068 2069
/* Blitter support (SandyBridge+) */

2070
static int gen6_ring_flush(struct intel_engine_cs *ring,
2071
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
2072
{
R
Rodrigo Vivi 已提交
2073
	struct drm_device *dev = ring->dev;
2074
	uint32_t cmd;
2075 2076
	int ret;

2077
	ret = intel_ring_begin(ring, 4);
2078 2079 2080
	if (ret)
		return ret;

2081
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
2082 2083
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
2084 2085 2086 2087 2088 2089
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
2090
	if (invalidate & I915_GEM_DOMAIN_RENDER)
2091
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
2092
			MI_FLUSH_DW_OP_STOREDW;
2093
	intel_ring_emit(ring, cmd);
2094
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
2095 2096 2097 2098 2099 2100 2101
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
2102
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
2103

2104
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
2105 2106
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

2107
	return 0;
Z
Zou Nan hai 已提交
2108 2109
}

2110 2111
int intel_init_render_ring_buffer(struct drm_device *dev)
{
2112
	struct drm_i915_private *dev_priv = dev->dev_private;
2113
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2114 2115
	struct drm_i915_gem_object *obj;
	int ret;
2116

2117 2118 2119 2120
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
2121
	if (INTEL_INFO(dev)->gen >= 8) {
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
		if (i915_semaphore_is_enabled(dev)) {
			obj = i915_gem_alloc_object(dev, 4096);
			if (obj == NULL) {
				DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
				i915.semaphores = 0;
			} else {
				i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
				ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
				if (ret != 0) {
					drm_gem_object_unreference(&obj->base);
					DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
					i915.semaphores = 0;
				} else
					dev_priv->semaphore_obj = obj;
			}
		}
B
Ben Widawsky 已提交
2138 2139 2140 2141 2142 2143 2144 2145
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
2146
			WARN_ON(!dev_priv->semaphore_obj);
2147
			ring->semaphore.sync_to = gen8_ring_sync;
2148 2149
			ring->semaphore.signal = gen8_rcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2150 2151
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
2152
		ring->add_request = gen6_add_request;
2153
		ring->flush = gen7_render_ring_flush;
2154
		if (INTEL_INFO(dev)->gen == 6)
2155
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
2156 2157
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2158
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2159
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2160
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2182 2183
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2184
		ring->flush = gen4_render_ring_flush;
2185
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2186
		ring->set_seqno = pc_render_set_seqno;
2187 2188
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2189 2190
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2191
	} else {
2192
		ring->add_request = i9xx_add_request;
2193 2194 2195 2196
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2197
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2198
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2199 2200 2201 2202 2203 2204 2205
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2206
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2207
	}
2208
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2209

2210 2211
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2212 2213
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2214
	else if (INTEL_INFO(dev)->gen >= 6)
2215 2216 2217 2218 2219 2220 2221
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2222 2223 2224
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2225 2226 2227 2228 2229 2230 2231 2232
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2233
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2234 2235 2236 2237 2238 2239
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2240 2241
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2242 2243
	}

2244
	return intel_init_ring_buffer(dev, ring);
2245 2246
}

2247 2248
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2249
	struct drm_i915_private *dev_priv = dev->dev_private;
2250
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2251
	struct intel_ringbuffer *ringbuf = ring->buffer;
2252
	int ret;
2253

2254 2255 2256 2257 2258 2259 2260
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

2261 2262 2263 2264
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2265
	if (INTEL_INFO(dev)->gen >= 6) {
2266
		/* non-kms not supported on gen6+ */
2267 2268
		ret = -ENODEV;
		goto err_ringbuf;
2269
	}
2270 2271 2272 2273 2274

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2275 2276 2277 2278
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2279
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2280
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2281 2282 2283 2284 2285 2286 2287
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2288
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2289
	ring->write_tail = ring_write_tail;
2290 2291 2292 2293 2294 2295
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2296 2297
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2298 2299 2300 2301 2302

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

2303 2304
	ringbuf->size = size;
	ringbuf->effective_size = ringbuf->size;
2305
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2306
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2307

2308 2309
	ringbuf->virtual_start = ioremap_wc(start, size);
	if (ringbuf->virtual_start == NULL) {
2310 2311
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
2312 2313
		ret = -ENOMEM;
		goto err_ringbuf;
2314 2315
	}

2316
	if (!I915_NEED_GFX_HWS(dev)) {
2317
		ret = init_phys_status_page(ring);
2318
		if (ret)
2319
			goto err_vstart;
2320 2321
	}

2322
	return 0;
2323 2324

err_vstart:
2325
	iounmap(ringbuf->virtual_start);
2326 2327 2328 2329
err_ringbuf:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2330 2331
}

2332 2333
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2334
	struct drm_i915_private *dev_priv = dev->dev_private;
2335
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2336

2337 2338 2339
	ring->name = "bsd ring";
	ring->id = VCS;

2340
	ring->write_tail = ring_write_tail;
2341
	if (INTEL_INFO(dev)->gen >= 6) {
2342
		ring->mmio_base = GEN6_BSD_RING_BASE;
2343 2344 2345
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2346
		ring->flush = gen6_bsd_ring_flush;
2347 2348
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2349
		ring->set_seqno = ring_set_seqno;
2350 2351 2352 2353 2354
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2355 2356
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2357
			if (i915_semaphore_is_enabled(dev)) {
2358
				ring->semaphore.sync_to = gen8_ring_sync;
2359 2360
				ring->semaphore.signal = gen8_xcs_signal;
				GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2361
			}
2362 2363 2364 2365
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2366 2367
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2382
		}
2383 2384 2385
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2386
		ring->add_request = i9xx_add_request;
2387
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2388
		ring->set_seqno = ring_set_seqno;
2389
		if (IS_GEN5(dev)) {
2390
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2391 2392 2393
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2394
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2395 2396 2397
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2398
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2399 2400 2401
	}
	ring->init = init_ring_common;

2402
	return intel_init_ring_buffer(dev, ring);
2403
}
2404

2405 2406 2407 2408 2409 2410 2411
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2412
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2413 2414 2415 2416 2417 2418

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2419
	ring->name = "bsd2 ring";
2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2434
	if (i915_semaphore_is_enabled(dev)) {
2435
		ring->semaphore.sync_to = gen8_ring_sync;
2436 2437 2438
		ring->semaphore.signal = gen8_xcs_signal;
		GEN8_RING_SEMAPHORE_INIT;
	}
2439 2440 2441 2442 2443
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2444 2445
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2446
	struct drm_i915_private *dev_priv = dev->dev_private;
2447
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2448

2449 2450 2451 2452 2453
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2454
	ring->flush = gen6_ring_flush;
2455 2456
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2457
	ring->set_seqno = ring_set_seqno;
2458 2459 2460 2461 2462
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2463
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2464
		if (i915_semaphore_is_enabled(dev)) {
2465
			ring->semaphore.sync_to = gen8_ring_sync;
2466 2467
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2468
		}
2469 2470 2471 2472
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2473
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2495
	}
2496
	ring->init = init_ring_common;
2497

2498
	return intel_init_ring_buffer(dev, ring);
2499
}
2500

B
Ben Widawsky 已提交
2501 2502
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2503
	struct drm_i915_private *dev_priv = dev->dev_private;
2504
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2515 2516 2517

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2518
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2519 2520
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2521
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2522
		if (i915_semaphore_is_enabled(dev)) {
2523
			ring->semaphore.sync_to = gen8_ring_sync;
2524 2525
			ring->semaphore.signal = gen8_xcs_signal;
			GEN8_RING_SEMAPHORE_INIT;
B
Ben Widawsky 已提交
2526
		}
2527 2528 2529 2530
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2531
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2546
	}
B
Ben Widawsky 已提交
2547 2548 2549 2550 2551
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2552
int
2553
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2571
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2589 2590

void
2591
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}