intel_ringbuffer.c 44.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42 43 44 45
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

46 47 48 49 50 51 52 53
static inline int ring_space(struct intel_ring_buffer *ring)
{
	int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
	if (space < 0)
		space += ring->size;
	return space;
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

220 221 222 223 224
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

225 226 227 228
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
229 230 231 232 233 234 235
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
236
		flags |= PIPE_CONTROL_CS_STALL;
237 238 239 240 241 242 243 244 245 246 247
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
248
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
249
	}
250

251
	ret = intel_ring_begin(ring, 4);
252 253 254
	if (ret)
		return ret;

255
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
256 257
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
258
	intel_ring_emit(ring, 0);
259 260 261 262 263
	intel_ring_advance(ring);

	return 0;
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

283 284 285 286 287 288 289 290 291
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

292 293 294 295 296 297 298 299 300 301
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
321 322 323 324 325

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

341
static void ring_write_tail(struct intel_ring_buffer *ring,
342
			    u32 value)
343
{
344
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
345
	I915_WRITE_TAIL(ring, value);
346 347
}

348
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
349
{
350 351
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
352
			RING_ACTHD(ring->mmio_base) : ACTHD;
353 354 355 356

	return I915_READ(acthd_reg);
}

357
static int init_ring_common(struct intel_ring_buffer *ring)
358
{
359 360
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
361
	struct drm_i915_gem_object *obj = ring->obj;
362
	int ret = 0;
363 364
	u32 head;

365 366 367
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

368
	/* Stop the ring if it's running. */
369
	I915_WRITE_CTL(ring, 0);
370
	I915_WRITE_HEAD(ring, 0);
371
	ring->write_tail(ring, 0);
372

373
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
374 375 376

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
377 378 379 380 381 382 383
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
384

385
		I915_WRITE_HEAD(ring, 0);
386

387 388 389 390 391 392 393 394 395
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
396 397
	}

398 399 400 401 402
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
	I915_WRITE_START(ring, obj->gtt_offset);
403
	I915_WRITE_CTL(ring,
404
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
405
			| RING_VALID);
406 407

	/* If the head is still not zero, the ring is dead */
408 409 410
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
411 412 413 414 415 416 417
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
418 419
		ret = -EIO;
		goto out;
420 421
	}

422 423
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
424
	else {
425
		ring->head = I915_READ_HEAD(ring);
426
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
427
		ring->space = ring_space(ring);
428
		ring->last_retired_head = -1;
429
	}
430

431 432 433 434 435
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
436 437
}

438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
458 459

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
460

461
	ret = i915_gem_object_pin(obj, 4096, true, false);
462 463 464 465
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
466
	pc->cpu_page =  kmap(sg_page(obj->pages->sgl));
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
493 494

	kunmap(sg_page(obj->pages->sgl));
495 496 497 498 499 500 501
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

502
static int init_render_ring(struct intel_ring_buffer *ring)
503
{
504
	struct drm_device *dev = ring->dev;
505
	struct drm_i915_private *dev_priv = dev->dev_private;
506
	int ret = init_ring_common(ring);
507

508
	if (INTEL_INFO(dev)->gen > 3) {
509
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
510 511
		if (IS_GEN7(dev))
			I915_WRITE(GFX_MODE_GEN7,
512 513
				   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
				   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
514
	}
515

516
	if (INTEL_INFO(dev)->gen >= 5) {
517 518 519 520 521
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

522
	if (IS_GEN6(dev)) {
523 524 525 526 527 528
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
529
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
530 531 532 533 534 535 536

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
537 538
	}

539 540
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
541

542
	if (HAS_L3_GPU_CACHE(dev))
543 544
		I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);

545 546 547
	return ret;
}

548 549 550 551 552 553 554 555
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

556
static void
557 558 559
update_mboxes(struct intel_ring_buffer *ring,
	    u32 seqno,
	    u32 mmio_offset)
560
{
561
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
562
	intel_ring_emit(ring, mmio_offset);
563
	intel_ring_emit(ring, seqno);
564 565
}

566 567 568 569 570 571 572 573 574
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
575 576
static int
gen6_add_request(struct intel_ring_buffer *ring,
577
		 u32 *seqno)
578
{
579 580
	u32 mbox1_reg;
	u32 mbox2_reg;
581 582 583 584 585 586
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

587 588
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
589

590
	*seqno = i915_gem_next_request_seqno(ring);
591 592 593

	update_mboxes(ring, *seqno, mbox1_reg);
	update_mboxes(ring, *seqno, mbox2_reg);
594 595
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
596
	intel_ring_emit(ring, *seqno);
597 598 599 600 601 602
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

603 604 605 606 607 608 609 610
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
611 612 613
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
614 615
{
	int ret;
616 617 618
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
619

620 621 622 623 624 625
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

626 627 628
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

629
	ret = intel_ring_begin(waiter, 4);
630 631 632
	if (ret)
		return ret;

633 634
	intel_ring_emit(waiter,
			dw1 | signaller->semaphore_register[waiter->id]);
635 636 637 638
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter, 0);
	intel_ring_emit(waiter, MI_NOOP);
	intel_ring_advance(waiter);
639 640 641 642

	return 0;
}

643 644
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
645 646
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
647 648 649 650 651 652 653 654 655
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
656
	u32 seqno = i915_gem_next_request_seqno(ring);
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

673
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
674 675
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
676 677 678 679 680 681 682 683 684 685 686 687 688 689
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
690

691
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
692 693
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
694 695 696 697 698 699 700 701 702 703
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

704
static u32
705
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
706 707 708 709
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
710
	if (!lazy_coherency)
711 712 713 714
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

715
static u32
716
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
717
{
718 719 720
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

721
static u32
722
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
723 724 725 726 727
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

728 729 730 731 732
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
733
	unsigned long flags;
734 735 736 737

	if (!dev->irq_enabled)
		return false;

738
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
739 740 741 742 743
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
744
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
745 746 747 748 749 750 751 752 753

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
754
	unsigned long flags;
755

756
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
757 758 759 760 761
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
762
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
763 764
}

765
static bool
766
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
767
{
768
	struct drm_device *dev = ring->dev;
769
	drm_i915_private_t *dev_priv = dev->dev_private;
770
	unsigned long flags;
771

772 773 774
	if (!dev->irq_enabled)
		return false;

775
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
776 777 778 779 780
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
781
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
782 783

	return true;
784 785
}

786
static void
787
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
788
{
789
	struct drm_device *dev = ring->dev;
790
	drm_i915_private_t *dev_priv = dev->dev_private;
791
	unsigned long flags;
792

793
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
794 795 796 797 798
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
799
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
800 801
}

C
Chris Wilson 已提交
802 803 804 805 806
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
807
	unsigned long flags;
C
Chris Wilson 已提交
808 809 810 811

	if (!dev->irq_enabled)
		return false;

812
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
813 814 815 816 817
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
818
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
819 820 821 822 823 824 825 826 827

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
828
	unsigned long flags;
C
Chris Wilson 已提交
829

830
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
831 832 833 834 835
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
836
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
837 838
}

839
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
840
{
841
	struct drm_device *dev = ring->dev;
842
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
843 844 845 846 847 848 849
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
850
		case RCS:
851 852
			mmio = RENDER_HWS_PGA_GEN7;
			break;
853
		case BCS:
854 855
			mmio = BLT_HWS_PGA_GEN7;
			break;
856
		case VCS:
857 858 859 860 861 862 863 864 865
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

866 867
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
868 869
}

870
static int
871 872 873
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
874
{
875 876 877 878 879 880 881 882 883 884
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
885 886
}

887
static int
888
i9xx_add_request(struct intel_ring_buffer *ring,
889
		 u32 *result)
890 891
{
	u32 seqno;
892 893 894 895 896
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
897

898
	seqno = i915_gem_next_request_seqno(ring);
899

900 901 902 903 904
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
905

906 907
	*result = seqno;
	return 0;
908 909
}

910
static bool
911
gen6_ring_get_irq(struct intel_ring_buffer *ring)
912 913
{
	struct drm_device *dev = ring->dev;
914
	drm_i915_private_t *dev_priv = dev->dev_private;
915
	unsigned long flags;
916 917 918 919

	if (!dev->irq_enabled)
	       return false;

920 921 922
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
923
	gen6_gt_force_wake_get(dev_priv);
924

925
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
926
	if (ring->irq_refcount++ == 0) {
927
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
928 929 930 931
			I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
						GEN6_RENDER_L3_PARITY_ERROR));
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
932 933 934
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
935
	}
936
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
937 938 939 940 941

	return true;
}

static void
942
gen6_ring_put_irq(struct intel_ring_buffer *ring)
943 944
{
	struct drm_device *dev = ring->dev;
945
	drm_i915_private_t *dev_priv = dev->dev_private;
946
	unsigned long flags;
947

948
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
949
	if (--ring->irq_refcount == 0) {
950
		if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
951 952 953
			I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
		else
			I915_WRITE_IMR(ring, ~0);
954 955 956
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
957
	}
958
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
959

960
	gen6_gt_force_wake_put(dev_priv);
961 962 963
}

static int
964 965 966
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
967
{
968
	int ret;
969

970 971 972 973
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

974
	intel_ring_emit(ring,
975 976
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
977
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
978
	intel_ring_emit(ring, offset);
979 980
	intel_ring_advance(ring);

981 982 983
	return 0;
}

984
static int
985
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
986 987
				u32 offset, u32 len,
				unsigned flags)
988
{
989
	int ret;
990

991 992 993
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
994

995
	intel_ring_emit(ring, MI_BATCH_BUFFER);
996
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
997 998 999
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
1000

1001 1002 1003 1004 1005
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1006 1007
			 u32 offset, u32 len,
			 unsigned flags)
1008 1009 1010 1011 1012 1013 1014
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1015
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1016
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1017
	intel_ring_advance(ring);
1018 1019 1020 1021

	return 0;
}

1022
static void cleanup_status_page(struct intel_ring_buffer *ring)
1023
{
1024
	struct drm_i915_gem_object *obj;
1025

1026 1027
	obj = ring->status_page.obj;
	if (obj == NULL)
1028 1029
		return;

1030
	kunmap(sg_page(obj->pages->sgl));
1031
	i915_gem_object_unpin(obj);
1032
	drm_gem_object_unreference(&obj->base);
1033
	ring->status_page.obj = NULL;
1034 1035
}

1036
static int init_status_page(struct intel_ring_buffer *ring)
1037
{
1038
	struct drm_device *dev = ring->dev;
1039
	struct drm_i915_gem_object *obj;
1040 1041 1042 1043 1044 1045 1046 1047
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1048 1049

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1050

1051
	ret = i915_gem_object_pin(obj, 4096, true, false);
1052 1053 1054 1055
	if (ret != 0) {
		goto err_unref;
	}

1056
	ring->status_page.gfx_addr = obj->gtt_offset;
1057
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1058
	if (ring->status_page.page_addr == NULL) {
1059
		ret = -ENOMEM;
1060 1061
		goto err_unpin;
	}
1062 1063
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1064

1065
	intel_ring_setup_status_page(ring);
1066 1067
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1068 1069 1070 1071 1072 1073

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1074
	drm_gem_object_unreference(&obj->base);
1075
err:
1076
	return ret;
1077 1078
}

1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
static int init_phys_hws_pga(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1102 1103
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1104
{
1105
	struct drm_i915_gem_object *obj;
1106
	struct drm_i915_private *dev_priv = dev->dev_private;
1107 1108
	int ret;

1109
	ring->dev = dev;
1110 1111
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1112
	ring->size = 32 * PAGE_SIZE;
1113

1114
	init_waitqueue_head(&ring->irq_queue);
1115

1116
	if (I915_NEED_GFX_HWS(dev)) {
1117
		ret = init_status_page(ring);
1118 1119
		if (ret)
			return ret;
1120 1121 1122 1123 1124
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
1125
	}
1126

1127
	obj = i915_gem_alloc_object(dev, ring->size);
1128 1129
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1130
		ret = -ENOMEM;
1131
		goto err_hws;
1132 1133
	}

1134
	ring->obj = obj;
1135

1136
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
1137 1138
	if (ret)
		goto err_unref;
1139

1140 1141 1142 1143
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1144 1145 1146
	ring->virtual_start =
		ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
			   ring->size);
1147
	if (ring->virtual_start == NULL) {
1148
		DRM_ERROR("Failed to map ringbuffer.\n");
1149
		ret = -EINVAL;
1150
		goto err_unpin;
1151 1152
	}

1153
	ret = ring->init(ring);
1154 1155
	if (ret)
		goto err_unmap;
1156

1157 1158 1159 1160 1161
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1162
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1163 1164
		ring->effective_size -= 128;

1165
	return 0;
1166 1167

err_unmap:
1168
	iounmap(ring->virtual_start);
1169 1170 1171
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1172 1173
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1174
err_hws:
1175
	cleanup_status_page(ring);
1176
	return ret;
1177 1178
}

1179
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1180
{
1181 1182 1183
	struct drm_i915_private *dev_priv;
	int ret;

1184
	if (ring->obj == NULL)
1185 1186
		return;

1187 1188
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1189
	ret = intel_wait_ring_idle(ring);
1190 1191 1192 1193
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1194 1195
	I915_WRITE_CTL(ring, 0);

1196
	iounmap(ring->virtual_start);
1197

1198 1199 1200
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1201

Z
Zou Nan hai 已提交
1202 1203 1204
	if (ring->cleanup)
		ring->cleanup(ring);

1205
	cleanup_status_page(ring);
1206 1207
}

1208
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1209
{
1210
	uint32_t __iomem *virt;
1211
	int rem = ring->size - ring->tail;
1212

1213
	if (ring->space < rem) {
1214
		int ret = intel_wait_ring_buffer(ring, rem);
1215 1216 1217 1218
		if (ret)
			return ret;
	}

1219 1220 1221 1222
	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);
1223

1224
	ring->tail = 0;
1225
	ring->space = ring_space(ring);
1226 1227 1228 1229

	return 0;
}

1230 1231 1232 1233
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1234
	ret = i915_wait_seqno(ring, seqno);
1235 1236
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

		space = request->tail - (ring->tail + 8);
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1298
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
1299
{
1300
	struct drm_device *dev = ring->dev;
1301
	struct drm_i915_private *dev_priv = dev->dev_private;
1302
	unsigned long end;
1303
	int ret;
1304

1305 1306 1307 1308
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1309
	trace_i915_ring_wait_begin(ring);
1310 1311 1312 1313 1314 1315
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1316

1317
	do {
1318 1319
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1320
		if (ring->space >= n) {
C
Chris Wilson 已提交
1321
			trace_i915_ring_wait_end(ring);
1322 1323 1324 1325 1326 1327 1328 1329
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1330

1331
		msleep(1);
1332 1333 1334 1335

		ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
		if (ret)
			return ret;
1336
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1337
	trace_i915_ring_wait_end(ring);
1338 1339
	return -EBUSY;
}
1340

1341 1342
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1343
{
1344
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1345
	int n = 4*num_dwords;
1346
	int ret;
1347

1348 1349 1350
	ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
	if (ret)
		return ret;
1351

1352
	if (unlikely(ring->tail + n > ring->effective_size)) {
1353 1354 1355 1356
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
1357

1358 1359 1360 1361 1362
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
1363 1364

	ring->space -= n;
1365
	return 0;
1366
}
1367

1368
void intel_ring_advance(struct intel_ring_buffer *ring)
1369
{
1370 1371
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1372
	ring->tail &= ring->size - 1;
1373 1374
	if (dev_priv->stop_rings & intel_ring_flag(ring))
		return;
1375
	ring->write_tail(ring, ring->tail);
1376
}
1377

1378

1379
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1380
				     u32 value)
1381
{
1382
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1383 1384

       /* Every tail move must follow the sequence below */
1385 1386 1387 1388

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1389
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1390 1391 1392 1393
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1394

1395
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1396
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1397 1398 1399
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1400

1401
	/* Now that the ring is fully powered up, update the tail */
1402
	I915_WRITE_TAIL(ring, value);
1403 1404 1405 1406 1407
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1408
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1409
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1410 1411
}

1412
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1413
			   u32 invalidate, u32 flush)
1414
{
1415
	uint32_t cmd;
1416 1417 1418 1419 1420 1421
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1422
	cmd = MI_FLUSH_DW;
1423 1424 1425 1426 1427 1428
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1429
	if (invalidate & I915_GEM_GPU_DOMAINS)
1430 1431
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1432
	intel_ring_emit(ring, cmd);
1433
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1434
	intel_ring_emit(ring, 0);
1435
	intel_ring_emit(ring, MI_NOOP);
1436 1437
	intel_ring_advance(ring);
	return 0;
1438 1439
}

1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1461
static int
1462
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1463 1464
			      u32 offset, u32 len,
			      unsigned flags)
1465
{
1466
	int ret;
1467

1468 1469 1470
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1471

1472 1473 1474
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1475 1476 1477
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1478

1479
	return 0;
1480 1481
}

1482 1483
/* Blitter support (SandyBridge+) */

1484
static int blt_ring_flush(struct intel_ring_buffer *ring,
1485
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1486
{
1487
	uint32_t cmd;
1488 1489
	int ret;

1490
	ret = intel_ring_begin(ring, 4);
1491 1492 1493
	if (ret)
		return ret;

1494
	cmd = MI_FLUSH_DW;
1495 1496 1497 1498 1499 1500
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1501
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1502
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1503
			MI_FLUSH_DW_OP_STOREDW;
1504
	intel_ring_emit(ring, cmd);
1505
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
1506
	intel_ring_emit(ring, 0);
1507
	intel_ring_emit(ring, MI_NOOP);
1508 1509
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1510 1511
}

1512 1513 1514
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1515
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1516

1517 1518 1519 1520
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1521 1522
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1523
		ring->flush = gen7_render_ring_flush;
1524
		if (INTEL_INFO(dev)->gen == 6)
1525
			ring->flush = gen6_render_ring_flush;
1526 1527
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1528
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1529
		ring->get_seqno = gen6_ring_get_seqno;
1530
		ring->sync_to = gen6_ring_sync;
1531 1532 1533 1534 1535
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1536 1537
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1538
		ring->flush = gen4_render_ring_flush;
1539
		ring->get_seqno = pc_render_get_seqno;
1540 1541
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1542
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1543
	} else {
1544
		ring->add_request = i9xx_add_request;
1545 1546 1547 1548
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1549
		ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1550 1551 1552 1553 1554 1555 1556
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1557
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1558
	}
1559
	ring->write_tail = ring_write_tail;
1560 1561 1562
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 6)
1563 1564 1565 1566 1567 1568 1569
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1570 1571 1572
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1573
	return intel_init_ring_buffer(dev, ring);
1574 1575
}

1576 1577 1578 1579
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1580
	int ret;
1581

1582 1583 1584 1585
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1586
	if (INTEL_INFO(dev)->gen >= 6) {
1587 1588
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1589
	}
1590 1591 1592 1593 1594

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1595 1596 1597 1598
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1599
	ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1600 1601 1602 1603 1604 1605 1606
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1607
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1608
	ring->write_tail = ring_write_tail;
1609 1610 1611 1612 1613 1614
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1615 1616
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1617 1618 1619 1620 1621 1622 1623

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1624
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1625 1626
		ring->effective_size -= 128;

1627 1628
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1629 1630 1631 1632 1633
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

1634 1635 1636 1637 1638 1639
	if (!I915_NEED_GFX_HWS(dev)) {
		ret = init_phys_hws_pga(ring);
		if (ret)
			return ret;
	}

1640 1641 1642
	return 0;
}

1643 1644 1645
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1646
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1647

1648 1649 1650
	ring->name = "bsd ring";
	ring->id = VCS;

1651
	ring->write_tail = ring_write_tail;
1652 1653
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1654 1655 1656
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1657 1658 1659 1660 1661 1662 1663
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1664
		ring->sync_to = gen6_ring_sync;
1665 1666 1667 1668 1669 1670 1671 1672
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1673
		ring->add_request = i9xx_add_request;
1674
		ring->get_seqno = ring_get_seqno;
1675
		if (IS_GEN5(dev)) {
1676
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1677 1678 1679
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1680
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1681 1682 1683
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1684
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1685 1686 1687
	}
	ring->init = init_ring_common;

1688
	return intel_init_ring_buffer(dev, ring);
1689
}
1690 1691 1692 1693

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1694
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1695

1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1708
	ring->sync_to = gen6_ring_sync;
1709 1710 1711 1712 1713 1714
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1715

1716
	return intel_init_ring_buffer(dev, ring);
1717
}
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755

int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}