intel_ringbuffer.c 67.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37 38 39 40 41 42
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

43
static inline int __ring_space(int head, int tail, int size)
44
{
45
	int space = head - (tail + I915_RING_FREE_SPACE);
46
	if (space < 0)
47
		space += size;
48 49 50
	return space;
}

51
static inline int ring_space(struct intel_engine_cs *ring)
52
{
53 54
	struct intel_ringbuffer *ringbuf = ring->buffer;
	return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
55 56
}

57
static bool intel_ring_stopped(struct intel_engine_cs *ring)
58 59
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
60 61
	return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
}
62

63
void __intel_ring_advance(struct intel_engine_cs *ring)
64
{
65 66
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
67
	if (intel_ring_stopped(ring))
68
		return;
69
	ring->write_tail(ring, ringbuf->tail);
70 71
}

72
static int
73
gen2_render_ring_flush(struct intel_engine_cs *ring,
74 75 76 77 78 79 80
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
81
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
99
gen4_render_ring_flush(struct intel_engine_cs *ring,
100 101
		       u32	invalidate_domains,
		       u32	flush_domains)
102
{
103
	struct drm_device *dev = ring->dev;
104
	u32 cmd;
105
	int ret;
106

107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
136
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
137 138 139
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
140

141 142 143
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
144

145 146 147
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
148

149 150 151
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
152 153

	return 0;
154 155
}

156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
194
intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
195
{
196
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
229
gen6_render_ring_flush(struct intel_engine_cs *ring,
230 231 232
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
233
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
234 235
	int ret;

236 237 238 239 240
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

241 242 243 244
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
245 246 247 248 249 250 251
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
252
		flags |= PIPE_CONTROL_CS_STALL;
253 254 255 256 257 258 259 260 261 262 263
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
264
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
265
	}
266

267
	ret = intel_ring_begin(ring, 4);
268 269 270
	if (ret)
		return ret;

271
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 273
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
274
	intel_ring_emit(ring, 0);
275 276 277 278 279
	intel_ring_advance(ring);

	return 0;
}

280
static int
281
gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

299
static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
R
Rodrigo Vivi 已提交
300 301 302 303 304 305
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

306
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
307 308 309 310 311 312
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
313 314 315
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
316 317 318 319 320 321
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

322
static int
323
gen7_render_ring_flush(struct intel_engine_cs *ring,
324 325 326
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
327
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
328 329
	int ret;

330 331 332 333 334 335 336 337 338 339
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
359
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
360 361 362 363 364

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
365 366 367 368 369 370 371 372
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
373
	intel_ring_emit(ring, scratch_addr);
374 375 376
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

377
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
378 379
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

380 381 382
	return 0;
}

B
Ben Widawsky 已提交
383
static int
384
gen8_render_ring_flush(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
385 386 387
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
388
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
B
Ben Widawsky 已提交
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

424
static void ring_write_tail(struct intel_engine_cs *ring,
425
			    u32 value)
426
{
427
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
428
	I915_WRITE_TAIL(ring, value);
429 430
}

431
u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
432
{
433
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
434
	u64 acthd;
435

436 437 438 439 440 441 442 443 444
	if (INTEL_INFO(ring->dev)->gen >= 8)
		acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
					 RING_ACTHD_UDW(ring->mmio_base));
	else if (INTEL_INFO(ring->dev)->gen >= 4)
		acthd = I915_READ(RING_ACTHD(ring->mmio_base));
	else
		acthd = I915_READ(ACTHD);

	return acthd;
445 446
}

447
static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
448 449 450 451 452 453 454 455 456 457
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

458
static bool stop_ring(struct intel_engine_cs *ring)
459
{
460
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
461

462 463 464 465 466 467 468
	if (!IS_GEN2(ring->dev)) {
		I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
		if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
			DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
			return false;
		}
	}
469

470
	I915_WRITE_CTL(ring, 0);
471
	I915_WRITE_HEAD(ring, 0);
472
	ring->write_tail(ring, 0);
473

474 475 476 477
	if (!IS_GEN2(ring->dev)) {
		(void)I915_READ_CTL(ring);
		I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
	}
478

479 480
	return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
}
481

482
static int init_ring_common(struct intel_engine_cs *ring)
483 484 485
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
486 487
	struct intel_ringbuffer *ringbuf = ring->buffer;
	struct drm_i915_gem_object *obj = ringbuf->obj;
488 489 490 491 492 493
	int ret = 0;

	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);

	if (!stop_ring(ring)) {
		/* G45 ring initialization often fails to reset head to zero */
494 495 496 497 498 499 500
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
501

502
		if (!stop_ring(ring)) {
503 504 505 506 507 508 509
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
510 511
			ret = -EIO;
			goto out;
512
		}
513 514
	}

515 516 517 518 519
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

520 521 522 523
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
524
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
525
	I915_WRITE_CTL(ring,
526
			((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
527
			| RING_VALID);
528 529

	/* If the head is still not zero, the ring is dead */
530
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
531
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
532
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
533
		DRM_ERROR("%s initialization failed "
534 535 536 537 538
			  "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
			  ring->name,
			  I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
			  I915_READ_HEAD(ring), I915_READ_TAIL(ring),
			  I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
539 540
		ret = -EIO;
		goto out;
541 542
	}

543 544
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
545
	else {
546 547 548 549
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
		ringbuf->space = ring_space(ring);
		ringbuf->last_retired_head = -1;
550
	}
551

552 553
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

554
out:
555
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
556 557

	return ret;
558 559
}

560
static int
561
init_pipe_control(struct intel_engine_cs *ring)
562 563 564
{
	int ret;

565
	if (ring->scratch.obj)
566 567
		return 0;

568 569
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
570 571 572 573
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
574

575 576 577
	ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
	if (ret)
		goto err_unref;
578

579
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
580 581 582
	if (ret)
		goto err_unref;

583 584 585
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
586
		ret = -ENOMEM;
587
		goto err_unpin;
588
	}
589

590
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
591
			 ring->name, ring->scratch.gtt_offset);
592 593 594
	return 0;

err_unpin:
B
Ben Widawsky 已提交
595
	i915_gem_object_ggtt_unpin(ring->scratch.obj);
596
err_unref:
597
	drm_gem_object_unreference(&ring->scratch.obj->base);
598 599 600 601
err:
	return ret;
}

602
static int init_render_ring(struct intel_engine_cs *ring)
603
{
604
	struct drm_device *dev = ring->dev;
605
	struct drm_i915_private *dev_priv = dev->dev_private;
606
	int ret = init_ring_common(ring);
607 608
	if (ret)
		return ret;
609

610 611
	/* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
	if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
612
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
613 614 615 616

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
617
	 *
618
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
619 620 621 622
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

623
	/* Required for the hardware to program scanline values for waiting */
624
	/* WaEnableFlushTlbInvalidationMode:snb */
625 626
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
627
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
628

629
	/* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
630 631
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
632
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
633
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
634

635
	if (INTEL_INFO(dev)->gen >= 5) {
636 637 638 639 640
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

641
	if (IS_GEN6(dev)) {
642 643 644 645 646 647
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
648
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
649 650
	}

651 652
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
653

654
	if (HAS_L3_DPF(dev))
655
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
656

657 658 659
	return ret;
}

660
static void render_ring_cleanup(struct intel_engine_cs *ring)
661
{
662 663
	struct drm_device *dev = ring->dev;

664
	if (ring->scratch.obj == NULL)
665 666
		return;

667 668
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
B
Ben Widawsky 已提交
669
		i915_gem_object_ggtt_unpin(ring->scratch.obj);
670
	}
671

672 673
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
674 675
}

676
static int gen6_signal(struct intel_engine_cs *signaller,
677
		       unsigned int num_dwords)
678
{
679 680
	struct drm_device *dev = signaller->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
681
	struct intel_engine_cs *useless;
682
	int i, ret, num_rings;
683

684 685 686 687
#define MBOX_UPDATE_DWORDS 3
	num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
	num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
#undef MBOX_UPDATE_DWORDS
688 689 690 691 692

	ret = intel_ring_begin(signaller, num_dwords);
	if (ret)
		return ret;

693 694 695 696 697 698 699 700
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = signaller->semaphore.mbox.signal[i];
		if (mbox_reg != GEN6_NOSYNC) {
			intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
			intel_ring_emit(signaller, mbox_reg);
			intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
		}
	}
701

702 703 704 705
	/* If num_dwords was rounded, make sure the tail pointer is correct */
	if (num_rings % 2 == 0)
		intel_ring_emit(signaller, MI_NOOP);

706
	return 0;
707 708
}

709 710 711 712 713 714 715 716 717
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
718
static int
719
gen6_add_request(struct intel_engine_cs *ring)
720
{
721
	int ret;
722

B
Ben Widawsky 已提交
723 724 725 726 727
	if (ring->semaphore.signal)
		ret = ring->semaphore.signal(ring, 4);
	else
		ret = intel_ring_begin(ring, 4);

728 729 730 731 732
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
733
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
734
	intel_ring_emit(ring, MI_USER_INTERRUPT);
735
	__intel_ring_advance(ring);
736 737 738 739

	return 0;
}

740 741 742 743 744 745 746
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

747 748 749 750 751 752 753 754
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
755 756
gen6_ring_sync(struct intel_engine_cs *waiter,
	       struct intel_engine_cs *signaller,
757
	       u32 seqno)
758
{
759 760 761
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
762 763
	u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
	int ret;
764

765 766 767 768 769 770
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

771
	WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
772

773
	ret = intel_ring_begin(waiter, 4);
774 775 776
	if (ret)
		return ret;

777 778
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
779
		intel_ring_emit(waiter, dw1 | wait_mbox);
780 781 782 783 784 785 786 787 788
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
789
	intel_ring_advance(waiter);
790 791 792 793

	return 0;
}

794 795
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
796 797
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
798 799 800 801 802 803
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
804
pc_render_add_request(struct intel_engine_cs *ring)
805
{
806
	u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
807 808 809 810 811 812 813 814 815 816 817 818 819 820
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

821
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
822 823
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
824
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
825
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
826 827
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
828
	scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
829
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
830
	scratch_addr += 2 * CACHELINE_BYTES;
831
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
832
	scratch_addr += 2 * CACHELINE_BYTES;
833
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
834
	scratch_addr += 2 * CACHELINE_BYTES;
835
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
836
	scratch_addr += 2 * CACHELINE_BYTES;
837
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
838

839
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
840 841
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
842
			PIPE_CONTROL_NOTIFY);
843
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
844
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
845
	intel_ring_emit(ring, 0);
846
	__intel_ring_advance(ring);
847 848 849 850

	return 0;
}

851
static u32
852
gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
853 854 855 856
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
857 858 859 860 861
	if (!lazy_coherency) {
		struct drm_i915_private *dev_priv = ring->dev->dev_private;
		POSTING_READ(RING_ACTHD(ring->mmio_base));
	}

862 863 864
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

865
static u32
866
ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
867
{
868 869 870
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
871
static void
872
ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
873 874 875 876
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

877
static u32
878
pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
879
{
880
	return ring->scratch.cpu_page[0];
881 882
}

M
Mika Kuoppala 已提交
883
static void
884
pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
M
Mika Kuoppala 已提交
885
{
886
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
887 888
}

889
static bool
890
gen5_ring_get_irq(struct intel_engine_cs *ring)
891 892
{
	struct drm_device *dev = ring->dev;
893
	struct drm_i915_private *dev_priv = dev->dev_private;
894
	unsigned long flags;
895 896 897 898

	if (!dev->irq_enabled)
		return false;

899
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
900 901
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
902
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
903 904 905 906 907

	return true;
}

static void
908
gen5_ring_put_irq(struct intel_engine_cs *ring)
909 910
{
	struct drm_device *dev = ring->dev;
911
	struct drm_i915_private *dev_priv = dev->dev_private;
912
	unsigned long flags;
913

914
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
915 916
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
917
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
918 919
}

920
static bool
921
i9xx_ring_get_irq(struct intel_engine_cs *ring)
922
{
923
	struct drm_device *dev = ring->dev;
924
	struct drm_i915_private *dev_priv = dev->dev_private;
925
	unsigned long flags;
926

927 928 929
	if (!dev->irq_enabled)
		return false;

930
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
931
	if (ring->irq_refcount++ == 0) {
932 933 934 935
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
936
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
937 938

	return true;
939 940
}

941
static void
942
i9xx_ring_put_irq(struct intel_engine_cs *ring)
943
{
944
	struct drm_device *dev = ring->dev;
945
	struct drm_i915_private *dev_priv = dev->dev_private;
946
	unsigned long flags;
947

948
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
949
	if (--ring->irq_refcount == 0) {
950 951 952 953
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
954
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
955 956
}

C
Chris Wilson 已提交
957
static bool
958
i8xx_ring_get_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
959 960
{
	struct drm_device *dev = ring->dev;
961
	struct drm_i915_private *dev_priv = dev->dev_private;
962
	unsigned long flags;
C
Chris Wilson 已提交
963 964 965 966

	if (!dev->irq_enabled)
		return false;

967
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
968
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
969 970 971 972
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
973
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
974 975 976 977 978

	return true;
}

static void
979
i8xx_ring_put_irq(struct intel_engine_cs *ring)
C
Chris Wilson 已提交
980 981
{
	struct drm_device *dev = ring->dev;
982
	struct drm_i915_private *dev_priv = dev->dev_private;
983
	unsigned long flags;
C
Chris Wilson 已提交
984

985
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
986
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
987 988 989 990
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
991
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
992 993
}

994
void intel_ring_setup_status_page(struct intel_engine_cs *ring)
995
{
996
	struct drm_device *dev = ring->dev;
997
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
998 999 1000 1001 1002 1003 1004
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
1005
		case RCS:
1006 1007
			mmio = RENDER_HWS_PGA_GEN7;
			break;
1008
		case BCS:
1009 1010
			mmio = BLT_HWS_PGA_GEN7;
			break;
1011 1012 1013 1014 1015
		/*
		 * VCS2 actually doesn't exist on Gen7. Only shut up
		 * gcc switch check warning
		 */
		case VCS2:
1016
		case VCS:
1017 1018
			mmio = BSD_HWS_PGA_GEN7;
			break;
1019
		case VECS:
B
Ben Widawsky 已提交
1020 1021
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
1022 1023 1024 1025
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
1026
		/* XXX: gen8 returns to sanity */
1027 1028 1029
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

1030 1031
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
1032

1033 1034 1035 1036 1037 1038 1039 1040
	/*
	 * Flush the TLB for this page
	 *
	 * FIXME: These two bits have disappeared on gen8, so a question
	 * arises: do we still need this and if so how should we go about
	 * invalidating the TLB?
	 */
	if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
1041
		u32 reg = RING_INSTPM(ring->mmio_base);
1042 1043 1044 1045

		/* ring should be idle before issuing a sync flush*/
		WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);

1046 1047 1048 1049 1050 1051 1052 1053
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
1054 1055
}

1056
static int
1057
bsd_ring_flush(struct intel_engine_cs *ring,
1058 1059
	       u32     invalidate_domains,
	       u32     flush_domains)
1060
{
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1071 1072
}

1073
static int
1074
i9xx_add_request(struct intel_engine_cs *ring)
1075
{
1076 1077 1078 1079 1080
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1081

1082 1083
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1084
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1085
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1086
	__intel_ring_advance(ring);
1087

1088
	return 0;
1089 1090
}

1091
static bool
1092
gen6_ring_get_irq(struct intel_engine_cs *ring)
1093 1094
{
	struct drm_device *dev = ring->dev;
1095
	struct drm_i915_private *dev_priv = dev->dev_private;
1096
	unsigned long flags;
1097 1098 1099 1100

	if (!dev->irq_enabled)
	       return false;

1101
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1102
	if (ring->irq_refcount++ == 0) {
1103
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1104 1105
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1106
					 GT_PARITY_ERROR(dev)));
1107 1108
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1109
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1110
	}
1111
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1112 1113 1114 1115 1116

	return true;
}

static void
1117
gen6_ring_put_irq(struct intel_engine_cs *ring)
1118 1119
{
	struct drm_device *dev = ring->dev;
1120
	struct drm_i915_private *dev_priv = dev->dev_private;
1121
	unsigned long flags;
1122

1123
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1124
	if (--ring->irq_refcount == 0) {
1125
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1126
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1127 1128
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1129
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1130
	}
1131
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1132 1133
}

B
Ben Widawsky 已提交
1134
static bool
1135
hsw_vebox_get_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1136 1137 1138 1139 1140 1141 1142 1143
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1144
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1145
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1146
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1147
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1148
	}
1149
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1150 1151 1152 1153 1154

	return true;
}

static void
1155
hsw_vebox_put_irq(struct intel_engine_cs *ring)
B
Ben Widawsky 已提交
1156 1157 1158 1159 1160 1161 1162 1163
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1164
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1165
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1166
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1167
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1168
	}
1169
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1170 1171
}

1172
static bool
1173
gen8_ring_get_irq(struct intel_engine_cs *ring)
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
1199
gen8_ring_put_irq(struct intel_engine_cs *ring)
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1218
static int
1219
i965_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1220
			 u64 offset, u32 length,
1221
			 unsigned flags)
1222
{
1223
	int ret;
1224

1225 1226 1227 1228
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1229
	intel_ring_emit(ring,
1230 1231
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1232
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1233
	intel_ring_emit(ring, offset);
1234 1235
	intel_ring_advance(ring);

1236 1237 1238
	return 0;
}

1239 1240
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1241
static int
1242
i830_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1243
				u64 offset, u32 len,
1244
				unsigned flags)
1245
{
1246
	int ret;
1247

1248 1249 1250 1251
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1252

1253 1254 1255 1256 1257 1258
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1259
		u32 cs_offset = ring->scratch.gtt_offset;
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1288

1289 1290 1291 1292
	return 0;
}

static int
1293
i915_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1294
			 u64 offset, u32 len,
1295
			 unsigned flags)
1296 1297 1298 1299 1300 1301 1302
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1303
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1304
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1305
	intel_ring_advance(ring);
1306 1307 1308 1309

	return 0;
}

1310
static void cleanup_status_page(struct intel_engine_cs *ring)
1311
{
1312
	struct drm_i915_gem_object *obj;
1313

1314 1315
	obj = ring->status_page.obj;
	if (obj == NULL)
1316 1317
		return;

1318
	kunmap(sg_page(obj->pages->sgl));
B
Ben Widawsky 已提交
1319
	i915_gem_object_ggtt_unpin(obj);
1320
	drm_gem_object_unreference(&obj->base);
1321
	ring->status_page.obj = NULL;
1322 1323
}

1324
static int init_status_page(struct intel_engine_cs *ring)
1325
{
1326
	struct drm_i915_gem_object *obj;
1327

1328 1329
	if ((obj = ring->status_page.obj) == NULL) {
		int ret;
1330

1331 1332 1333 1334 1335
		obj = i915_gem_alloc_object(ring->dev, 4096);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate status page\n");
			return -ENOMEM;
		}
1336

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
		if (ret)
			goto err_unref;

		ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
		if (ret) {
err_unref:
			drm_gem_object_unreference(&obj->base);
			return ret;
		}

		ring->status_page.obj = obj;
	}
1350

1351
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1352
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1353
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1354

1355 1356
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1357 1358 1359 1360

	return 0;
}

1361
static int init_phys_status_page(struct intel_engine_cs *ring)
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1378
static int allocate_ring_buffer(struct intel_engine_cs *ring)
1379
{
1380 1381
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = to_i915(dev);
1382
	struct intel_ringbuffer *ringbuf = ring->buffer;
1383
	struct drm_i915_gem_object *obj;
1384 1385
	int ret;

1386
	if (intel_ring_initialized(ring))
1387
		return 0;
1388

1389 1390
	obj = NULL;
	if (!HAS_LLC(dev))
1391
		obj = i915_gem_object_create_stolen(dev, ringbuf->size);
1392
	if (obj == NULL)
1393
		obj = i915_gem_alloc_object(dev, ringbuf->size);
1394 1395
	if (obj == NULL)
		return -ENOMEM;
1396

1397 1398 1399
	/* mark ring buffers as read-only from GPU side by default */
	obj->gt_ro = 1;

1400
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1401 1402
	if (ret)
		goto err_unref;
1403

1404 1405 1406 1407
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1408
	ringbuf->virtual_start =
1409
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1410 1411
				ringbuf->size);
	if (ringbuf->virtual_start == NULL) {
1412
		ret = -EINVAL;
1413
		goto err_unpin;
1414 1415
	}

1416
	ringbuf->obj = obj;
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
	return 0;

err_unpin:
	i915_gem_object_ggtt_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
	return ret;
}

static int intel_init_ring_buffer(struct drm_device *dev,
1427
				  struct intel_engine_cs *ring)
1428
{
1429
	struct intel_ringbuffer *ringbuf = ring->buffer;
1430 1431
	int ret;

1432 1433 1434 1435 1436 1437 1438
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

1439 1440 1441
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1442
	ringbuf->size = 32 * PAGE_SIZE;
1443
	memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
1444 1445 1446 1447 1448 1449

	init_waitqueue_head(&ring->irq_queue);

	if (I915_NEED_GFX_HWS(dev)) {
		ret = init_status_page(ring);
		if (ret)
1450
			goto error;
1451 1452 1453 1454
	} else {
		BUG_ON(ring->id != RCS);
		ret = init_phys_status_page(ring);
		if (ret)
1455
			goto error;
1456 1457 1458 1459 1460
	}

	ret = allocate_ring_buffer(ring);
	if (ret) {
		DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
1461
		goto error;
1462
	}
1463

1464 1465 1466 1467
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
1468
	ringbuf->effective_size = ringbuf->size;
1469
	if (IS_I830(dev) || IS_845G(dev))
1470
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
1471

1472 1473
	ret = i915_cmd_parser_init_ring(ring);
	if (ret)
1474 1475 1476 1477 1478 1479 1480
		goto error;

	ret = ring->init(ring);
	if (ret)
		goto error;

	return 0;
1481

1482 1483 1484 1485
error:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
1486 1487
}

1488
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
1489
{
1490
	struct drm_i915_private *dev_priv = to_i915(ring->dev);
1491
	struct intel_ringbuffer *ringbuf = ring->buffer;
1492

1493
	if (!intel_ring_initialized(ring))
1494 1495
		return;

1496
	intel_stop_ring_buffer(ring);
1497
	WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
1498

1499
	iounmap(ringbuf->virtual_start);
1500

1501 1502 1503
	i915_gem_object_ggtt_unpin(ringbuf->obj);
	drm_gem_object_unreference(&ringbuf->obj->base);
	ringbuf->obj = NULL;
1504 1505
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1506

Z
Zou Nan hai 已提交
1507 1508 1509
	if (ring->cleanup)
		ring->cleanup(ring);

1510
	cleanup_status_page(ring);
1511 1512

	i915_cmd_parser_fini_ring(ring);
1513

1514
	kfree(ringbuf);
1515
	ring->buffer = NULL;
1516 1517
}

1518
static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
1519
{
1520
	struct intel_ringbuffer *ringbuf = ring->buffer;
1521
	struct drm_i915_gem_request *request;
1522
	u32 seqno = 0;
1523 1524
	int ret;

1525 1526 1527
	if (ringbuf->last_retired_head != -1) {
		ringbuf->head = ringbuf->last_retired_head;
		ringbuf->last_retired_head = -1;
1528

1529 1530
		ringbuf->space = ring_space(ring);
		if (ringbuf->space >= n)
1531 1532 1533 1534
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
1535
		if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
1536 1537 1538 1539 1540 1541 1542 1543
			seqno = request->seqno;
			break;
		}
	}

	if (seqno == 0)
		return -ENOSPC;

1544
	ret = i915_wait_seqno(ring, seqno);
1545 1546 1547
	if (ret)
		return ret;

1548
	i915_gem_retire_requests_ring(ring);
1549 1550
	ringbuf->head = ringbuf->last_retired_head;
	ringbuf->last_retired_head = -1;
1551

1552
	ringbuf->space = ring_space(ring);
1553 1554 1555
	return 0;
}

1556
static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
1557
{
1558
	struct drm_device *dev = ring->dev;
1559
	struct drm_i915_private *dev_priv = dev->dev_private;
1560
	struct intel_ringbuffer *ringbuf = ring->buffer;
1561
	unsigned long end;
1562
	int ret;
1563

1564 1565 1566 1567
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1568 1569 1570
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

1571 1572 1573 1574 1575 1576
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1577

1578
	trace_i915_ring_wait_begin(ring);
1579
	do {
1580 1581 1582
		ringbuf->head = I915_READ_HEAD(ring);
		ringbuf->space = ring_space(ring);
		if (ringbuf->space >= n) {
1583 1584
			ret = 0;
			break;
1585 1586
		}

1587 1588
		if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
		    dev->primary->master) {
1589 1590 1591 1592
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1593

1594
		msleep(1);
1595

1596 1597 1598 1599 1600
		if (dev_priv->mm.interruptible && signal_pending(current)) {
			ret = -ERESTARTSYS;
			break;
		}

1601 1602
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1603
		if (ret)
1604 1605 1606 1607 1608 1609 1610
			break;

		if (time_after(jiffies, end)) {
			ret = -EBUSY;
			break;
		}
	} while (1);
C
Chris Wilson 已提交
1611
	trace_i915_ring_wait_end(ring);
1612
	return ret;
1613
}
1614

1615
static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
1616 1617
{
	uint32_t __iomem *virt;
1618 1619
	struct intel_ringbuffer *ringbuf = ring->buffer;
	int rem = ringbuf->size - ringbuf->tail;
1620

1621
	if (ringbuf->space < rem) {
1622 1623 1624 1625 1626
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

1627
	virt = ringbuf->virtual_start + ringbuf->tail;
1628 1629 1630 1631
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

1632 1633
	ringbuf->tail = 0;
	ringbuf->space = ring_space(ring);
1634 1635 1636 1637

	return 0;
}

1638
int intel_ring_idle(struct intel_engine_cs *ring)
1639 1640 1641 1642 1643
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1644
	if (ring->outstanding_lazy_seqno) {
1645
		ret = i915_add_request(ring, NULL);
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1661
static int
1662
intel_ring_alloc_seqno(struct intel_engine_cs *ring)
1663
{
1664
	if (ring->outstanding_lazy_seqno)
1665 1666
		return 0;

1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1677
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1678 1679
}

1680
static int __intel_ring_prepare(struct intel_engine_cs *ring,
1681
				int bytes)
M
Mika Kuoppala 已提交
1682
{
1683
	struct intel_ringbuffer *ringbuf = ring->buffer;
M
Mika Kuoppala 已提交
1684 1685
	int ret;

1686
	if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
M
Mika Kuoppala 已提交
1687 1688 1689 1690 1691
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

1692
	if (unlikely(ringbuf->space < bytes)) {
M
Mika Kuoppala 已提交
1693 1694 1695 1696 1697 1698 1699 1700
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	return 0;
}

1701
int intel_ring_begin(struct intel_engine_cs *ring,
1702
		     int num_dwords)
1703
{
1704
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1705
	int ret;
1706

1707 1708
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1709 1710
	if (ret)
		return ret;
1711

1712 1713 1714 1715
	ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
	if (ret)
		return ret;

1716 1717 1718 1719 1720
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

1721
	ring->buffer->space -= num_dwords * sizeof(uint32_t);
1722
	return 0;
1723
}
1724

1725
/* Align the ring tail to a cacheline boundary */
1726
int intel_ring_cacheline_align(struct intel_engine_cs *ring)
1727
{
1728
	int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
1729 1730 1731 1732 1733
	int ret;

	if (num_dwords == 0)
		return 0;

1734
	num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
	ret = intel_ring_begin(ring, num_dwords);
	if (ret)
		return ret;

	while (num_dwords--)
		intel_ring_emit(ring, MI_NOOP);

	intel_ring_advance(ring);

	return 0;
}

1747
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
1748
{
1749 1750
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1751

1752
	BUG_ON(ring->outstanding_lazy_seqno);
1753

1754
	if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
1755 1756
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1757
		if (HAS_VEBOX(dev))
1758
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1759
	}
1760

1761
	ring->set_seqno(ring, seqno);
1762
	ring->hangcheck.seqno = seqno;
1763
}
1764

1765
static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
1766
				     u32 value)
1767
{
1768
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1769 1770

       /* Every tail move must follow the sequence below */
1771 1772 1773 1774

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1775
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1776 1777 1778 1779
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1780

1781
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1782
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1783 1784 1785
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1786

1787
	/* Now that the ring is fully powered up, update the tail */
1788
	I915_WRITE_TAIL(ring, value);
1789 1790 1791 1792 1793
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1794
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1795
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1796 1797
}

1798
static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
1799
			       u32 invalidate, u32 flush)
1800
{
1801
	uint32_t cmd;
1802 1803 1804 1805 1806 1807
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1808
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1809 1810
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1811 1812 1813 1814 1815 1816
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1817
	if (invalidate & I915_GEM_GPU_DOMAINS)
1818 1819
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1820
	intel_ring_emit(ring, cmd);
1821
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1822 1823 1824 1825 1826 1827 1828
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1829 1830
	intel_ring_advance(ring);
	return 0;
1831 1832
}

1833
static int
1834
gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1835
			      u64 offset, u32 len,
1836 1837
			      unsigned flags)
{
B
Ben Widawsky 已提交
1838 1839 1840
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1841 1842 1843 1844 1845 1846 1847
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1848
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
B
Ben Widawsky 已提交
1849 1850
	intel_ring_emit(ring, lower_32_bits(offset));
	intel_ring_emit(ring, upper_32_bits(offset));
1851 1852 1853 1854 1855 1856
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1857
static int
1858
hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1859
			      u64 offset, u32 len,
1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1878
static int
1879
gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
1880
			      u64 offset, u32 len,
1881
			      unsigned flags)
1882
{
1883
	int ret;
1884

1885 1886 1887
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1888

1889 1890 1891
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1892 1893 1894
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1895

1896
	return 0;
1897 1898
}

1899 1900
/* Blitter support (SandyBridge+) */

1901
static int gen6_ring_flush(struct intel_engine_cs *ring,
1902
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1903
{
R
Rodrigo Vivi 已提交
1904
	struct drm_device *dev = ring->dev;
1905
	uint32_t cmd;
1906 1907
	int ret;

1908
	ret = intel_ring_begin(ring, 4);
1909 1910 1911
	if (ret)
		return ret;

1912
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1913 1914
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1915 1916 1917 1918 1919 1920
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1921
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1922
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1923
			MI_FLUSH_DW_OP_STOREDW;
1924
	intel_ring_emit(ring, cmd);
1925
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1926 1927 1928 1929 1930 1931 1932
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1933
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1934

1935
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1936 1937
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1938
	return 0;
Z
Zou Nan hai 已提交
1939 1940
}

1941 1942
int intel_init_render_ring_buffer(struct drm_device *dev)
{
1943
	struct drm_i915_private *dev_priv = dev->dev_private;
1944
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
1945

1946 1947 1948 1949
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

B
Ben Widawsky 已提交
1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->add_request = gen6_add_request;
		ring->flush = gen8_render_ring_flush;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->set_seqno = ring_set_seqno;
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
	} else if (INTEL_INFO(dev)->gen >= 6) {
1973
		ring->add_request = gen6_add_request;
1974
		ring->flush = gen7_render_ring_flush;
1975
		if (INTEL_INFO(dev)->gen == 6)
1976
			ring->flush = gen6_render_ring_flush;
B
Ben Widawsky 已提交
1977 1978
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
1979
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1980
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1981
		ring->set_seqno = ring_set_seqno;
B
Ben Widawsky 已提交
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between RCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between VCS2 and RCS later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2003 2004
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
2005
		ring->flush = gen4_render_ring_flush;
2006
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
2007
		ring->set_seqno = pc_render_set_seqno;
2008 2009
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
2010 2011
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
2012
	} else {
2013
		ring->add_request = i9xx_add_request;
2014 2015 2016 2017
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
2018
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2019
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2020 2021 2022 2023 2024 2025 2026
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2027
		ring->irq_enable_mask = I915_USER_INTERRUPT;
2028
	}
2029
	ring->write_tail = ring_write_tail;
B
Ben Widawsky 已提交
2030

2031 2032
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
2033 2034
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2035
	else if (INTEL_INFO(dev)->gen >= 6)
2036 2037 2038 2039 2040 2041 2042
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2043 2044 2045
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

2057
		ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
2058 2059 2060 2061 2062 2063
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

2064 2065
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
2066 2067
	}

2068
	return intel_init_ring_buffer(dev, ring);
2069 2070
}

2071 2072
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
2073
	struct drm_i915_private *dev_priv = dev->dev_private;
2074
	struct intel_engine_cs *ring = &dev_priv->ring[RCS];
2075
	struct intel_ringbuffer *ringbuf = ring->buffer;
2076
	int ret;
2077

2078 2079 2080 2081 2082 2083 2084
	if (ringbuf == NULL) {
		ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
		if (!ringbuf)
			return -ENOMEM;
		ring->buffer = ringbuf;
	}

2085 2086 2087 2088
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

2089
	if (INTEL_INFO(dev)->gen >= 6) {
2090
		/* non-kms not supported on gen6+ */
2091 2092
		ret = -ENODEV;
		goto err_ringbuf;
2093
	}
2094 2095 2096 2097 2098

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
2099 2100 2101 2102
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
2103
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2104
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
2105 2106 2107 2108 2109 2110 2111
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
2112
	ring->irq_enable_mask = I915_USER_INTERRUPT;
2113
	ring->write_tail = ring_write_tail;
2114 2115 2116 2117 2118 2119
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
2120 2121
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
2122 2123 2124 2125 2126

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

2127 2128
	ringbuf->size = size;
	ringbuf->effective_size = ringbuf->size;
2129
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
2130
		ringbuf->effective_size -= 2 * CACHELINE_BYTES;
2131

2132 2133
	ringbuf->virtual_start = ioremap_wc(start, size);
	if (ringbuf->virtual_start == NULL) {
2134 2135
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
2136 2137
		ret = -ENOMEM;
		goto err_ringbuf;
2138 2139
	}

2140
	if (!I915_NEED_GFX_HWS(dev)) {
2141
		ret = init_phys_status_page(ring);
2142
		if (ret)
2143
			goto err_vstart;
2144 2145
	}

2146
	return 0;
2147 2148

err_vstart:
2149
	iounmap(ringbuf->virtual_start);
2150 2151 2152 2153
err_ringbuf:
	kfree(ringbuf);
	ring->buffer = NULL;
	return ret;
2154 2155
}

2156 2157
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
2158
	struct drm_i915_private *dev_priv = dev->dev_private;
2159
	struct intel_engine_cs *ring = &dev_priv->ring[VCS];
2160

2161 2162 2163
	ring->name = "bsd ring";
	ring->id = VCS;

2164
	ring->write_tail = ring_write_tail;
2165
	if (INTEL_INFO(dev)->gen >= 6) {
2166
		ring->mmio_base = GEN6_BSD_RING_BASE;
2167 2168 2169
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2170
		ring->flush = gen6_bsd_ring_flush;
2171 2172
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2173
		ring->set_seqno = ring_set_seqno;
2174 2175 2176 2177 2178
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2179 2180
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				/*
				 * The current semaphore is only applied on
				 * pre-gen8 platform.  And there is no VCS2 ring
				 * on the pre-gen8 platform. So the semaphore
				 * between VCS and VCS2 is initialized as
				 * INVALID.  Gen8 will initialize the sema
				 * between VCS2 and VCS later.
				 */
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2203 2204 2205 2206
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2207 2208
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
			if (i915_semaphore_is_enabled(dev)) {
				ring->semaphore.sync_to = gen6_ring_sync;
				ring->semaphore.signal = gen6_signal;
				ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
				ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
				ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
				ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
				ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
				ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
				ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
				ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
				ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
			}
2223
		}
2224 2225 2226
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2227
		ring->add_request = i9xx_add_request;
2228
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2229
		ring->set_seqno = ring_set_seqno;
2230
		if (IS_GEN5(dev)) {
2231
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2232 2233 2234
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2235
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2236 2237 2238
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2239
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2240 2241 2242
	}
	ring->init = init_ring_common;

2243
	return intel_init_ring_buffer(dev, ring);
2244
}
2245

2246 2247 2248 2249 2250 2251 2252
/**
 * Initialize the second BSD ring for Broadwell GT3.
 * It is noted that this only exists on Broadwell GT3.
 */
int intel_init_bsd2_ring_buffer(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2253
	struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
2254 2255 2256 2257 2258 2259

	if ((INTEL_INFO(dev)->gen != 8)) {
		DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
		return -EINVAL;
	}

R
Rodrigo Vivi 已提交
2260
	ring->name = "bsd2 ring";
2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
	ring->id = VCS2;

	ring->write_tail = ring_write_tail;
	ring->mmio_base = GEN8_BSD2_RING_BASE;
	ring->flush = gen6_bsd_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
	ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
	ring->irq_get = gen8_ring_get_irq;
	ring->irq_put = gen8_ring_put_irq;
	ring->dispatch_execbuffer =
			gen8_ring_dispatch_execbuffer;
2275
	ring->semaphore.sync_to = gen6_ring_sync;
2276
	ring->semaphore.signal = gen6_signal;
2277 2278 2279 2280 2281 2282
	/*
	 * The current semaphore is only applied on the pre-gen8. And there
	 * is no bsd2 ring on the pre-gen8. So now the semaphore_register
	 * between VCS2 and other ring is initialized as invalid.
	 * Gen8 will initialize the sema between VCS2 and other ring later.
	 */
2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
	ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
	ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2293 2294 2295 2296 2297 2298

	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2299 2300
int intel_init_blt_ring_buffer(struct drm_device *dev)
{
2301
	struct drm_i915_private *dev_priv = dev->dev_private;
2302
	struct intel_engine_cs *ring = &dev_priv->ring[BCS];
2303

2304 2305 2306 2307 2308
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2309
	ring->flush = gen6_ring_flush;
2310 2311
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2312
	ring->set_seqno = ring_set_seqno;
2313 2314 2315 2316 2317
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2318
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2333 2334 2335 2336
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2337
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.sync_to = gen6_ring_sync;
			/*
			 * The current semaphore is only applied on pre-gen8
			 * platform.  And there is no VCS2 ring on the pre-gen8
			 * platform. So the semaphore between BCS and VCS2 is
			 * initialized as INVALID.  Gen8 will initialize the
			 * sema between BCS and VCS2 later.
			 */
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2359
	}
2360
	ring->init = init_ring_common;
2361

2362
	return intel_init_ring_buffer(dev, ring);
2363
}
2364

B
Ben Widawsky 已提交
2365 2366
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
2367
	struct drm_i915_private *dev_priv = dev->dev_private;
2368
	struct intel_engine_cs *ring = &dev_priv->ring[VECS];
B
Ben Widawsky 已提交
2369 2370 2371 2372 2373 2374 2375 2376 2377 2378

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2379 2380 2381

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2382
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2383 2384
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2385
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2400 2401 2402 2403
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2404
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
B
Ben Widawsky 已提交
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
		if (i915_semaphore_is_enabled(dev)) {
			ring->semaphore.sync_to = gen6_ring_sync;
			ring->semaphore.signal = gen6_signal;
			ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
			ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
			ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
			ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
			ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
			ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
			ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
			ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
			ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
		}
2419
	}
B
Ben Widawsky 已提交
2420 2421 2422 2423 2424
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2425
int
2426
intel_ring_flush_all_caches(struct intel_engine_cs *ring)
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
2444
intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}
2462 2463

void
2464
intel_stop_ring_buffer(struct intel_engine_cs *ring)
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477
{
	int ret;

	if (!intel_ring_initialized(ring))
		return;

	ret = intel_ring_idle(ring);
	if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

	stop_ring(ring);
}