intel_ringbuffer.c 57.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

30
#include <drm/drmP.h>
31
#include "i915_drv.h"
32
#include <drm/i915_drm.h>
33
#include "i915_trace.h"
34
#include "intel_drv.h"
35

36 37
static inline int ring_space(struct intel_ring_buffer *ring)
{
38
	int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
39 40 41 42 43
	if (space < 0)
		space += ring->size;
	return space;
}

44 45 46 47 48 49 50 51 52 53
void __intel_ring_advance(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	ring->tail &= ring->size - 1;
	if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
		return;
	ring->write_tail(ring, ring->tail);
}

54
static int
55 56 57 58 59 60 61 62
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
63
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
84
{
85
	struct drm_device *dev = ring->dev;
86
	u32 cmd;
87
	int ret;
88

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
118
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
119 120 121
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
122

123 124 125
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
126

127 128 129
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
130

131 132 133
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
134 135

	return 0;
136 137
}

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
178
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
215
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
216 217
	int ret;

218 219 220 221 222
	/* Force SNB workarounds for PIPE_CONTROL flushes */
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;

223 224 225 226
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
227 228 229 230 231 232 233
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
234
		flags |= PIPE_CONTROL_CS_STALL;
235 236 237 238 239 240 241 242 243 244 245
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
246
		flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
247
	}
248

249
	ret = intel_ring_begin(ring, 4);
250 251 252
	if (ret)
		return ret;

253
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
254 255
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
256
	intel_ring_emit(ring, 0);
257 258 259 260 261
	intel_ring_advance(ring);

	return 0;
}

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
static int
gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
{
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			      PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;
}

R
Rodrigo Vivi 已提交
281 282 283 284 285 286 287
static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
{
	int ret;

	if (!ring->fbc_dirty)
		return 0;

288
	ret = intel_ring_begin(ring, 6);
R
Rodrigo Vivi 已提交
289 290 291 292 293 294
	if (ret)
		return ret;
	/* WaFbcNukeOn3DBlt:ivb/hsw */
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, value);
295 296 297
	intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
	intel_ring_emit(ring, MSG_FBC_REND_STATE);
	intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
R
Rodrigo Vivi 已提交
298 299 300 301 302 303
	intel_ring_advance(ring);

	ring->fbc_dirty = false;
	return 0;
}

304 305 306 307 308
static int
gen7_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
309
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
310 311
	int ret;

312 313 314 315 316 317 318 319 320 321
	/*
	 * Ensure that any following seqno writes only happen when the render
	 * cache is indeed flushed.
	 *
	 * Workaround: 4th PIPE_CONTROL command (except the ones with only
	 * read-cache invalidate bits set) must have the CS_STALL bit set. We
	 * don't try to be clever and just set it unconditionally.
	 */
	flags |= PIPE_CONTROL_CS_STALL;

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
341
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
342 343 344 345 346

		/* Workaround: we must issue a pipe_control with CS-stall bit
		 * set before a pipe_control command that has the state cache
		 * invalidate bit set. */
		gen7_render_ring_cs_stall_wa(ring);
347 348 349 350 351 352 353 354
	}

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
	intel_ring_emit(ring, flags);
355
	intel_ring_emit(ring, scratch_addr);
356 357 358
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

359
	if (!invalidate_domains && flush_domains)
R
Rodrigo Vivi 已提交
360 361
		return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);

362 363 364
	return 0;
}

B
Ben Widawsky 已提交
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
static int
gen8_render_ring_flush(struct intel_ring_buffer *ring,
		       u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
	int ret;

	flags |= PIPE_CONTROL_CS_STALL;

	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_QW_WRITE;
		flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
	}

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	return 0;

}

406
static void ring_write_tail(struct intel_ring_buffer *ring,
407
			    u32 value)
408
{
409
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
410
	I915_WRITE_TAIL(ring, value);
411 412
}

413
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
414
{
415 416
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
417
			RING_ACTHD(ring->mmio_base) : ACTHD;
418 419 420 421

	return I915_READ(acthd_reg);
}

422 423 424 425 426 427 428 429 430 431 432
static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 addr;

	addr = dev_priv->status_page_dmah->busaddr;
	if (INTEL_INFO(ring->dev)->gen >= 4)
		addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
	I915_WRITE(HWS_PGA, addr);
}

433
static int init_ring_common(struct intel_ring_buffer *ring)
434
{
435 436
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
437
	struct drm_i915_gem_object *obj = ring->obj;
438
	int ret = 0;
439 440
	u32 head;

441
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
442

443 444 445 446 447
	if (I915_NEED_GFX_HWS(dev))
		intel_ring_setup_status_page(ring);
	else
		ring_setup_phys_status_page(ring);

448
	/* Stop the ring if it's running. */
449
	I915_WRITE_CTL(ring, 0);
450
	I915_WRITE_HEAD(ring, 0);
451
	ring->write_tail(ring, 0);
452

453
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
454 455 456

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
457 458 459 460 461 462 463
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
464

465
		I915_WRITE_HEAD(ring, 0);
466

467 468 469 470 471 472 473 474 475
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
476 477
	}

478 479 480 481
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
482
	I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
483
	I915_WRITE_CTL(ring,
484
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
485
			| RING_VALID);
486 487

	/* If the head is still not zero, the ring is dead */
488
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
489
		     I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
490
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
491 492 493 494 495 496 497
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
498 499
		ret = -EIO;
		goto out;
500 501
	}

502 503
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
504
	else {
505
		ring->head = I915_READ_HEAD(ring);
506
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
507
		ring->space = ring_space(ring);
508
		ring->last_retired_head = -1;
509
	}
510

511 512
	memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));

513
out:
514
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
515 516

	return ret;
517 518
}

519 520 521 522 523
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	int ret;

524
	if (ring->scratch.obj)
525 526
		return 0;

527 528
	ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
	if (ring->scratch.obj == NULL) {
529 530 531 532
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
533

534
	i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
535

536
	ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
537 538 539
	if (ret)
		goto err_unref;

540 541 542
	ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
	ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
	if (ring->scratch.cpu_page == NULL) {
543
		ret = -ENOMEM;
544
		goto err_unpin;
545
	}
546

547
	DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
548
			 ring->name, ring->scratch.gtt_offset);
549 550 551
	return 0;

err_unpin:
552
	i915_gem_object_unpin(ring->scratch.obj);
553
err_unref:
554
	drm_gem_object_unreference(&ring->scratch.obj->base);
555 556 557 558
err:
	return ret;
}

559
static int init_render_ring(struct intel_ring_buffer *ring)
560
{
561
	struct drm_device *dev = ring->dev;
562
	struct drm_i915_private *dev_priv = dev->dev_private;
563
	int ret = init_ring_common(ring);
564

565
	if (INTEL_INFO(dev)->gen > 3)
566
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
567 568 569 570

	/* We need to disable the AsyncFlip performance optimisations in order
	 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
	 * programmed to '1' on all products.
571 572
	 *
	 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
573 574 575 576
	 */
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));

577 578 579 580 581
	/* Required for the hardware to program scanline values for waiting */
	if (INTEL_INFO(dev)->gen == 6)
		I915_WRITE(GFX_MODE,
			   _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));

582 583 584 585
	if (IS_GEN7(dev))
		I915_WRITE(GFX_MODE_GEN7,
			   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
			   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
586

587
	if (INTEL_INFO(dev)->gen >= 5) {
588 589 590 591 592
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

593
	if (IS_GEN6(dev)) {
594 595 596 597 598 599
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
600
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
601 602 603 604 605 606 607

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
608 609
	}

610 611
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
612

613
	if (HAS_L3_DPF(dev))
614
		I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
615

616 617 618
	return ret;
}

619 620
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
621 622
	struct drm_device *dev = ring->dev;

623
	if (ring->scratch.obj == NULL)
624 625
		return;

626 627 628 629
	if (INTEL_INFO(dev)->gen >= 5) {
		kunmap(sg_page(ring->scratch.obj->pages->sgl));
		i915_gem_object_unpin(ring->scratch.obj);
	}
630

631 632
	drm_gem_object_unreference(&ring->scratch.obj->base);
	ring->scratch.obj = NULL;
633 634
}

635
static void
636
update_mboxes(struct intel_ring_buffer *ring,
637
	      u32 mmio_offset)
638
{
639 640 641 642 643 644
/* NB: In order to be able to do semaphore MBOX updates for varying number
 * of rings, it's easiest if we round up each individual update to a
 * multiple of 2 (since ring updates must always be a multiple of 2)
 * even though the actual update only requires 3 dwords.
 */
#define MBOX_UPDATE_DWORDS 4
645
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
646
	intel_ring_emit(ring, mmio_offset);
647
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
648
	intel_ring_emit(ring, MI_NOOP);
649 650
}

651 652 653 654 655 656 657 658 659
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
660
static int
661
gen6_add_request(struct intel_ring_buffer *ring)
662
{
663 664 665 666
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *useless;
	int i, ret;
667

668 669 670
	ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
				      MBOX_UPDATE_DWORDS) +
				      4);
671 672
	if (ret)
		return ret;
673
#undef MBOX_UPDATE_DWORDS
674

675 676 677 678 679
	for_each_ring(useless, dev_priv, i) {
		u32 mbox_reg = ring->signal_mbox[i];
		if (mbox_reg != GEN6_NOSYNC)
			update_mboxes(ring, mbox_reg);
	}
680 681 682

	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
683
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
684
	intel_ring_emit(ring, MI_USER_INTERRUPT);
685
	__intel_ring_advance(ring);
686 687 688 689

	return 0;
}

690 691 692 693 694 695 696
static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
					      u32 seqno)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	return dev_priv->last_seqno < seqno;
}

697 698 699 700 701 702 703 704
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
705 706 707
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
708 709
{
	int ret;
710 711 712
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
713

714 715 716 717 718 719
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

720 721 722
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

723
	ret = intel_ring_begin(waiter, 4);
724 725 726
	if (ret)
		return ret;

727 728 729 730 731 732 733 734 735 736 737 738 739 740
	/* If seqno wrap happened, omit the wait with no-ops */
	if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
		intel_ring_emit(waiter,
				dw1 |
				signaller->semaphore_register[waiter->id]);
		intel_ring_emit(waiter, seqno);
		intel_ring_emit(waiter, 0);
		intel_ring_emit(waiter, MI_NOOP);
	} else {
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
		intel_ring_emit(waiter, MI_NOOP);
	}
741
	intel_ring_advance(waiter);
742 743 744 745

	return 0;
}

746 747
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
748 749
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
750 751 752 753 754 755
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
756
pc_render_add_request(struct intel_ring_buffer *ring)
757
{
758
	u32 scratch_addr = ring->scratch.gtt_offset + 128;
759 760 761 762 763 764 765 766 767 768 769 770 771 772
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

773
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
774 775
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
776
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
777
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
778 779 780 781 782 783 784 785 786 787 788 789
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
790

791
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
792 793
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
794
			PIPE_CONTROL_NOTIFY);
795
	intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
796
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
797
	intel_ring_emit(ring, 0);
798
	__intel_ring_advance(ring);
799 800 801 802

	return 0;
}

803
static u32
804
gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
805 806 807 808
{
	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
809
	if (!lazy_coherency)
810 811 812 813
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

814
static u32
815
ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
816
{
817 818 819
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

M
Mika Kuoppala 已提交
820 821 822 823 824 825
static void
ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
}

826
static u32
827
pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
828
{
829
	return ring->scratch.cpu_page[0];
830 831
}

M
Mika Kuoppala 已提交
832 833 834
static void
pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
835
	ring->scratch.cpu_page[0] = seqno;
M
Mika Kuoppala 已提交
836 837
}

838 839 840 841 842
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
843
	unsigned long flags;
844 845 846 847

	if (!dev->irq_enabled)
		return false;

848
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
849 850
	if (ring->irq_refcount++ == 0)
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
851
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
852 853 854 855 856 857 858 859 860

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
861
	unsigned long flags;
862

863
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
P
Paulo Zanoni 已提交
864 865
	if (--ring->irq_refcount == 0)
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
866
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
867 868
}

869
static bool
870
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
871
{
872
	struct drm_device *dev = ring->dev;
873
	drm_i915_private_t *dev_priv = dev->dev_private;
874
	unsigned long flags;
875

876 877 878
	if (!dev->irq_enabled)
		return false;

879
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
880
	if (ring->irq_refcount++ == 0) {
881 882 883 884
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
885
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
886 887

	return true;
888 889
}

890
static void
891
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
892
{
893
	struct drm_device *dev = ring->dev;
894
	drm_i915_private_t *dev_priv = dev->dev_private;
895
	unsigned long flags;
896

897
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
898
	if (--ring->irq_refcount == 0) {
899 900 901 902
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
903
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
904 905
}

C
Chris Wilson 已提交
906 907 908 909 910
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
911
	unsigned long flags;
C
Chris Wilson 已提交
912 913 914 915

	if (!dev->irq_enabled)
		return false;

916
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
917
	if (ring->irq_refcount++ == 0) {
C
Chris Wilson 已提交
918 919 920 921
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
922
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
923 924 925 926 927 928 929 930 931

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
932
	unsigned long flags;
C
Chris Wilson 已提交
933

934
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
935
	if (--ring->irq_refcount == 0) {
C
Chris Wilson 已提交
936 937 938 939
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
940
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
941 942
}

943
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
944
{
945
	struct drm_device *dev = ring->dev;
946
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
947 948 949 950 951 952 953
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
954
		case RCS:
955 956
			mmio = RENDER_HWS_PGA_GEN7;
			break;
957
		case BCS:
958 959
			mmio = BLT_HWS_PGA_GEN7;
			break;
960
		case VCS:
961 962
			mmio = BSD_HWS_PGA_GEN7;
			break;
963
		case VECS:
B
Ben Widawsky 已提交
964 965
			mmio = VEBOX_HWS_PGA_GEN7;
			break;
966 967 968 969
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
970
		/* XXX: gen8 returns to sanity */
971 972 973
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

974 975
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
976 977 978 979 980 981 982 983 984 985 986 987

	/* Flush the TLB for this page */
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 reg = RING_INSTPM(ring->mmio_base);
		I915_WRITE(reg,
			   _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
					      INSTPM_SYNC_FLUSH));
		if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
			     1000))
			DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
				  ring->name);
	}
988 989
}

990
static int
991 992 993
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
994
{
995 996 997 998 999 1000 1001 1002 1003 1004
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
1005 1006
}

1007
static int
1008
i9xx_add_request(struct intel_ring_buffer *ring)
1009
{
1010 1011 1012 1013 1014
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
1015

1016 1017
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1018
	intel_ring_emit(ring, ring->outstanding_lazy_seqno);
1019
	intel_ring_emit(ring, MI_USER_INTERRUPT);
1020
	__intel_ring_advance(ring);
1021

1022
	return 0;
1023 1024
}

1025
static bool
1026
gen6_ring_get_irq(struct intel_ring_buffer *ring)
1027 1028
{
	struct drm_device *dev = ring->dev;
1029
	drm_i915_private_t *dev_priv = dev->dev_private;
1030
	unsigned long flags;
1031 1032 1033 1034

	if (!dev->irq_enabled)
	       return false;

1035
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1036
	if (ring->irq_refcount++ == 0) {
1037
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1038 1039
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
1040
					 GT_PARITY_ERROR(dev)));
1041 1042
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1043
		ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
1044
	}
1045
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1046 1047 1048 1049 1050

	return true;
}

static void
1051
gen6_ring_put_irq(struct intel_ring_buffer *ring)
1052 1053
{
	struct drm_device *dev = ring->dev;
1054
	drm_i915_private_t *dev_priv = dev->dev_private;
1055
	unsigned long flags;
1056

1057
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1058
	if (--ring->irq_refcount == 0) {
1059
		if (HAS_L3_DPF(dev) && ring->id == RCS)
1060
			I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
1061 1062
		else
			I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1063
		ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
1064
	}
1065
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1066 1067
}

B
Ben Widawsky 已提交
1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
static bool
hsw_vebox_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

1078
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1079
	if (ring->irq_refcount++ == 0) {
B
Ben Widawsky 已提交
1080
		I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
P
Paulo Zanoni 已提交
1081
		snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1082
	}
1083
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097

	return true;
}

static void
hsw_vebox_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return;

1098
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
1099
	if (--ring->irq_refcount == 0) {
B
Ben Widawsky 已提交
1100
		I915_WRITE_IMR(ring, ~0);
P
Paulo Zanoni 已提交
1101
		snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
B
Ben Widawsky 已提交
1102
	}
1103
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
B
Ben Widawsky 已提交
1104 1105
}

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
static bool
gen8_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	if (!dev->irq_enabled)
		return false;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (ring->irq_refcount++ == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~(ring->irq_enable_mask |
					 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
		} else {
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	return true;
}

static void
gen8_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	if (--ring->irq_refcount == 0) {
		if (HAS_L3_DPF(dev) && ring->id == RCS) {
			I915_WRITE_IMR(ring,
				       ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
		} else {
			I915_WRITE_IMR(ring, ~0);
		}
		POSTING_READ(RING_IMR(ring->mmio_base));
	}
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

1152
static int
1153 1154 1155
i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
			 u32 offset, u32 length,
			 unsigned flags)
1156
{
1157
	int ret;
1158

1159 1160 1161 1162
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1163
	intel_ring_emit(ring,
1164 1165
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
1166
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1167
	intel_ring_emit(ring, offset);
1168 1169
	intel_ring_advance(ring);

1170 1171 1172
	return 0;
}

1173 1174
/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
#define I830_BATCH_LIMIT (256*1024)
1175
static int
1176
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
1177 1178
				u32 offset, u32 len,
				unsigned flags)
1179
{
1180
	int ret;
1181

1182 1183 1184 1185
	if (flags & I915_DISPATCH_PINNED) {
		ret = intel_ring_begin(ring, 4);
		if (ret)
			return ret;
1186

1187 1188 1189 1190 1191 1192
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, offset + len - 8);
		intel_ring_emit(ring, MI_NOOP);
		intel_ring_advance(ring);
	} else {
1193
		u32 cs_offset = ring->scratch.gtt_offset;
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221

		if (len > I830_BATCH_LIMIT)
			return -ENOSPC;

		ret = intel_ring_begin(ring, 9+3);
		if (ret)
			return ret;
		/* Blit the batch (which has now all relocs applied) to the stable batch
		 * scratch bo area (so that the CS never stumbles over its tlb
		 * invalidation bug) ... */
		intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
				XY_SRC_COPY_BLT_WRITE_ALPHA |
				XY_SRC_COPY_BLT_WRITE_RGB);
		intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
		intel_ring_emit(ring, cs_offset);
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, 4096);
		intel_ring_emit(ring, offset);
		intel_ring_emit(ring, MI_FLUSH);

		/* ... and execute it. */
		intel_ring_emit(ring, MI_BATCH_BUFFER);
		intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
		intel_ring_emit(ring, cs_offset + len - 8);
		intel_ring_advance(ring);
	}
1222

1223 1224 1225 1226 1227
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
1228 1229
			 u32 offset, u32 len,
			 unsigned flags)
1230 1231 1232 1233 1234 1235 1236
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

1237
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
1238
	intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1239
	intel_ring_advance(ring);
1240 1241 1242 1243

	return 0;
}

1244
static void cleanup_status_page(struct intel_ring_buffer *ring)
1245
{
1246
	struct drm_i915_gem_object *obj;
1247

1248 1249
	obj = ring->status_page.obj;
	if (obj == NULL)
1250 1251
		return;

1252
	kunmap(sg_page(obj->pages->sgl));
1253
	i915_gem_object_unpin(obj);
1254
	drm_gem_object_unreference(&obj->base);
1255
	ring->status_page.obj = NULL;
1256 1257
}

1258
static int init_status_page(struct intel_ring_buffer *ring)
1259
{
1260
	struct drm_device *dev = ring->dev;
1261
	struct drm_i915_gem_object *obj;
1262 1263 1264 1265 1266 1267 1268 1269
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
1270 1271

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1272

B
Ben Widawsky 已提交
1273
	ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
1274 1275 1276 1277
	if (ret != 0) {
		goto err_unref;
	}

1278
	ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
1279
	ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
1280
	if (ring->status_page.page_addr == NULL) {
1281
		ret = -ENOMEM;
1282 1283
		goto err_unpin;
	}
1284 1285
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1286

1287 1288
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
1289 1290 1291 1292 1293 1294

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1295
	drm_gem_object_unreference(&obj->base);
1296
err:
1297
	return ret;
1298 1299
}

1300
static int init_phys_status_page(struct intel_ring_buffer *ring)
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!dev_priv->status_page_dmah) {
		dev_priv->status_page_dmah =
			drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
		if (!dev_priv->status_page_dmah)
			return -ENOMEM;
	}

	ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);

	return 0;
}

1317 1318
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1319
{
1320
	struct drm_i915_gem_object *obj;
1321
	struct drm_i915_private *dev_priv = dev->dev_private;
1322 1323
	int ret;

1324
	ring->dev = dev;
1325 1326
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1327
	ring->size = 32 * PAGE_SIZE;
1328
	memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
1329

1330
	init_waitqueue_head(&ring->irq_queue);
1331

1332
	if (I915_NEED_GFX_HWS(dev)) {
1333
		ret = init_status_page(ring);
1334 1335
		if (ret)
			return ret;
1336 1337
	} else {
		BUG_ON(ring->id != RCS);
1338
		ret = init_phys_status_page(ring);
1339 1340
		if (ret)
			return ret;
1341
	}
1342

1343 1344 1345 1346 1347
	obj = NULL;
	if (!HAS_LLC(dev))
		obj = i915_gem_object_create_stolen(dev, ring->size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, ring->size);
1348 1349
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1350
		ret = -ENOMEM;
1351
		goto err_hws;
1352 1353
	}

1354
	ring->obj = obj;
1355

B
Ben Widawsky 已提交
1356
	ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
1357 1358
	if (ret)
		goto err_unref;
1359

1360 1361 1362 1363
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1364
	ring->virtual_start =
1365
		ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
1366
			   ring->size);
1367
	if (ring->virtual_start == NULL) {
1368
		DRM_ERROR("Failed to map ringbuffer.\n");
1369
		ret = -EINVAL;
1370
		goto err_unpin;
1371 1372
	}

1373
	ret = ring->init(ring);
1374 1375
	if (ret)
		goto err_unmap;
1376

1377 1378 1379 1380 1381
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1382
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1383 1384
		ring->effective_size -= 128;

1385
	return 0;
1386 1387

err_unmap:
1388
	iounmap(ring->virtual_start);
1389 1390 1391
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1392 1393
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1394
err_hws:
1395
	cleanup_status_page(ring);
1396
	return ret;
1397 1398
}

1399
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1400
{
1401 1402 1403
	struct drm_i915_private *dev_priv;
	int ret;

1404
	if (ring->obj == NULL)
1405 1406
		return;

1407 1408
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1409
	ret = intel_ring_idle(ring);
1410
	if (ret && !i915_reset_in_progress(&dev_priv->gpu_error))
1411 1412 1413
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1414 1415
	I915_WRITE_CTL(ring, 0);

1416
	iounmap(ring->virtual_start);
1417

1418 1419 1420
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1421 1422
	ring->preallocated_lazy_request = NULL;
	ring->outstanding_lazy_seqno = 0;
1423

Z
Zou Nan hai 已提交
1424 1425 1426
	if (ring->cleanup)
		ring->cleanup(ring);

1427
	cleanup_status_page(ring);
1428 1429
}

1430 1431 1432 1433
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1434
	ret = i915_wait_seqno(ring, seqno);
1435 1436
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

1463
		space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1498
static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
1499
{
1500
	struct drm_device *dev = ring->dev;
1501
	struct drm_i915_private *dev_priv = dev->dev_private;
1502
	unsigned long end;
1503
	int ret;
1504

1505 1506 1507 1508
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

1509 1510 1511
	/* force the tail write in case we have been skipping them */
	__intel_ring_advance(ring);

C
Chris Wilson 已提交
1512
	trace_i915_ring_wait_begin(ring);
1513 1514 1515 1516 1517 1518
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1519

1520
	do {
1521 1522
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1523
		if (ring->space >= n) {
C
Chris Wilson 已提交
1524
			trace_i915_ring_wait_end(ring);
1525 1526 1527 1528 1529 1530 1531 1532
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1533

1534
		msleep(1);
1535

1536 1537
		ret = i915_gem_check_wedge(&dev_priv->gpu_error,
					   dev_priv->mm.interruptible);
1538 1539
		if (ret)
			return ret;
1540
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1541
	trace_i915_ring_wait_end(ring);
1542 1543
	return -EBUSY;
}
1544

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
{
	uint32_t __iomem *virt;
	int rem = ring->size - ring->tail;

	if (ring->space < rem) {
		int ret = ring_wait_for_space(ring, rem);
		if (ret)
			return ret;
	}

	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);

	ring->tail = 0;
	ring->space = ring_space(ring);

	return 0;
}

int intel_ring_idle(struct intel_ring_buffer *ring)
{
	u32 seqno;
	int ret;

	/* We need to add any requests required to flush the objects and ring */
1573
	if (ring->outstanding_lazy_seqno) {
1574
		ret = i915_add_request(ring, NULL);
1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589
		if (ret)
			return ret;
	}

	/* Wait upon the last request to be completed */
	if (list_empty(&ring->request_list))
		return 0;

	seqno = list_entry(ring->request_list.prev,
			   struct drm_i915_gem_request,
			   list)->seqno;

	return i915_wait_seqno(ring, seqno);
}

1590 1591 1592
static int
intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
{
1593
	if (ring->outstanding_lazy_seqno)
1594 1595
		return 0;

1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
	if (ring->preallocated_lazy_request == NULL) {
		struct drm_i915_gem_request *request;

		request = kmalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
			return -ENOMEM;

		ring->preallocated_lazy_request = request;
	}

1606
	return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
1607 1608
}

M
Mika Kuoppala 已提交
1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
static int __intel_ring_begin(struct intel_ring_buffer *ring,
			      int bytes)
{
	int ret;

	if (unlikely(ring->tail + bytes > ring->effective_size)) {
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}

	if (unlikely(ring->space < bytes)) {
		ret = ring_wait_for_space(ring, bytes);
		if (unlikely(ret))
			return ret;
	}

	ring->space -= bytes;
	return 0;
}

1630 1631
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1632
{
1633
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1634
	int ret;
1635

1636 1637
	ret = i915_gem_check_wedge(&dev_priv->gpu_error,
				   dev_priv->mm.interruptible);
1638 1639
	if (ret)
		return ret;
1640

1641 1642 1643 1644 1645
	/* Preallocate the olr before touching the ring */
	ret = intel_ring_alloc_seqno(ring);
	if (ret)
		return ret;

M
Mika Kuoppala 已提交
1646
	return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
1647
}
1648

1649
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
1650
{
1651
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
1652

1653
	BUG_ON(ring->outstanding_lazy_seqno);
1654

1655 1656 1657
	if (INTEL_INFO(ring->dev)->gen >= 6) {
		I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
		I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
1658 1659
		if (HAS_VEBOX(ring->dev))
			I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
1660
	}
1661

1662
	ring->set_seqno(ring, seqno);
1663
	ring->hangcheck.seqno = seqno;
1664
}
1665

1666
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1667
				     u32 value)
1668
{
1669
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1670 1671

       /* Every tail move must follow the sequence below */
1672 1673 1674 1675

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1676
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1677 1678 1679 1680
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1681

1682
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1683
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1684 1685 1686
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1687

1688
	/* Now that the ring is fully powered up, update the tail */
1689
	I915_WRITE_TAIL(ring, value);
1690 1691 1692 1693 1694
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1695
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1696
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1697 1698
}

1699 1700
static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
			       u32 invalidate, u32 flush)
1701
{
1702
	uint32_t cmd;
1703 1704 1705 1706 1707 1708
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1709
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1710 1711
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1712 1713 1714 1715 1716 1717
	/*
	 * Bspec vol 1c.5 - video engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1718
	if (invalidate & I915_GEM_GPU_DOMAINS)
1719 1720
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
			MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1721
	intel_ring_emit(ring, cmd);
1722
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1723 1724 1725 1726 1727 1728 1729
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1730 1731
	intel_ring_advance(ring);
	return 0;
1732 1733
}

1734 1735 1736 1737 1738
static int
gen8_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
B
Ben Widawsky 已提交
1739 1740 1741
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
		!(flags & I915_DISPATCH_SECURE);
1742 1743 1744 1745 1746 1747 1748
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

	/* FIXME(BDW): Address space and security selectors. */
B
Ben Widawsky 已提交
1749
	intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1750 1751 1752 1753 1754 1755 1756 1757
	intel_ring_emit(ring, offset);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
static int
hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
			      u32 offset, u32 len,
			      unsigned flags)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);

	return 0;
}

1779
static int
1780
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1781 1782
			      u32 offset, u32 len,
			      unsigned flags)
1783
{
1784
	int ret;
1785

1786 1787 1788
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1789

1790 1791 1792
	intel_ring_emit(ring,
			MI_BATCH_BUFFER_START |
			(flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
1793 1794 1795
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1796

1797
	return 0;
1798 1799
}

1800 1801
/* Blitter support (SandyBridge+) */

1802 1803
static int gen6_ring_flush(struct intel_ring_buffer *ring,
			   u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1804
{
R
Rodrigo Vivi 已提交
1805
	struct drm_device *dev = ring->dev;
1806
	uint32_t cmd;
1807 1808
	int ret;

1809
	ret = intel_ring_begin(ring, 4);
1810 1811 1812
	if (ret)
		return ret;

1813
	cmd = MI_FLUSH_DW;
B
Ben Widawsky 已提交
1814 1815
	if (INTEL_INFO(ring->dev)->gen >= 8)
		cmd += 1;
1816 1817 1818 1819 1820 1821
	/*
	 * Bspec vol 1c.3 - blitter engine command streamer:
	 * "If ENABLED, all TLBs will be invalidated once the flush
	 * operation is complete. This bit is only valid when the
	 * Post-Sync Operation field is a value of 1h or 3h."
	 */
1822
	if (invalidate & I915_GEM_DOMAIN_RENDER)
1823
		cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
1824
			MI_FLUSH_DW_OP_STOREDW;
1825
	intel_ring_emit(ring, cmd);
1826
	intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
B
Ben Widawsky 已提交
1827 1828 1829 1830 1831 1832 1833
	if (INTEL_INFO(ring->dev)->gen >= 8) {
		intel_ring_emit(ring, 0); /* upper addr */
		intel_ring_emit(ring, 0); /* value */
	} else  {
		intel_ring_emit(ring, 0);
		intel_ring_emit(ring, MI_NOOP);
	}
1834
	intel_ring_advance(ring);
R
Rodrigo Vivi 已提交
1835

1836
	if (IS_GEN7(dev) && !invalidate && flush)
R
Rodrigo Vivi 已提交
1837 1838
		return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);

1839
	return 0;
Z
Zou Nan hai 已提交
1840 1841
}

1842 1843 1844
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1845
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1846

1847 1848 1849 1850
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1851 1852
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1853
		ring->flush = gen7_render_ring_flush;
1854
		if (INTEL_INFO(dev)->gen == 6)
1855
			ring->flush = gen6_render_ring_flush;
1856
		if (INTEL_INFO(dev)->gen >= 8) {
B
Ben Widawsky 已提交
1857
			ring->flush = gen8_render_ring_flush;
1858 1859 1860 1861 1862 1863
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
		} else {
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
		}
1864
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1865
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
1866
		ring->set_seqno = ring_set_seqno;
1867
		ring->sync_to = gen6_ring_sync;
1868 1869 1870
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
B
Ben Widawsky 已提交
1871
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
1872 1873 1874
		ring->signal_mbox[RCS] = GEN6_NOSYNC;
		ring->signal_mbox[VCS] = GEN6_VRSYNC;
		ring->signal_mbox[BCS] = GEN6_BRSYNC;
B
Ben Widawsky 已提交
1875
		ring->signal_mbox[VECS] = GEN6_VERSYNC;
1876 1877
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1878
		ring->flush = gen4_render_ring_flush;
1879
		ring->get_seqno = pc_render_get_seqno;
M
Mika Kuoppala 已提交
1880
		ring->set_seqno = pc_render_set_seqno;
1881 1882
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1883 1884
		ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
					GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
1885
	} else {
1886
		ring->add_request = i9xx_add_request;
1887 1888 1889 1890
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1891
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1892
		ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1893 1894 1895 1896 1897 1898 1899
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1900
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1901
	}
1902
	ring->write_tail = ring_write_tail;
1903 1904
	if (IS_HASWELL(dev))
		ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1905 1906
	else if (IS_GEN8(dev))
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
1907
	else if (INTEL_INFO(dev)->gen >= 6)
1908 1909 1910 1911 1912 1913 1914
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1915 1916 1917
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
	/* Workaround batchbuffer to combat CS tlb bug. */
	if (HAS_BROKEN_CS_TLB(dev)) {
		struct drm_i915_gem_object *obj;
		int ret;

		obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
		if (obj == NULL) {
			DRM_ERROR("Failed to allocate batch bo\n");
			return -ENOMEM;
		}

B
Ben Widawsky 已提交
1929
		ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
1930 1931 1932 1933 1934 1935
		if (ret != 0) {
			drm_gem_object_unreference(&obj->base);
			DRM_ERROR("Failed to ping batch bo\n");
			return ret;
		}

1936 1937
		ring->scratch.obj = obj;
		ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
1938 1939
	}

1940
	return intel_init_ring_buffer(dev, ring);
1941 1942
}

1943 1944 1945 1946
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1947
	int ret;
1948

1949 1950 1951 1952
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1953
	if (INTEL_INFO(dev)->gen >= 6) {
1954 1955
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1956
	}
1957 1958 1959 1960 1961

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1962 1963 1964 1965
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1966
	ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
1967
	ring->set_seqno = ring_set_seqno;
C
Chris Wilson 已提交
1968 1969 1970 1971 1972 1973 1974
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1975
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1976
	ring->write_tail = ring_write_tail;
1977 1978 1979 1980 1981 1982
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1983 1984
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1985 1986 1987 1988 1989 1990 1991

	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);

	ring->size = size;
	ring->effective_size = ring->size;
1992
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1993 1994
		ring->effective_size -= 128;

1995 1996
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1997 1998 1999 2000 2001
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

2002
	if (!I915_NEED_GFX_HWS(dev)) {
2003
		ret = init_phys_status_page(ring);
2004 2005 2006 2007
		if (ret)
			return ret;
	}

2008 2009 2010
	return 0;
}

2011 2012 2013
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2014
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
2015

2016 2017 2018
	ring->name = "bsd ring";
	ring->id = VCS;

2019
	ring->write_tail = ring_write_tail;
2020
	if (INTEL_INFO(dev)->gen >= 6) {
2021
		ring->mmio_base = GEN6_BSD_RING_BASE;
2022 2023 2024
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
2025
		ring->flush = gen6_bsd_ring_flush;
2026 2027
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2028
		ring->set_seqno = ring_set_seqno;
2029 2030 2031 2032 2033
		if (INTEL_INFO(dev)->gen >= 8) {
			ring->irq_enable_mask =
				GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
			ring->irq_get = gen8_ring_get_irq;
			ring->irq_put = gen8_ring_put_irq;
2034 2035
			ring->dispatch_execbuffer =
				gen8_ring_dispatch_execbuffer;
2036 2037 2038 2039
		} else {
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
			ring->irq_get = gen6_ring_get_irq;
			ring->irq_put = gen6_ring_put_irq;
2040 2041
			ring->dispatch_execbuffer =
				gen6_ring_dispatch_execbuffer;
2042
		}
2043
		ring->sync_to = gen6_ring_sync;
2044 2045 2046
		ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
B
Ben Widawsky 已提交
2047
		ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
2048 2049 2050
		ring->signal_mbox[RCS] = GEN6_RVSYNC;
		ring->signal_mbox[VCS] = GEN6_NOSYNC;
		ring->signal_mbox[BCS] = GEN6_BVSYNC;
B
Ben Widawsky 已提交
2051
		ring->signal_mbox[VECS] = GEN6_VEVSYNC;
2052 2053 2054
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
2055
		ring->add_request = i9xx_add_request;
2056
		ring->get_seqno = ring_get_seqno;
M
Mika Kuoppala 已提交
2057
		ring->set_seqno = ring_set_seqno;
2058
		if (IS_GEN5(dev)) {
2059
			ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
2060 2061 2062
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
2063
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
2064 2065 2066
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
2067
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2068 2069 2070
	}
	ring->init = init_ring_common;

2071
	return intel_init_ring_buffer(dev, ring);
2072
}
2073 2074 2075 2076

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2077
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
2078

2079 2080 2081 2082 2083
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
2084
	ring->flush = gen6_ring_flush;
2085 2086
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
M
Mika Kuoppala 已提交
2087
	ring->set_seqno = ring_set_seqno;
2088 2089 2090 2091 2092
	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2093
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2094 2095 2096 2097
	} else {
		ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
2098
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2099
	}
2100
	ring->sync_to = gen6_ring_sync;
2101 2102 2103
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
B
Ben Widawsky 已提交
2104
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
2105 2106 2107
	ring->signal_mbox[RCS] = GEN6_RBSYNC;
	ring->signal_mbox[VCS] = GEN6_VBSYNC;
	ring->signal_mbox[BCS] = GEN6_NOSYNC;
B
Ben Widawsky 已提交
2108
	ring->signal_mbox[VECS] = GEN6_VEBSYNC;
2109
	ring->init = init_ring_common;
2110

2111
	return intel_init_ring_buffer(dev, ring);
2112
}
2113

B
Ben Widawsky 已提交
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
int intel_init_vebox_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[VECS];

	ring->name = "video enhancement ring";
	ring->id = VECS;

	ring->mmio_base = VEBOX_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = gen6_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->set_seqno = ring_set_seqno;
2128 2129 2130

	if (INTEL_INFO(dev)->gen >= 8) {
		ring->irq_enable_mask =
2131
			GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
2132 2133
		ring->irq_get = gen8_ring_get_irq;
		ring->irq_put = gen8_ring_put_irq;
2134
		ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
2135 2136 2137 2138
	} else {
		ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
		ring->irq_get = hsw_vebox_get_irq;
		ring->irq_put = hsw_vebox_put_irq;
2139
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2140
	}
B
Ben Widawsky 已提交
2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
	ring->sync_to = gen6_ring_sync;
	ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
	ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
	ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
	ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[RCS] = GEN6_RVESYNC;
	ring->signal_mbox[VCS] = GEN6_VVESYNC;
	ring->signal_mbox[BCS] = GEN6_BVESYNC;
	ring->signal_mbox[VECS] = GEN6_NOSYNC;
	ring->init = init_ring_common;

	return intel_init_ring_buffer(dev, ring);
}

2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
int
intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
{
	int ret;

	if (!ring->gpu_caches_dirty)
		return 0;

	ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);

	ring->gpu_caches_dirty = false;
	return 0;
}

int
intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
{
	uint32_t flush_domains;
	int ret;

	flush_domains = 0;
	if (ring->gpu_caches_dirty)
		flush_domains = I915_GEM_GPU_DOMAINS;

	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
	if (ret)
		return ret;

	trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);

	ring->gpu_caches_dirty = false;
	return 0;
}